hdmi.c 24.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * hdmi.c
 *
 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
 * Authors: Yong Zhi
 *	Mythri pk <mythripk@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "HDMI"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/interrupt.h>
#include <linux/mutex.h>
#include <linux/delay.h>
#include <linux/string.h>
32
#include <linux/platform_device.h>
33 34
#include <linux/pm_runtime.h>
#include <linux/clk.h>
35
#include <linux/gpio.h>
36
#include <linux/regulator/consumer.h>
37
#include <video/omapdss.h>
38

39
#include "ti_hdmi.h"
40
#include "dss.h"
41
#include "dss_features.h"
42

43 44 45 46 47 48
#define HDMI_WP			0x0
#define HDMI_CORE_SYS		0x400
#define HDMI_CORE_AV		0x900
#define HDMI_PLLCTRL		0x200
#define HDMI_PHY		0x300

49 50 51 52 53 54 55 56
/* HDMI EDID Length move this */
#define HDMI_EDID_MAX_LENGTH			256
#define EDID_TIMING_DESCRIPTOR_SIZE		0x12
#define EDID_DESCRIPTOR_BLOCK0_ADDRESS		0x36
#define EDID_DESCRIPTOR_BLOCK1_ADDRESS		0x80
#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR	4
#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR	4

57
#define HDMI_DEFAULT_REGN 16
58 59
#define HDMI_DEFAULT_REGM2 1

60 61 62
static struct {
	struct mutex lock;
	struct platform_device *pdev;
63
	struct hdmi_ip_data ip_data;
64 65

	struct clk *sys_clk;
66
	struct regulator *vdda_hdmi_dac_reg;
67 68 69 70

	int ct_cp_hpd_gpio;
	int ls_oe_gpio;
	int hpd_gpio;
71 72

	struct omap_dss_output output;
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
} hdmi;

/*
 * Logic for the below structure :
 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
 * There is a correspondence between CEA/VESA timing and code, please
 * refer to section 6.3 in HDMI 1.3 specification for timing code.
 *
 * In the below structure, cea_vesa_timings corresponds to all OMAP4
 * supported CEA and VESA timing values.code_cea corresponds to the CEA
 * code, It is used to get the timing from cea_vesa_timing array.Similarly
 * with code_vesa. Code_index is used for back mapping, that is once EDID
 * is read from the TV, EDID is parsed to find the timing values and then
 * map it to corresponding CEA or VESA index.
 */

89
static const struct hdmi_config cea_timings[] = {
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	{
		{ 640, 480, 25200, 96, 16, 48, 2, 10, 33,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 1, HDMI_HDMI },
	},
	{
		{ 720, 480, 27027, 62, 16, 60, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 2, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 4, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 5, HDMI_HDMI },
	},
	{
		{ 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 6, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 16, HDMI_HDMI },
	},
	{
		{ 720, 576, 27000, 64, 12, 68, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 17, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 19, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 20, HDMI_HDMI },
	},
	{
		{ 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 21, HDMI_HDMI },
	},
	{
		{ 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 29, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 31, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 32, HDMI_HDMI },
	},
	{
		{ 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 35, HDMI_HDMI },
	},
	{
		{ 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 37, HDMI_HDMI },
	},
180
};
181

182
static const struct hdmi_config vesa_timings[] = {
183
/* VESA From Here */
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
	{
		{ 640, 480, 25175, 96, 16, 48, 2, 11, 31,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 4, HDMI_DVI },
	},
	{
		{ 800, 600, 40000, 128, 40, 88, 4, 1, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 9, HDMI_DVI },
	},
	{
		{ 848, 480, 33750, 112, 16, 112, 8, 6, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0xE, HDMI_DVI },
	},
	{
		{ 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x17, HDMI_DVI },
	},
	{
		{ 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x1C, HDMI_DVI },
	},
	{
		{ 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x27, HDMI_DVI },
	},
	{
		{ 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x20, HDMI_DVI },
	},
	{
		{ 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x23, HDMI_DVI },
	},
	{
		{ 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x10, HDMI_DVI },
	},
	{
		{ 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2A, HDMI_DVI },
	},
	{
		{ 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2F, HDMI_DVI },
	},
	{
		{ 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x3A, HDMI_DVI },
	},
	{
		{ 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x51, HDMI_DVI },
	},
	{
		{ 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x52, HDMI_DVI },
	},
	{
		{ 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x16, HDMI_DVI },
	},
	{
		{ 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x29, HDMI_DVI },
	},
	{
		{ 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x39, HDMI_DVI },
	},
	{
		{ 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x1B, HDMI_DVI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x55, HDMI_DVI },
	},
298 299 300 301 302 303
	{
		{ 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x44, HDMI_DVI },
	},
304 305
};

306 307 308 309 310 311 312 313
static int hdmi_runtime_get(void)
{
	int r;

	DSSDBG("hdmi_runtime_get\n");

	r = pm_runtime_get_sync(&hdmi.pdev->dev);
	WARN_ON(r < 0);
314
	if (r < 0)
315
		return r;
316 317

	return 0;
318 319 320 321 322 323 324 325
}

static void hdmi_runtime_put(void)
{
	int r;

	DSSDBG("hdmi_runtime_put\n");

326
	r = pm_runtime_put_sync(&hdmi.pdev->dev);
327
	WARN_ON(r < 0 && r != -ENOSYS);
328 329
}

330
static int __init hdmi_init_display(struct omap_dss_device *dssdev)
331
{
332 333 334 335 336 337 338 339
	int r;

	struct gpio gpios[] = {
		{ hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
		{ hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
		{ hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
	};

340 341
	DSSDBG("init_display\n");

342
	dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
343

344 345 346 347 348 349 350 351 352 353 354 355 356
	if (hdmi.vdda_hdmi_dac_reg == NULL) {
		struct regulator *reg;

		reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");

		if (IS_ERR(reg)) {
			DSSERR("can't get VDDA_HDMI_DAC regulator\n");
			return PTR_ERR(reg);
		}

		hdmi.vdda_hdmi_dac_reg = reg;
	}

357 358 359 360
	r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
	if (r)
		return r;

361 362 363
	return 0;
}

364 365 366 367 368 369 370 371 372
static void __exit hdmi_uninit_display(struct omap_dss_device *dssdev)
{
	DSSDBG("uninit_display\n");

	gpio_free(hdmi.ct_cp_hpd_gpio);
	gpio_free(hdmi.ls_oe_gpio);
	gpio_free(hdmi.hpd_gpio);
}

373 374 375
static const struct hdmi_config *hdmi_find_timing(
					const struct hdmi_config *timings_arr,
					int len)
376
{
377
	int i;
378

379
	for (i = 0; i < len; i++) {
380
		if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
381 382 383 384
			return &timings_arr[i];
	}
	return NULL;
}
385

386 387 388 389 390
static const struct hdmi_config *hdmi_get_timings(void)
{
       const struct hdmi_config *arr;
       int len;

391
       if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
392 393 394 395 396 397 398 399 400 401 402
               arr = vesa_timings;
               len = ARRAY_SIZE(vesa_timings);
       } else {
               arr = cea_timings;
               len = ARRAY_SIZE(cea_timings);
       }

       return hdmi_find_timing(arr, len);
}

static bool hdmi_timings_compare(struct omap_video_timings *timing1,
403
				const struct omap_video_timings *timing2)
404 405 406
{
	int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;

407 408
	if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
			DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
409 410
		(timing2->x_res == timing1->x_res) &&
		(timing2->y_res == timing1->y_res)) {
411

412 413 414 415 416 417 418 419 420 421 422 423 424 425
		timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
		timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
		timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
		timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;

		DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
			"timing2_hsync = %d timing2_vsync = %d\n",
			timing1_hsync, timing1_vsync,
			timing2_hsync, timing2_vsync);

		if ((timing1_hsync == timing2_hsync) &&
			(timing1_vsync == timing2_vsync)) {
			return true;
		}
426
	}
427
	return false;
428 429 430 431
}

static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
{
432
	int i;
433 434 435
	struct hdmi_cm cm = {-1};
	DSSDBG("hdmi_get_code\n");

436 437 438 439 440 441 442 443 444 445
	for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
		if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
			cm = cea_timings[i].cm;
			goto end;
		}
	}
	for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
		if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
			cm = vesa_timings[i].cm;
			goto end;
446 447 448
		}
	}

449
end:	return cm;
450 451 452

}

453 454 455
unsigned long hdmi_get_pixel_clock(void)
{
	/* HDMI Pixel Clock in Mhz */
456
	return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
457 458
}

459 460
static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
		struct hdmi_pll_info *pi)
461
{
462
	unsigned long clkin, refclk;
463 464
	u32 mf;

465
	clkin = clk_get_rate(hdmi.sys_clk) / 10000;
466 467 468 469
	/*
	 * Input clock is predivided by N + 1
	 * out put of which is reference clk
	 */
470 471 472 473 474
	if (dssdev->clocks.hdmi.regn == 0)
		pi->regn = HDMI_DEFAULT_REGN;
	else
		pi->regn = dssdev->clocks.hdmi.regn;

475
	refclk = clkin / pi->regn;
476

477 478 479 480
	if (dssdev->clocks.hdmi.regm2 == 0)
		pi->regm2 = HDMI_DEFAULT_REGM2;
	else
		pi->regm2 = dssdev->clocks.hdmi.regm2;
481

482 483 484 485 486 487
	/*
	 * multiplier is pixel_clk/ref_clk
	 * Multiplying by 100 to avoid fractional part removal
	 */
	pi->regm = phy * pi->regm2 / refclk;

488 489 490 491 492
	/*
	 * fractional multiplier is remainder of the difference between
	 * multiplier and actual phy(required pixel clock thus should be
	 * multiplied by 2^18(262144) divided by the reference clock
	 */
493 494
	mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
	pi->regmf = pi->regm2 * mf / refclk;
495 496 497 498 499 500

	/*
	 * Dcofreq should be set to 1 if required pixel clock
	 * is greater than 1000MHz
	 */
	pi->dcofreq = phy > 1000 * 100;
501
	pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
502

503 504 505
	/* Set the reference clock to sysclk reference */
	pi->refsel = HDMI_REFSEL_SYSCLK;

506 507 508 509
	DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
	DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
}

510
static int hdmi_power_on_core(struct omap_dss_device *dssdev)
511
{
512
	int r;
513

514 515 516
	gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
	gpio_set_value(hdmi.ls_oe_gpio, 1);

517 518 519
	/* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
	udelay(300);

520 521 522 523
	r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
	if (r)
		goto err_vdac_enable;

524 525
	r = hdmi_runtime_get();
	if (r)
526
		goto err_runtime_get;
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	/* Make selection of HDMI in DSS */
	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);

	return 0;

err_runtime_get:
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
err_vdac_enable:
	gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
	gpio_set_value(hdmi.ls_oe_gpio, 0);
	return r;
}

static void hdmi_power_off_core(struct omap_dss_device *dssdev)
{
	hdmi_runtime_put();
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
	gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
	gpio_set_value(hdmi.ls_oe_gpio, 0);
}

static int hdmi_power_on_full(struct omap_dss_device *dssdev)
{
	int r;
	struct omap_video_timings *p;
	struct omap_overlay_manager *mgr = dssdev->output->manager;
	unsigned long phy;

	r = hdmi_power_on_core(dssdev);
	if (r)
		return r;

560
	dss_mgr_disable(mgr);
561

562
	p = &hdmi.ip_data.cfg.timings;
563

564
	DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
565 566 567

	phy = p->pixel_clock;

568
	hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
569

570
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
571

572
	/* config the PLL and PHY hdmi_set_pll_pwrfirst */
573
	r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
574 575
	if (r) {
		DSSDBG("Failed to lock PLL\n");
576
		goto err_pll_enable;
577 578
	}

579
	r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
580 581
	if (r) {
		DSSDBG("Failed to start PHY\n");
582
		goto err_phy_enable;
583 584
	}

585
	hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
586 587 588 589 590

	/* bypass TV gamma table */
	dispc_enable_gamma_table(0);

	/* tv size */
591
	dss_mgr_set_timings(mgr, p);
592

593 594 595
	r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
	if (r)
		goto err_vid_enable;
596

597
	r = dss_mgr_enable(mgr);
598 599
	if (r)
		goto err_mgr_enable;
600

601
	return 0;
602 603

err_mgr_enable:
604 605
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
err_vid_enable:
606
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
607
err_phy_enable:
608
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
609
err_pll_enable:
610
	hdmi_power_off_core(dssdev);
611 612 613
	return -EIO;
}

614
static void hdmi_power_off_full(struct omap_dss_device *dssdev)
615
{
616 617 618
	struct omap_overlay_manager *mgr = dssdev->output->manager;

	dss_mgr_disable(mgr);
619

620
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
621 622
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
623

624
	hdmi_power_off_core(dssdev);
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
}

int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
					struct omap_video_timings *timings)
{
	struct hdmi_cm cm;

	cm = hdmi_get_code(timings);
	if (cm.code == -1) {
		return -EINVAL;
	}

	return 0;

}

641 642
void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
643 644
{
	struct hdmi_cm cm;
645
	const struct hdmi_config *t;
646

647 648
	mutex_lock(&hdmi.lock);

649 650 651 652 653 654
	cm = hdmi_get_code(timings);
	hdmi.ip_data.cfg.cm = cm;

	t = hdmi_get_timings();
	if (t != NULL)
		hdmi.ip_data.cfg = *t;
655

656
	mutex_unlock(&hdmi.lock);
657 658
}

659
static void hdmi_dump_regs(struct seq_file *s)
660 661 662
{
	mutex_lock(&hdmi.lock);

663 664
	if (hdmi_runtime_get()) {
		mutex_unlock(&hdmi.lock);
665
		return;
666
	}
667 668 669 670 671 672 673 674 675 676

	hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);
}

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
int omapdss_hdmi_read_edid(u8 *buf, int len)
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r;
}

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
bool omapdss_hdmi_detect(void)
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->detect(&hdmi.ip_data);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r == 1;
}

711 712
int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
{
713
	struct omap_dss_output *out = dssdev->output;
714 715 716 717 718 719
	int r = 0;

	DSSDBG("ENTER hdmi_display_enable\n");

	mutex_lock(&hdmi.lock);

720 721
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
722 723 724 725
		r = -ENODEV;
		goto err0;
	}

726
	hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
T
Tomi Valkeinen 已提交
727

728 729 730 731 732 733
	r = omap_dss_start_device(dssdev);
	if (r) {
		DSSERR("failed to start device\n");
		goto err0;
	}

734
	r = hdmi_power_on_full(dssdev);
735 736
	if (r) {
		DSSERR("failed to power on device\n");
737
		goto err1;
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err1:
	omap_dss_stop_device(dssdev);
err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
{
	DSSDBG("Enter hdmi_display_disable\n");

	mutex_lock(&hdmi.lock);

756
	hdmi_power_off_full(dssdev);
757 758 759 760 761 762

	omap_dss_stop_device(dssdev);

	mutex_unlock(&hdmi.lock);
}

763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
{
	int r = 0;

	DSSDBG("ENTER omapdss_hdmi_core_enable\n");

	mutex_lock(&hdmi.lock);

	hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;

	r = hdmi_power_on_core(dssdev);
	if (r) {
		DSSERR("failed to power on device\n");
		goto err0;
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
{
	DSSDBG("Enter omapdss_hdmi_core_disable\n");

	mutex_lock(&hdmi.lock);

	hdmi_power_off_core(dssdev);

	mutex_unlock(&hdmi.lock);
}

798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
static int hdmi_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

	clk = clk_get(&pdev->dev, "sys_clk");
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	hdmi.sys_clk = clk;

	return 0;
}

static void hdmi_put_clocks(void)
{
	if (hdmi.sys_clk)
		clk_put(hdmi.sys_clk);
}

819 820 821 822
#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
{
	u32 deep_color;
823
	bool deep_color_correct = false;
824 825 826 827 828 829 830 831
	u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;

	if (n == NULL || cts == NULL)
		return -EINVAL;

	/* TODO: When implemented, query deep color mode here. */
	deep_color = 100;

832 833 834 835 836 837
	/*
	 * When using deep color, the default N value (as in the HDMI
	 * specification) yields to an non-integer CTS. Hence, we
	 * modify it while keeping the restrictions described in
	 * section 7.2.1 of the HDMI 1.4a specification.
	 */
838 839
	switch (sample_freq) {
	case 32000:
840 841 842 843 844 845 846 847 848
	case 48000:
	case 96000:
	case 192000:
		if (deep_color == 125)
			if (pclk == 27027 || pclk == 74250)
				deep_color_correct = true;
		if (deep_color == 150)
			if (pclk == 27027)
				deep_color_correct = true;
849 850
		break;
	case 44100:
851 852 853 854 855
	case 88200:
	case 176400:
		if (deep_color == 125)
			if (pclk == 27027)
				deep_color_correct = true;
856 857 858 859 860
		break;
	default:
		return -EINVAL;
	}

861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
	if (deep_color_correct) {
		switch (sample_freq) {
		case 32000:
			*n = 8192;
			break;
		case 44100:
			*n = 12544;
			break;
		case 48000:
			*n = 8192;
			break;
		case 88200:
			*n = 25088;
			break;
		case 96000:
			*n = 16384;
			break;
		case 176400:
			*n = 50176;
			break;
		case 192000:
			*n = 32768;
			break;
		default:
			return -EINVAL;
		}
	} else {
		switch (sample_freq) {
		case 32000:
			*n = 4096;
			break;
		case 44100:
			*n = 6272;
			break;
		case 48000:
			*n = 6144;
			break;
		case 88200:
			*n = 12544;
			break;
		case 96000:
			*n = 12288;
			break;
		case 176400:
			*n = 25088;
			break;
		case 192000:
			*n = 24576;
			break;
		default:
			return -EINVAL;
		}
	}
914 915 916 917 918
	/* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
	*cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);

	return 0;
}
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960

int hdmi_audio_enable(void)
{
	DSSDBG("audio_enable\n");

	return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
}

void hdmi_audio_disable(void)
{
	DSSDBG("audio_disable\n");

	hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
}

int hdmi_audio_start(void)
{
	DSSDBG("audio_start\n");

	return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
}

void hdmi_audio_stop(void)
{
	DSSDBG("audio_stop\n");

	hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
}

bool hdmi_mode_has_audio(void)
{
	if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
		return true;
	else
		return false;
}

int hdmi_audio_config(struct omap_dss_audio *audio)
{
	return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
}

961 962
#endif

963
static struct omap_dss_device * __init hdmi_find_dssdev(struct platform_device *pdev)
964 965
{
	struct omap_dss_board_info *pdata = pdev->dev.platform_data;
966
	const char *def_disp_name = omapdss_get_default_display_name();
967 968 969 970
	struct omap_dss_device *def_dssdev;
	int i;

	def_dssdev = NULL;
971 972 973 974 975 976 977

	for (i = 0; i < pdata->num_devices; ++i) {
		struct omap_dss_device *dssdev = pdata->devices[i];

		if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
			continue;

978 979
		if (def_dssdev == NULL)
			def_dssdev = dssdev;
980

981 982 983 984
		if (def_disp_name != NULL &&
				strcmp(dssdev->name, def_disp_name) == 0) {
			def_dssdev = dssdev;
			break;
985
		}
986 987 988 989 990 991 992
	}

	return def_dssdev;
}

static void __init hdmi_probe_pdata(struct platform_device *pdev)
{
993
	struct omap_dss_device *plat_dssdev;
994 995 996
	struct omap_dss_device *dssdev;
	struct omap_dss_hdmi_data *priv;
	int r;
997

998
	plat_dssdev = hdmi_find_dssdev(pdev);
999

1000 1001 1002 1003
	if (!plat_dssdev)
		return;

	dssdev = dss_alloc_and_init_device(&pdev->dev);
1004 1005 1006
	if (!dssdev)
		return;

1007 1008
	dss_copy_device_pdata(dssdev, plat_dssdev);

1009 1010 1011 1012 1013 1014
	priv = dssdev->data;

	hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
	hdmi.ls_oe_gpio = priv->ls_oe_gpio;
	hdmi.hpd_gpio = priv->hpd_gpio;

1015 1016
	dssdev->channel = OMAP_DSS_CHANNEL_DIGIT;

1017 1018 1019
	r = hdmi_init_display(dssdev);
	if (r) {
		DSSERR("device %s init failed: %d\n", dssdev->name, r);
1020
		dss_put_device(dssdev);
1021 1022 1023
		return;
	}

1024
	r = dss_add_device(dssdev);
1025 1026
	if (r) {
		DSSERR("device %s register failed: %d\n", dssdev->name, r);
1027
		dss_put_device(dssdev);
1028
		return;
1029 1030 1031
	}
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
static void __init hdmi_init_output(struct platform_device *pdev)
{
	struct omap_dss_output *out = &hdmi.output;

	out->pdev = pdev;
	out->id = OMAP_DSS_OUTPUT_HDMI;
	out->type = OMAP_DISPLAY_TYPE_HDMI;

	dss_register_output(out);
}

static void __exit hdmi_uninit_output(struct platform_device *pdev)
{
	struct omap_dss_output *out = &hdmi.output;

	dss_unregister_output(out);
}

1050
/* HDMI HW IP initialisation */
T
Tomi Valkeinen 已提交
1051
static int __init omapdss_hdmihw_probe(struct platform_device *pdev)
1052
{
1053
	struct resource *res;
1054
	int r;
1055 1056 1057 1058 1059

	hdmi.pdev = pdev;

	mutex_init(&hdmi.lock);

1060 1061
	res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
	if (!res) {
1062 1063 1064 1065 1066
		DSSERR("can't get IORESOURCE_MEM HDMI\n");
		return -EINVAL;
	}

	/* Base address taken from platform */
1067
	hdmi.ip_data.base_wp = devm_request_and_ioremap(&pdev->dev, res);
1068
	if (!hdmi.ip_data.base_wp) {
1069 1070 1071 1072
		DSSERR("can't ioremap WP\n");
		return -ENOMEM;
	}

1073 1074
	r = hdmi_get_clocks(pdev);
	if (r) {
1075
		DSSERR("can't get clocks\n");
1076 1077 1078 1079 1080
		return r;
	}

	pm_runtime_enable(&pdev->dev);

1081 1082 1083 1084
	hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
	hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
	hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
	hdmi.ip_data.phy_offset = HDMI_PHY;
1085

1086
	mutex_init(&hdmi.ip_data.lock);
1087

1088 1089
	hdmi_panel_init();

1090 1091
	dss_debugfs_create_file("hdmi", hdmi_dump_regs);

1092 1093
	hdmi_init_output(pdev);

1094
	hdmi_probe_pdata(pdev);
1095

1096 1097 1098
	return 0;
}

1099 1100 1101 1102 1103 1104 1105
static int __exit hdmi_remove_child(struct device *dev, void *data)
{
	struct omap_dss_device *dssdev = to_dss_device(dev);
	hdmi_uninit_display(dssdev);
	return 0;
}

T
Tomi Valkeinen 已提交
1106
static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
1107
{
1108 1109
	device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);

1110
	dss_unregister_child_devices(&pdev->dev);
1111

1112 1113
	hdmi_panel_exit();

1114 1115
	hdmi_uninit_output(pdev);

1116 1117 1118 1119
	pm_runtime_disable(&pdev->dev);

	hdmi_put_clocks();

1120 1121 1122
	return 0;
}

1123 1124
static int hdmi_runtime_suspend(struct device *dev)
{
1125
	clk_disable_unprepare(hdmi.sys_clk);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137

	dispc_runtime_put();

	return 0;
}

static int hdmi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
1138
		return r;
1139

1140
	clk_prepare_enable(hdmi.sys_clk);
1141 1142 1143 1144 1145 1146 1147 1148 1149

	return 0;
}

static const struct dev_pm_ops hdmi_pm_ops = {
	.runtime_suspend = hdmi_runtime_suspend,
	.runtime_resume = hdmi_runtime_resume,
};

1150
static struct platform_driver omapdss_hdmihw_driver = {
T
Tomi Valkeinen 已提交
1151
	.remove         = __exit_p(omapdss_hdmihw_remove),
1152 1153 1154
	.driver         = {
		.name   = "omapdss_hdmi",
		.owner  = THIS_MODULE,
1155
		.pm	= &hdmi_pm_ops,
1156 1157 1158
	},
};

T
Tomi Valkeinen 已提交
1159
int __init hdmi_init_platform_driver(void)
1160
{
1161
	return platform_driver_probe(&omapdss_hdmihw_driver, omapdss_hdmihw_probe);
1162 1163
}

T
Tomi Valkeinen 已提交
1164
void __exit hdmi_uninit_platform_driver(void)
1165
{
1166
	platform_driver_unregister(&omapdss_hdmihw_driver);
1167
}