hdmi.c 24.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * hdmi.c
 *
 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
 * Authors: Yong Zhi
 *	Mythri pk <mythripk@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "HDMI"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/interrupt.h>
#include <linux/mutex.h>
#include <linux/delay.h>
#include <linux/string.h>
32
#include <linux/platform_device.h>
33 34
#include <linux/pm_runtime.h>
#include <linux/clk.h>
35
#include <linux/gpio.h>
36
#include <linux/regulator/consumer.h>
37
#include <video/omapdss.h>
38

39
#include "ti_hdmi.h"
40
#include "dss.h"
41
#include "dss_features.h"
42

43 44 45 46 47 48
#define HDMI_WP			0x0
#define HDMI_CORE_SYS		0x400
#define HDMI_CORE_AV		0x900
#define HDMI_PLLCTRL		0x200
#define HDMI_PHY		0x300

49 50 51 52 53 54 55 56
/* HDMI EDID Length move this */
#define HDMI_EDID_MAX_LENGTH			256
#define EDID_TIMING_DESCRIPTOR_SIZE		0x12
#define EDID_DESCRIPTOR_BLOCK0_ADDRESS		0x36
#define EDID_DESCRIPTOR_BLOCK1_ADDRESS		0x80
#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR	4
#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR	4

57
#define HDMI_DEFAULT_REGN 16
58 59
#define HDMI_DEFAULT_REGM2 1

60 61 62
static struct {
	struct mutex lock;
	struct platform_device *pdev;
63

64
	struct hdmi_ip_data ip_data;
65 66

	struct clk *sys_clk;
67
	struct regulator *vdda_hdmi_dac_reg;
68

T
Tomi Valkeinen 已提交
69 70
	bool core_enabled;

71
	struct omap_dss_device output;
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
} hdmi;

/*
 * Logic for the below structure :
 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
 * There is a correspondence between CEA/VESA timing and code, please
 * refer to section 6.3 in HDMI 1.3 specification for timing code.
 *
 * In the below structure, cea_vesa_timings corresponds to all OMAP4
 * supported CEA and VESA timing values.code_cea corresponds to the CEA
 * code, It is used to get the timing from cea_vesa_timing array.Similarly
 * with code_vesa. Code_index is used for back mapping, that is once EDID
 * is read from the TV, EDID is parsed to find the timing values and then
 * map it to corresponding CEA or VESA index.
 */

88
static const struct hdmi_config cea_timings[] = {
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	{
		{ 640, 480, 25200, 96, 16, 48, 2, 10, 33,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 1, HDMI_HDMI },
	},
	{
		{ 720, 480, 27027, 62, 16, 60, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 2, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 4, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 5, HDMI_HDMI },
	},
	{
		{ 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 6, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 16, HDMI_HDMI },
	},
	{
		{ 720, 576, 27000, 64, 12, 68, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 17, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 19, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 20, HDMI_HDMI },
	},
	{
		{ 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 21, HDMI_HDMI },
	},
	{
		{ 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 29, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 31, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 32, HDMI_HDMI },
	},
	{
		{ 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 35, HDMI_HDMI },
	},
	{
		{ 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 37, HDMI_HDMI },
	},
179
};
180

181
static const struct hdmi_config vesa_timings[] = {
182
/* VESA From Here */
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
	{
		{ 640, 480, 25175, 96, 16, 48, 2, 11, 31,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 4, HDMI_DVI },
	},
	{
		{ 800, 600, 40000, 128, 40, 88, 4, 1, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 9, HDMI_DVI },
	},
	{
		{ 848, 480, 33750, 112, 16, 112, 8, 6, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0xE, HDMI_DVI },
	},
	{
		{ 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x17, HDMI_DVI },
	},
	{
		{ 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x1C, HDMI_DVI },
	},
	{
		{ 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x27, HDMI_DVI },
	},
	{
		{ 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x20, HDMI_DVI },
	},
	{
		{ 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x23, HDMI_DVI },
	},
	{
		{ 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x10, HDMI_DVI },
	},
	{
		{ 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2A, HDMI_DVI },
	},
	{
		{ 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2F, HDMI_DVI },
	},
	{
		{ 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x3A, HDMI_DVI },
	},
	{
		{ 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x51, HDMI_DVI },
	},
	{
		{ 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x52, HDMI_DVI },
	},
	{
		{ 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x16, HDMI_DVI },
	},
	{
		{ 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x29, HDMI_DVI },
	},
	{
		{ 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x39, HDMI_DVI },
	},
	{
		{ 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x1B, HDMI_DVI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x55, HDMI_DVI },
	},
297 298 299 300 301 302
	{
		{ 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x44, HDMI_DVI },
	},
303 304
};

305 306 307 308 309 310 311 312
static int hdmi_runtime_get(void)
{
	int r;

	DSSDBG("hdmi_runtime_get\n");

	r = pm_runtime_get_sync(&hdmi.pdev->dev);
	WARN_ON(r < 0);
313
	if (r < 0)
314
		return r;
315 316

	return 0;
317 318 319 320 321 322 323 324
}

static void hdmi_runtime_put(void)
{
	int r;

	DSSDBG("hdmi_runtime_put\n");

325
	r = pm_runtime_put_sync(&hdmi.pdev->dev);
326
	WARN_ON(r < 0 && r != -ENOSYS);
327 328
}

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
static int hdmi_init_regulator(void)
{
	struct regulator *reg;

	if (hdmi.vdda_hdmi_dac_reg != NULL)
		return 0;

	reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");

	/* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
	if (IS_ERR(reg))
		reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");

	if (IS_ERR(reg)) {
		DSSERR("can't get VDDA_HDMI_DAC regulator\n");
		return PTR_ERR(reg);
	}

	hdmi.vdda_hdmi_dac_reg = reg;

	return 0;
}

352 353 354
static const struct hdmi_config *hdmi_find_timing(
					const struct hdmi_config *timings_arr,
					int len)
355
{
356
	int i;
357

358
	for (i = 0; i < len; i++) {
359
		if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
360 361 362 363
			return &timings_arr[i];
	}
	return NULL;
}
364

365 366 367 368 369
static const struct hdmi_config *hdmi_get_timings(void)
{
       const struct hdmi_config *arr;
       int len;

370
       if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
371 372 373 374 375 376 377 378 379 380 381
               arr = vesa_timings;
               len = ARRAY_SIZE(vesa_timings);
       } else {
               arr = cea_timings;
               len = ARRAY_SIZE(cea_timings);
       }

       return hdmi_find_timing(arr, len);
}

static bool hdmi_timings_compare(struct omap_video_timings *timing1,
382
				const struct omap_video_timings *timing2)
383 384 385
{
	int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;

386 387
	if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
			DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
388 389
		(timing2->x_res == timing1->x_res) &&
		(timing2->y_res == timing1->y_res)) {
390

391 392 393 394 395 396 397 398 399 400 401 402 403 404
		timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
		timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
		timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
		timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;

		DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
			"timing2_hsync = %d timing2_vsync = %d\n",
			timing1_hsync, timing1_vsync,
			timing2_hsync, timing2_vsync);

		if ((timing1_hsync == timing2_hsync) &&
			(timing1_vsync == timing2_vsync)) {
			return true;
		}
405
	}
406
	return false;
407 408 409 410
}

static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
{
411
	int i;
412 413 414
	struct hdmi_cm cm = {-1};
	DSSDBG("hdmi_get_code\n");

415 416 417 418 419 420 421 422 423 424
	for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
		if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
			cm = cea_timings[i].cm;
			goto end;
		}
	}
	for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
		if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
			cm = vesa_timings[i].cm;
			goto end;
425 426 427
		}
	}

428
end:	return cm;
429 430 431

}

432 433
static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
		struct hdmi_pll_info *pi)
434
{
435
	unsigned long clkin, refclk;
436 437
	u32 mf;

438
	clkin = clk_get_rate(hdmi.sys_clk) / 10000;
439 440 441 442
	/*
	 * Input clock is predivided by N + 1
	 * out put of which is reference clk
	 */
443 444

	pi->regn = HDMI_DEFAULT_REGN;
445

446
	refclk = clkin / pi->regn;
447

448
	pi->regm2 = HDMI_DEFAULT_REGM2;
449

450 451 452 453 454 455
	/*
	 * multiplier is pixel_clk/ref_clk
	 * Multiplying by 100 to avoid fractional part removal
	 */
	pi->regm = phy * pi->regm2 / refclk;

456 457 458 459 460
	/*
	 * fractional multiplier is remainder of the difference between
	 * multiplier and actual phy(required pixel clock thus should be
	 * multiplied by 2^18(262144) divided by the reference clock
	 */
461 462
	mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
	pi->regmf = pi->regm2 * mf / refclk;
463 464 465 466 467 468

	/*
	 * Dcofreq should be set to 1 if required pixel clock
	 * is greater than 1000MHz
	 */
	pi->dcofreq = phy > 1000 * 100;
469
	pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
470

471 472 473
	/* Set the reference clock to sysclk reference */
	pi->refsel = HDMI_REFSEL_SYSCLK;

474 475 476 477
	DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
	DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
}

478
static int hdmi_power_on_core(struct omap_dss_device *dssdev)
479
{
480
	int r;
481

482 483
	r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
	if (r)
484
		return r;
485

486 487
	r = hdmi_runtime_get();
	if (r)
488
		goto err_runtime_get;
489

490 491 492
	/* Make selection of HDMI in DSS */
	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);

T
Tomi Valkeinen 已提交
493 494
	hdmi.core_enabled = true;

495 496 497 498
	return 0;

err_runtime_get:
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
499

500 501 502 503 504
	return r;
}

static void hdmi_power_off_core(struct omap_dss_device *dssdev)
{
T
Tomi Valkeinen 已提交
505 506
	hdmi.core_enabled = false;

507 508 509 510 511 512 513 514
	hdmi_runtime_put();
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
}

static int hdmi_power_on_full(struct omap_dss_device *dssdev)
{
	int r;
	struct omap_video_timings *p;
515
	struct omap_overlay_manager *mgr = hdmi.output.manager;
516 517 518 519 520 521
	unsigned long phy;

	r = hdmi_power_on_core(dssdev);
	if (r)
		return r;

522
	dss_mgr_disable(mgr);
523

524
	p = &hdmi.ip_data.cfg.timings;
525

526
	DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
527 528 529

	phy = p->pixel_clock;

530
	hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
531

532
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
533

534
	/* config the PLL and PHY hdmi_set_pll_pwrfirst */
535
	r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
536 537
	if (r) {
		DSSDBG("Failed to lock PLL\n");
538
		goto err_pll_enable;
539 540
	}

541
	r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
542 543
	if (r) {
		DSSDBG("Failed to start PHY\n");
544
		goto err_phy_enable;
545 546
	}

547
	hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
548 549 550 551 552

	/* bypass TV gamma table */
	dispc_enable_gamma_table(0);

	/* tv size */
553
	dss_mgr_set_timings(mgr, p);
554

555 556 557
	r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
	if (r)
		goto err_vid_enable;
558

559
	r = dss_mgr_enable(mgr);
560 561
	if (r)
		goto err_mgr_enable;
562

563
	return 0;
564 565

err_mgr_enable:
566 567
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
err_vid_enable:
568
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
569
err_phy_enable:
570
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
571
err_pll_enable:
572
	hdmi_power_off_core(dssdev);
573 574 575
	return -EIO;
}

576
static void hdmi_power_off_full(struct omap_dss_device *dssdev)
577
{
578
	struct omap_overlay_manager *mgr = hdmi.output.manager;
579 580

	dss_mgr_disable(mgr);
581

582
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
583 584
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
585

586
	hdmi_power_off_core(dssdev);
587 588
}

589
static int hdmi_display_check_timing(struct omap_dss_device *dssdev,
590 591 592 593 594 595 596 597 598 599 600 601 602
					struct omap_video_timings *timings)
{
	struct hdmi_cm cm;

	cm = hdmi_get_code(timings);
	if (cm.code == -1) {
		return -EINVAL;
	}

	return 0;

}

603
static void hdmi_display_set_timing(struct omap_dss_device *dssdev,
604
		struct omap_video_timings *timings)
605 606
{
	struct hdmi_cm cm;
607
	const struct hdmi_config *t;
608

609 610
	mutex_lock(&hdmi.lock);

611 612 613 614 615 616
	cm = hdmi_get_code(timings);
	hdmi.ip_data.cfg.cm = cm;

	t = hdmi_get_timings();
	if (t != NULL)
		hdmi.ip_data.cfg = *t;
617

618 619
	dispc_set_tv_pclk(t->timings.pixel_clock * 1000);

620
	mutex_unlock(&hdmi.lock);
621 622
}

623
static void hdmi_display_get_timings(struct omap_dss_device *dssdev,
T
Tomi Valkeinen 已提交
624 625 626 627 628 629 630 631 632 633 634
		struct omap_video_timings *timings)
{
	const struct hdmi_config *cfg;

	cfg = hdmi_get_timings();
	if (cfg == NULL)
		cfg = &vesa_timings[0];

	memcpy(timings, &cfg->timings, sizeof(cfg->timings));
}

635
static void hdmi_dump_regs(struct seq_file *s)
636 637 638
{
	mutex_lock(&hdmi.lock);

639 640
	if (hdmi_runtime_get()) {
		mutex_unlock(&hdmi.lock);
641
		return;
642
	}
643 644 645 646 647 648 649 650 651 652

	hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);
}

653
static int read_edid(u8 *buf, int len)
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r;
}

670
static int hdmi_display_enable(struct omap_dss_device *dssdev)
671
{
672
	struct omap_dss_device *out = &hdmi.output;
673 674 675 676 677 678
	int r = 0;

	DSSDBG("ENTER hdmi_display_enable\n");

	mutex_lock(&hdmi.lock);

679 680
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
681 682 683 684
		r = -ENODEV;
		goto err0;
	}

685
	r = hdmi_power_on_full(dssdev);
686 687
	if (r) {
		DSSERR("failed to power on device\n");
688
		goto err0;
689 690 691 692 693 694 695 696 697 698
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

699
static void hdmi_display_disable(struct omap_dss_device *dssdev)
700 701 702 703 704
{
	DSSDBG("Enter hdmi_display_disable\n");

	mutex_lock(&hdmi.lock);

705
	hdmi_power_off_full(dssdev);
706 707 708 709

	mutex_unlock(&hdmi.lock);
}

710
static int hdmi_core_enable(struct omap_dss_device *dssdev)
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
{
	int r = 0;

	DSSDBG("ENTER omapdss_hdmi_core_enable\n");

	mutex_lock(&hdmi.lock);

	r = hdmi_power_on_core(dssdev);
	if (r) {
		DSSERR("failed to power on device\n");
		goto err0;
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

732
static void hdmi_core_disable(struct omap_dss_device *dssdev)
733 734 735 736 737 738 739 740 741 742
{
	DSSDBG("Enter omapdss_hdmi_core_disable\n");

	mutex_lock(&hdmi.lock);

	hdmi_power_off_core(dssdev);

	mutex_unlock(&hdmi.lock);
}

743 744 745 746
static int hdmi_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

A
Archit Taneja 已提交
747
	clk = devm_clk_get(&pdev->dev, "sys_clk");
748 749 750 751 752 753 754 755 756 757
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	hdmi.sys_clk = clk;

	return 0;
}

758 759 760 761
#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
{
	u32 deep_color;
762
	bool deep_color_correct = false;
763 764 765 766 767 768 769 770
	u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;

	if (n == NULL || cts == NULL)
		return -EINVAL;

	/* TODO: When implemented, query deep color mode here. */
	deep_color = 100;

771 772 773 774 775 776
	/*
	 * When using deep color, the default N value (as in the HDMI
	 * specification) yields to an non-integer CTS. Hence, we
	 * modify it while keeping the restrictions described in
	 * section 7.2.1 of the HDMI 1.4a specification.
	 */
777 778
	switch (sample_freq) {
	case 32000:
779 780 781 782 783 784 785 786 787
	case 48000:
	case 96000:
	case 192000:
		if (deep_color == 125)
			if (pclk == 27027 || pclk == 74250)
				deep_color_correct = true;
		if (deep_color == 150)
			if (pclk == 27027)
				deep_color_correct = true;
788 789
		break;
	case 44100:
790 791 792 793 794
	case 88200:
	case 176400:
		if (deep_color == 125)
			if (pclk == 27027)
				deep_color_correct = true;
795 796 797 798 799
		break;
	default:
		return -EINVAL;
	}

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
	if (deep_color_correct) {
		switch (sample_freq) {
		case 32000:
			*n = 8192;
			break;
		case 44100:
			*n = 12544;
			break;
		case 48000:
			*n = 8192;
			break;
		case 88200:
			*n = 25088;
			break;
		case 96000:
			*n = 16384;
			break;
		case 176400:
			*n = 50176;
			break;
		case 192000:
			*n = 32768;
			break;
		default:
			return -EINVAL;
		}
	} else {
		switch (sample_freq) {
		case 32000:
			*n = 4096;
			break;
		case 44100:
			*n = 6272;
			break;
		case 48000:
			*n = 6144;
			break;
		case 88200:
			*n = 12544;
			break;
		case 96000:
			*n = 12288;
			break;
		case 176400:
			*n = 25088;
			break;
		case 192000:
			*n = 24576;
			break;
		default:
			return -EINVAL;
		}
	}
853 854 855 856 857
	/* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
	*cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);

	return 0;
}
858

859
static bool hdmi_mode_has_audio(void)
860 861 862 863 864 865 866
{
	if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
		return true;
	else
		return false;
}

867 868
#endif

T
Tomi Valkeinen 已提交
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static int hdmi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct omap_overlay_manager *mgr;
	int r;

	dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());

	r = hdmi_init_regulator();
	if (r)
		return r;

	mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
	if (!mgr)
		return -ENODEV;

	r = dss_mgr_connect(mgr, dssdev);
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dst->name);
		dss_mgr_disconnect(mgr, dssdev);
		return r;
	}

	return 0;
}

static void hdmi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	WARN_ON(dst != dssdev->device);

	if (dst != dssdev->device)
		return;

	omapdss_output_unset_device(dssdev);

	if (dssdev->manager)
		dss_mgr_disconnect(dssdev->manager, dssdev);
}

static int hdmi_read_edid(struct omap_dss_device *dssdev,
		u8 *edid, int len)
{
	bool need_enable;
	int r;

	need_enable = hdmi.core_enabled == false;

	if (need_enable) {
923
		r = hdmi_core_enable(dssdev);
T
Tomi Valkeinen 已提交
924 925 926 927
		if (r)
			return r;
	}

928
	r = read_edid(edid, len);
T
Tomi Valkeinen 已提交
929 930

	if (need_enable)
931
		hdmi_core_disable(dssdev);
T
Tomi Valkeinen 已提交
932 933 934 935 936

	return r;
}

#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
937
static int hdmi_audio_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
938 939 940 941 942 943 944 945 946 947
{
	int r;

	mutex_lock(&hdmi.lock);

	if (!hdmi_mode_has_audio()) {
		r = -EPERM;
		goto err;
	}

948 949

	r = hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
T
Tomi Valkeinen 已提交
950 951 952 953 954 955 956 957 958 959 960
	if (r)
		goto err;

	mutex_unlock(&hdmi.lock);
	return 0;

err:
	mutex_unlock(&hdmi.lock);
	return r;
}

961
static void hdmi_audio_disable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
962
{
963
	hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
T
Tomi Valkeinen 已提交
964 965
}

966
static int hdmi_audio_start(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
967
{
968
	return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
T
Tomi Valkeinen 已提交
969 970
}

971
static void hdmi_audio_stop(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
972
{
973
	hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
T
Tomi Valkeinen 已提交
974 975
}

976
static bool hdmi_audio_supported(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
977 978 979 980 981 982 983 984 985 986 987
{
	bool r;

	mutex_lock(&hdmi.lock);

	r = hdmi_mode_has_audio();

	mutex_unlock(&hdmi.lock);
	return r;
}

988
static int hdmi_audio_config(struct omap_dss_device *dssdev,
T
Tomi Valkeinen 已提交
989 990 991 992 993 994 995 996 997 998 999
		struct omap_dss_audio *audio)
{
	int r;

	mutex_lock(&hdmi.lock);

	if (!hdmi_mode_has_audio()) {
		r = -EPERM;
		goto err;
	}

1000
	r = hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
T
Tomi Valkeinen 已提交
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	if (r)
		goto err;

	mutex_unlock(&hdmi.lock);
	return 0;

err:
	mutex_unlock(&hdmi.lock);
	return r;
}
#else
1012
static int hdmi_audio_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
1013 1014 1015 1016
{
	return -EPERM;
}

1017
static void hdmi_audio_disable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
1018 1019 1020
{
}

1021
static int hdmi_audio_start(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
1022 1023 1024 1025
{
	return -EPERM;
}

1026
static void hdmi_audio_stop(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
1027 1028 1029
{
}

1030
static bool hdmi_audio_supported(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
1031 1032 1033 1034
{
	return false;
}

1035
static int hdmi_audio_config(struct omap_dss_device *dssdev,
T
Tomi Valkeinen 已提交
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
		struct omap_dss_audio *audio)
{
	return -EPERM;
}
#endif

static const struct omapdss_hdmi_ops hdmi_ops = {
	.connect		= hdmi_connect,
	.disconnect		= hdmi_disconnect,

1046 1047
	.enable			= hdmi_display_enable,
	.disable		= hdmi_display_disable,
T
Tomi Valkeinen 已提交
1048

1049 1050 1051
	.check_timings		= hdmi_display_check_timing,
	.set_timings		= hdmi_display_set_timing,
	.get_timings		= hdmi_display_get_timings,
T
Tomi Valkeinen 已提交
1052 1053 1054

	.read_edid		= hdmi_read_edid,

1055 1056 1057 1058 1059 1060
	.audio_enable		= hdmi_audio_enable,
	.audio_disable		= hdmi_audio_disable,
	.audio_start		= hdmi_audio_start,
	.audio_stop		= hdmi_audio_stop,
	.audio_supported	= hdmi_audio_supported,
	.audio_config		= hdmi_audio_config,
T
Tomi Valkeinen 已提交
1061 1062
};

1063
static void hdmi_init_output(struct platform_device *pdev)
1064
{
1065
	struct omap_dss_device *out = &hdmi.output;
1066

1067
	out->dev = &pdev->dev;
1068
	out->id = OMAP_DSS_OUTPUT_HDMI;
1069
	out->output_type = OMAP_DISPLAY_TYPE_HDMI;
T
Tomi Valkeinen 已提交
1070
	out->name = "hdmi.0";
1071
	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
T
Tomi Valkeinen 已提交
1072
	out->ops.hdmi = &hdmi_ops;
1073
	out->owner = THIS_MODULE;
1074

1075
	omapdss_register_output(out);
1076 1077 1078 1079
}

static void __exit hdmi_uninit_output(struct platform_device *pdev)
{
1080
	struct omap_dss_device *out = &hdmi.output;
1081

1082
	omapdss_unregister_output(out);
1083 1084
}

1085
/* HDMI HW IP initialisation */
1086
static int omapdss_hdmihw_probe(struct platform_device *pdev)
1087
{
1088
	struct resource *res;
1089
	int r;
1090 1091 1092 1093

	hdmi.pdev = pdev;

	mutex_init(&hdmi.lock);
1094
	mutex_init(&hdmi.ip_data.lock);
1095

1096
	res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
1097 1098

	/* Base address taken from platform */
1099 1100 1101
	hdmi.ip_data.base_wp = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(hdmi.ip_data.base_wp))
		return PTR_ERR(hdmi.ip_data.base_wp);
1102

1103 1104 1105 1106 1107 1108
	hdmi.ip_data.irq = platform_get_irq(pdev, 0);
	if (hdmi.ip_data.irq < 0) {
		DSSERR("platform_get_irq failed\n");
		return -ENODEV;
	}

1109 1110
	r = hdmi_get_clocks(pdev);
	if (r) {
1111
		DSSERR("can't get clocks\n");
1112 1113 1114 1115 1116
		return r;
	}

	pm_runtime_enable(&pdev->dev);

1117 1118 1119 1120
	hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
	hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
	hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
	hdmi.ip_data.phy_offset = HDMI_PHY;
1121

1122 1123
	hdmi_init_output(pdev);

1124 1125
	dss_debugfs_create_file("hdmi", hdmi_dump_regs);

1126 1127 1128
	return 0;
}

T
Tomi Valkeinen 已提交
1129
static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
1130
{
1131 1132
	hdmi_uninit_output(pdev);

1133 1134
	pm_runtime_disable(&pdev->dev);

1135 1136 1137
	return 0;
}

1138 1139
static int hdmi_runtime_suspend(struct device *dev)
{
1140
	clk_disable_unprepare(hdmi.sys_clk);
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

	dispc_runtime_put();

	return 0;
}

static int hdmi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
1153
		return r;
1154

1155
	clk_prepare_enable(hdmi.sys_clk);
1156 1157 1158 1159 1160 1161 1162 1163 1164

	return 0;
}

static const struct dev_pm_ops hdmi_pm_ops = {
	.runtime_suspend = hdmi_runtime_suspend,
	.runtime_resume = hdmi_runtime_resume,
};

1165
static struct platform_driver omapdss_hdmihw_driver = {
1166
	.probe		= omapdss_hdmihw_probe,
T
Tomi Valkeinen 已提交
1167
	.remove         = __exit_p(omapdss_hdmihw_remove),
1168 1169 1170
	.driver         = {
		.name   = "omapdss_hdmi",
		.owner  = THIS_MODULE,
1171
		.pm	= &hdmi_pm_ops,
1172 1173 1174
	},
};

T
Tomi Valkeinen 已提交
1175
int __init hdmi_init_platform_driver(void)
1176
{
1177
	return platform_driver_register(&omapdss_hdmihw_driver);
1178 1179
}

T
Tomi Valkeinen 已提交
1180
void __exit hdmi_uninit_platform_driver(void)
1181
{
1182
	platform_driver_unregister(&omapdss_hdmihw_driver);
1183
}