ixgbe_main.c 216.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2011 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/pkt_sched.h>
39
#include <linux/ipv6.h>
40
#include <linux/slab.h>
41 42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
45
#include <linux/prefetch.h>
46
#include <scsi/fc/fc_fcoe.h>
47 48 49

#include "ixgbe.h"
#include "ixgbe_common.h"
50
#include "ixgbe_dcb_82599.h"
51
#include "ixgbe_sriov.h"
52 53

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
54
static const char ixgbe_driver_string[] =
55
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
56
#define MAJ 3
D
Don Skidmore 已提交
57 58
#define MIN 3
#define BUILD 8
59 60 61
#define KFIX 2
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
	__stringify(BUILD) "-k" __stringify(KFIX)
S
Stephen Hemminger 已提交
62
const char ixgbe_driver_version[] = DRV_VERSION;
63 64
static const char ixgbe_copyright[] =
				"Copyright (c) 1999-2011 Intel Corporation.";
65 66

static const struct ixgbe_info *ixgbe_info_tbl[] = {
67
	[board_82598] = &ixgbe_82598_info,
68
	[board_82599] = &ixgbe_82599_info,
69
	[board_X540] = &ixgbe_X540_info,
70 71 72 73 74 75 76 77 78 79
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
80
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
81 82
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
84
	 board_82598 },
85
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
86
	 board_82598 },
87 88
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
89 90
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
91
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
92
	 board_82598 },
J
Jesse Brandeburg 已提交
93 94
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
95 96 97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
115 116
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
117 118
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
119 120 121 122
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
	 board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
	 board_82599 },
123 124
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
125 126
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
D
Don Skidmore 已提交
127
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
128
	 board_X540 },
E
Emil Tantilov 已提交
129 130
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2),
	 board_82599 },
131 132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS),
	 board_82599 },
133 134 135 136 137 138

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

139
#ifdef CONFIG_IXGBE_DCA
140
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
141
			    void *p);
142 143 144 145 146 147 148
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

149 150 151
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
152 153
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
154 155
#endif /* CONFIG_PCI_IOV */

156 157 158 159 160 161 162
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
190 191

	kfree(adapter->vfinfo);
192 193 194 195 196 197
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

	/* flush memory to make sure state is correct before next watchog */
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
319
		pr_info("%-15s %08x\n", reginfo->name,
320 321 322 323 324 325
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
326
		pr_err("%-15s", rname);
327
		for (j = 0; j < 8; j++)
328 329
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
359
		pr_info("Device Name     state            "
360
			"trans_start      last_rx\n");
361 362 363 364 365
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
366 367 368 369
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
370
	pr_info(" Register Name   Value\n");
371 372 373 374 375 376 377 378 379 380
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
381
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
382 383 384 385
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
386
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
413 414 415 416
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
417 418 419 420
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
421
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
422 423
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
424
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
425 426 427 428 429 430 431 432 433 434
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
435
				pr_cont(" NTC/U\n");
436
			else if (i == tx_ring->next_to_use)
437
				pr_cont(" NTU\n");
438
			else if (i == tx_ring->next_to_clean)
439
				pr_cont(" NTC\n");
440
			else
441
				pr_cont("\n");
442 443 444 445 446 447 448 449 450 451 452 453 454

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
455
	pr_info("Queue [NTU] [NTC]\n");
456 457
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
458 459
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
490 491 492 493
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
494 495
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
496
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
497 498 499 500 501
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
502
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
503 504 505 506
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
507
				pr_info("RWB[0x%03X]     %016llX "
508 509 510 511 512
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
513
				pr_info("R  [0x%03X]     %016llX "
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
539
				pr_cont(" NTU\n");
540
			else if (i == rx_ring->next_to_clean)
541
				pr_cont(" NTC\n");
542
			else
543
				pr_cont("\n");
544 545 546 547 548 549 550 551

		}
	}

exit:
	return;
}

552 553 554 555 556 557 558
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
559
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
560 561 562 563 564 565 566 567 568
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
569
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
570
}
571

572 573 574 575 576 577 578 579 580
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
581
			   u8 queue, u8 msix_vector)
582 583
{
	u32 ivar, index;
584 585 586 587 588 589 590 591 592 593 594 595 596
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
597
	case ixgbe_mac_X540:
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
620 621
}

622
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
623
					  u64 qmask)
624 625 626
{
	u32 mask;

627 628
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
629 630
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
631 632
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
633
	case ixgbe_mac_X540:
634 635 636 637
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
638 639 640
		break;
	default:
		break;
641 642 643
	}
}

644 645
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
646
{
647 648
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
649
			dma_unmap_page(tx_ring->dev,
650 651
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
652
				       DMA_TO_DEVICE);
653
		else
654
			dma_unmap_single(tx_ring->dev,
655 656
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
657
					 DMA_TO_DEVICE);
658 659
		tx_buffer_info->dma = 0;
	}
660 661 662 663
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
664
	tx_buffer_info->time_stamp = 0;
665 666 667
	/* tx_buffer_info must be completely set up in the transmit path */
}

668
/**
669 670 671
 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
 * @adapter: driver private struct
 * @index: reg idx of queue to query (0-127)
672
 *
L
Lucas De Marchi 已提交
673
 * Helper function to determine the traffic index for a particular
674
 * register index.
675
 *
676
 * Returns : a tc index for use in range 0-7, or 0-3
677
 */
678
static u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
679
{
680
	int tc = -1;
681
	int dcb_i = netdev_get_num_tc(adapter->netdev);
682

683 684 685
	/* if DCB is not enabled the queues have no TC */
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return tc;
686

687 688 689 690 691 692 693 694 695 696
	/* check valid range */
	if (reg_idx >= adapter->hw.mac.max_tx_queues)
		return tc;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		tc = reg_idx >> 2;
		break;
	default:
		if (dcb_i != 4 && dcb_i != 8)
697
			break;
698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736

		/* if VMDq is enabled the lowest order bits determine TC */
		if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
				      IXGBE_FLAG_VMDQ_ENABLED)) {
			tc = reg_idx & (dcb_i - 1);
			break;
		}

		/*
		 * Convert the reg_idx into the correct TC. This bitmask
		 * targets the last full 32 ring traffic class and assigns
		 * it a value of 1. From there the rest of the rings are
		 * based on shifting the mask further up to include the
		 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
		 * will only ever be 8 or 4 and that reg_idx will never
		 * be greater then 128. The code without the power of 2
		 * optimizations would be:
		 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
		 */
		tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
		tc >>= 9 - (reg_idx >> 5);
	}

	return tc;
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
737 738
			break;
		default:
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
759
			break;
760 761
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
762
		}
763 764 765 766 767 768 769 770 771 772
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
773 774 775
	}
}

776
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
777
{
778 779 780 781 782 783
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
784 785
	struct ixgbe_hw *hw = &adapter->hw;

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
803
	clear_check_for_tx_hang(tx_ring);
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
826 827
	}

828
	return ret;
829 830
}

831 832
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
833 834 835 836 837

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
838
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
839

840 841 842 843 844 845 846 847 848 849 850 851 852
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
853

854 855
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
856
 * @q_vector: structure containing interrupt and ring information
857
 * @tx_ring: tx ring to clean
858
 **/
859
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
860
			       struct ixgbe_ring *tx_ring)
861
{
862
	struct ixgbe_adapter *adapter = q_vector->adapter;
863 864
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
865
	unsigned int total_bytes = 0, total_packets = 0;
866
	u16 i, eop, count = 0;
867 868

	i = tx_ring->next_to_clean;
869
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
870
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
871 872

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
873
	       (count < tx_ring->work_limit)) {
874
		bool cleaned = false;
875
		rmb(); /* read buffer_info after eop_desc */
876
		for ( ; !cleaned; count++) {
877
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
878
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
879 880

			tx_desc->wb.status = 0;
881
			cleaned = (i == eop);
882

883 884 885
			i++;
			if (i == tx_ring->count)
				i = 0;
886

887 888 889
			if (cleaned && tx_buffer_info->skb) {
				total_bytes += tx_buffer_info->bytecount;
				total_packets += tx_buffer_info->gso_segs;
890
			}
891

892
			ixgbe_unmap_and_free_tx_resource(tx_ring,
893
							 tx_buffer_info);
894
		}
895

896
		tx_ring->tx_stats.completed++;
897
		eop = tx_ring->tx_buffer_info[i].next_to_watch;
898
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
899 900
	}

901
	tx_ring->next_to_clean = i;
902 903 904 905 906 907 908
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
	u64_stats_update_begin(&tx_ring->syncp);
	tx_ring->stats.packets += total_packets;
	tx_ring->stats.bytes += total_bytes;
	u64_stats_update_end(&tx_ring->syncp);

909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
			tx_ring->next_to_use, eop,
			tx_ring->tx_buffer_info[eop].time_stamp, jiffies);

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

933
		/* schedule immediate reset if we believe we hung */
934
		ixgbe_tx_timeout_reset(adapter);
935 936 937 938

		/* the adapter is about to reset, no point in enabling stuff */
		return true;
	}
939

940
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
941
	if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
942
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
943 944 945 946
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
947
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
948
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
949
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
950
			++tx_ring->tx_stats.restart_queue;
951
		}
952
	}
953

954
	return count < tx_ring->work_limit;
955 956
}

957
#ifdef CONFIG_IXGBE_DCA
958
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
959 960
				struct ixgbe_ring *rx_ring,
				int cpu)
961
{
962
	struct ixgbe_hw *hw = &adapter->hw;
963
	u32 rxctrl;
964 965 966 967 968 969 970 971 972
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
		rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
973
	case ixgbe_mac_X540:
974 975 976 977 978 979
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
		rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
980
	}
981 982 983 984
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
985 986 987
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
988 989
				struct ixgbe_ring *tx_ring,
				int cpu)
990
{
991
	struct ixgbe_hw *hw = &adapter->hw;
992
	u32 txctrl;
993 994 995 996 997 998 999 1000 1001 1002 1003
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
		txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1004
	case ixgbe_mac_X540:
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
		txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1020
	int cpu = get_cpu();
1021 1022
	long r_idx;
	int i;
1023

1024 1025 1026 1027 1028 1029 1030 1031
	if (q_vector->cpu == cpu)
		goto out_no_update;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
				      r_idx + 1);
1032
	}
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
				      r_idx + 1);
	}

	q_vector->cpu = cpu;
out_no_update:
1043 1044 1045 1046 1047
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
1048
	int num_q_vectors;
1049 1050 1051 1052 1053
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1054 1055 1056
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1057 1058 1059 1060 1061 1062 1063 1064
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1065 1066 1067 1068 1069
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1070
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1071 1072
	unsigned long event = *(unsigned long *)data;

1073 1074 1075
	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return 0;

1076 1077
	switch (event) {
	case DCA_PROVIDER_ADD:
1078 1079 1080
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1081
		if (dca_add_requester(dev) == 0) {
1082
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1096
	return 0;
1097
}
1098
#endif /* CONFIG_IXGBE_DCA */
E
Emil Tantilov 已提交
1099 1100 1101 1102 1103 1104 1105

static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
				 struct sk_buff *skb)
{
	skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
}

1106 1107 1108 1109
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
1110 1111 1112
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
1113
 **/
H
Herbert Xu 已提交
1114
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
1115 1116 1117
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
1118
{
H
Herbert Xu 已提交
1119 1120
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
1121 1122
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
1123

1124 1125 1126 1127 1128 1129 1130
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
1131 1132
}

1133 1134 1135 1136 1137 1138
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
1139
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
1140 1141
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
1142
{
1143 1144
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

1145
	skb_checksum_none_assert(skb);
1146

1147 1148
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1149
		return;
1150 1151 1152 1153

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1154 1155 1156
		adapter->hw_csum_rx_error++;
		return;
	}
1157 1158 1159 1160 1161

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1172 1173 1174 1175
		adapter->hw_csum_rx_error++;
		return;
	}

1176
	/* It must be a TCP or UDP packet with a valid checksum */
1177
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1178 1179
}

1180
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1181 1182 1183 1184 1185 1186 1187 1188
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1189
	writel(val, rx_ring->tail);
1190 1191
}

1192 1193
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1194 1195
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1196
 **/
1197
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1198 1199
{
	union ixgbe_adv_rx_desc *rx_desc;
1200
	struct ixgbe_rx_buffer *bi;
1201 1202
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1203

1204 1205 1206 1207
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1208
	while (cleaned_count--) {
1209
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1210 1211
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1212

1213
		if (!skb) {
1214
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1215
							rx_ring->rx_buf_len);
1216
			if (!skb) {
1217
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1218 1219
				goto no_buffers;
			}
1220 1221
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1222
			bi->skb = skb;
1223
		}
1224

1225
		if (!bi->dma) {
1226
			bi->dma = dma_map_single(rx_ring->dev,
1227
						 skb->data,
1228
						 rx_ring->rx_buf_len,
1229
						 DMA_FROM_DEVICE);
1230
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1231
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1232 1233 1234
				bi->dma = 0;
				goto no_buffers;
			}
1235
		}
1236

A
Alexander Duyck 已提交
1237
		if (ring_is_ps_enabled(rx_ring)) {
1238
			if (!bi->page) {
1239
				bi->page = netdev_alloc_page(rx_ring->netdev);
1240
				if (!bi->page) {
1241
					rx_ring->rx_stats.alloc_rx_page_failed++;
1242 1243 1244 1245 1246 1247 1248
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1249
				bi->page_dma = dma_map_page(rx_ring->dev,
1250 1251 1252 1253
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1254
				if (dma_mapping_error(rx_ring->dev,
1255
						      bi->page_dma)) {
1256
					rx_ring->rx_stats.alloc_rx_page_failed++;
1257 1258 1259 1260 1261 1262 1263
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1264 1265
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1266
		} else {
1267
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1268
			rx_desc->read.hdr_addr = 0;
1269 1270 1271 1272 1273 1274
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1275

1276 1277 1278
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1279
		ixgbe_release_rx_desc(rx_ring, i);
1280 1281 1282
	}
}

1283
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1284
{
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1295 1296
}

A
Alexander Duyck 已提交
1297 1298 1299 1300 1301 1302 1303 1304
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1305
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1306 1307
{
	unsigned int frag_list_size = 0;
1308
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1309 1310 1311 1312 1313 1314

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1315
		skb_cnt++;
A
Alexander Duyck 已提交
1316 1317 1318 1319 1320 1321 1322
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1323 1324
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1325 1326 1327
	return skb;
}

1328 1329 1330 1331 1332
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1333

1334
static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1335 1336
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1337
{
H
Herbert Xu 已提交
1338
	struct ixgbe_adapter *adapter = q_vector->adapter;
1339 1340 1341
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1342
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1343
	const int current_node = numa_node_id();
1344 1345 1346
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1347 1348 1349
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1350
	bool pkt_is_rsc = false;
1351 1352

	i = rx_ring->next_to_clean;
1353
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1354 1355 1356
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1357
		u32 upper_len = 0;
1358

1359
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1360

1361 1362
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1363 1364
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1365
		prefetch(skb->data);
1366

1367
		if (ring_is_rsc_enabled(rx_ring))
1368
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1369 1370

		/* if this is a skb from previous receive DMA will be 0 */
1371
		if (rx_buffer_info->dma) {
1372
			u16 hlen;
1373
			if (pkt_is_rsc &&
1374 1375
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1376 1377 1378 1379 1380 1381 1382
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1383
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1384
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1385
			} else {
1386
				dma_unmap_single(rx_ring->dev,
1387 1388 1389
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1390
			}
J
Jesse Brandeburg 已提交
1391
			rx_buffer_info->dma = 0;
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1404 1405 1406
		}

		if (upper_len) {
1407 1408 1409 1410
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1411 1412
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1413 1414 1415
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1416

1417 1418
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1419
				get_page(rx_buffer_info->page);
1420 1421
			else
				rx_buffer_info->page = NULL;
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1432
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1433 1434
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1435

1436
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1437 1438 1439 1440 1441 1442 1443
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1444
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1445
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1446 1447 1448 1449 1450 1451 1452 1453
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1454
			rx_ring->rx_stats.non_eop_descs++;
1455 1456 1457
			goto next_desc;
		}

1458 1459 1460 1461 1462 1463 1464 1465 1466
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1477 1478
		}
		if (pkt_is_rsc) {
1479 1480
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1481
					skb_shinfo(skb)->nr_frags;
1482
			else
1483 1484
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1485 1486 1487 1488
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1489
		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1490 1491 1492
			/* trim packet back to size 0 and recycle it */
			__pskb_trim(skb, 0);
			rx_buffer_info->skb = skb;
1493 1494 1495
			goto next_desc;
		}

1496
		ixgbe_rx_checksum(adapter, rx_desc, skb);
E
Emil Tantilov 已提交
1497 1498
		if (adapter->netdev->features & NETIF_F_RXHASH)
			ixgbe_rx_hash(rx_desc, skb);
1499 1500 1501 1502 1503

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1504
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1505 1506
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1507 1508 1509
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1510
				goto next_desc;
1511
		}
1512
#endif /* IXGBE_FCOE */
1513
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1514 1515 1516 1517

next_desc:
		rx_desc->wb.upper.status_error = 0;

1518 1519 1520 1521
		(*work_done)++;
		if (*work_done >= work_to_do)
			break;

1522 1523
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1524
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1525 1526 1527 1528 1529 1530
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1531 1532
	}

1533 1534 1535 1536
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
1537
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1538

1539 1540 1541 1542 1543
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1544
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1545 1546 1547 1548 1549 1550 1551 1552 1553
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1554 1555
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;
1556 1557 1558 1559
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1560 1561
}

1562
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1563 1564 1565 1566 1567 1568 1569 1570 1571
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1572
	struct ixgbe_q_vector *q_vector;
1573
	int i, q_vectors, v_idx, r_idx;
1574
	u32 mask;
1575

1576
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1577

1578 1579
	/*
	 * Populate the IVAR table and set the ITR values to the
1580 1581 1582
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1583
		q_vector = adapter->q_vector[v_idx];
1584
		/* XXX for_each_set_bit(...) */
1585
		r_idx = find_first_bit(q_vector->rxr_idx,
1586
				       adapter->num_rx_queues);
1587 1588

		for (i = 0; i < q_vector->rxr_count; i++) {
1589 1590
			u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
1591
			r_idx = find_next_bit(q_vector->rxr_idx,
1592 1593
					      adapter->num_rx_queues,
					      r_idx + 1);
1594 1595
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1596
				       adapter->num_tx_queues);
1597 1598

		for (i = 0; i < q_vector->txr_count; i++) {
1599 1600
			u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
1601
			r_idx = find_next_bit(q_vector->txr_idx,
1602 1603
					      adapter->num_tx_queues,
					      r_idx + 1);
1604 1605 1606
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1607 1608
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1609
		else if (q_vector->rxr_count)
1610 1611
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1612

1613
		ixgbe_write_eitr(q_vector);
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1629 1630
	}

1631 1632
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1633
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1634
			       v_idx);
1635 1636
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1637
	case ixgbe_mac_X540:
1638
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1639 1640 1641 1642 1643
		break;

	default:
		break;
	}
1644 1645
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1646
	/* set up to autoclear timer, and the vectors */
1647
	mask = IXGBE_EIMS_ENABLE_MASK;
1648 1649 1650 1651 1652 1653
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1654
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1655 1656
}

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1683 1684
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1724 1725
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1726
 * @q_vector: structure containing interrupt and ring information
1727 1728 1729 1730 1731
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1732
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1733
{
1734
	struct ixgbe_adapter *adapter = q_vector->adapter;
1735
	struct ixgbe_hw *hw = &adapter->hw;
1736 1737 1738
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1739 1740
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1741 1742
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1743 1744
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1745
	case ixgbe_mac_X540:
1746
		/*
D
Don Skidmore 已提交
1747
		 * 82599 and X540 can support a value of zero, so allow it for
1748 1749 1750 1751 1752 1753 1754
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1755 1756 1757 1758 1759
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1760 1761 1762
		break;
	default:
		break;
1763 1764 1765 1766
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1767 1768 1769
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1770
	int i, r_idx;
1771 1772 1773 1774 1775
	u32 new_itr;
	u8 current_itr, ret_itr;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1776
		struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
1777
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1778 1779 1780
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1781 1782
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1783
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1784
				    q_vector->tx_itr - 1 : ret_itr);
1785
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1786
				      r_idx + 1);
1787 1788 1789 1790
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1791
		struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
1792
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1793 1794 1795
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1796 1797
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1798
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1799
				    q_vector->rx_itr - 1 : ret_itr);
1800
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1801
				      r_idx + 1);
1802 1803
	}

1804
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1821
		/* do an exponential smoothing */
1822
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
1823 1824 1825

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1826 1827

		ixgbe_write_eitr(q_vector);
1828 1829 1830
	}
}

1831
/**
1832 1833
 * ixgbe_check_overtemp_subtask - check for over tempurature
 * @adapter: pointer to adapter
1834
 **/
1835
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
1836 1837 1838 1839
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1840
	if (test_bit(__IXGBE_DOWN, &adapter->state))
1841 1842
		return;

1843 1844 1845 1846 1847 1848
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

1849
	switch (hw->device_id) {
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
			u32 autoneg;
			bool link_up = false;
1865 1866 1867

			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

1868 1869 1870 1871 1872 1873 1874 1875 1876
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
1877 1878
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1879
			return;
1880
		break;
1881
	}
1882 1883 1884 1885
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
1886 1887

	adapter->interrupt_event = 0;
1888 1889
}

1890 1891 1892 1893 1894 1895
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1896
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1897 1898 1899 1900
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1901

1902 1903 1904 1905
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1906 1907 1908
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1909 1910 1911 1912
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
1913 1914
	}

1915 1916 1917
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1918 1919 1920 1921
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
1922 1923 1924
	}
}

1925 1926 1927 1928 1929 1930 1931 1932 1933
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1934
		IXGBE_WRITE_FLUSH(hw);
1935
		ixgbe_service_event_schedule(adapter);
1936 1937 1938
	}
}

1939 1940 1941 1942 1943
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1954

1955 1956
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1957

1958 1959 1960
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1961 1962
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1963
	case ixgbe_mac_X540:
1964 1965
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
1966
			int reinit_count = 0;
1967 1968
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
1969
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
1970
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1971 1972 1973 1974 1975 1976 1977 1978 1979
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				eicr &= ~IXGBE_EICR_FLOW_DIR;
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
1980 1981
			}
		}
1982 1983 1984 1985 1986 1987 1988
		ixgbe_check_sfp_event(adapter, eicr);
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
				adapter->interrupt_event = eicr;
				adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
				ixgbe_service_event_schedule(adapter);
1989 1990
			}
		}
1991 1992 1993
		break;
	default:
		break;
1994
	}
1995 1996 1997

	ixgbe_check_fan_failure(adapter, eicr);

1998
	/* re-enable the original interrupt state, no lsc, no queues */
1999
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2000 2001
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, eicr &
		                ~(IXGBE_EIMS_LSC | IXGBE_EIMS_RTX_QUEUE));
2002 2003 2004 2005

	return IRQ_HANDLED;
}

2006 2007 2008 2009
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2010
	struct ixgbe_hw *hw = &adapter->hw;
2011

2012 2013
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2014
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2015 2016 2017
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2018
	case ixgbe_mac_X540:
2019
		mask = (qmask & 0xFFFFFFFF);
2020 2021
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2022
		mask = (qmask >> 32);
2023 2024 2025 2026 2027
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2028 2029 2030 2031 2032
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2033
					    u64 qmask)
2034 2035
{
	u32 mask;
2036
	struct ixgbe_hw *hw = &adapter->hw;
2037

2038 2039
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2040
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2041 2042 2043
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2044
	case ixgbe_mac_X540:
2045
		mask = (qmask & 0xFFFFFFFF);
2046 2047
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2048
		mask = (qmask >> 32);
2049 2050 2051 2052 2053
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2054 2055 2056 2057
	}
	/* skip the flush */
}

2058 2059
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
2060 2061
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
2062
	struct ixgbe_ring     *tx_ring;
2063 2064 2065 2066 2067 2068 2069
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2070
		tx_ring = adapter->tx_ring[r_idx];
2071 2072
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
2073
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2074
				      r_idx + 1);
2075
	}
2076

2077
	/* EIAM disabled interrupts (on this vector) for us */
2078 2079
	napi_schedule(&q_vector->napi);

2080 2081 2082
	return IRQ_HANDLED;
}

2083 2084 2085 2086 2087
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
2088 2089
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
2090 2091
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
2092
	struct ixgbe_ring  *rx_ring;
2093
	int r_idx;
2094
	int i;
2095

2096 2097 2098 2099 2100
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2101
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2102
	for (i = 0; i < q_vector->rxr_count; i++) {
2103
		rx_ring = adapter->rx_ring[r_idx];
2104 2105 2106
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2107
				      r_idx + 1);
2108 2109
	}

2110 2111 2112
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

2113
	/* EIAM disabled interrupts (on this vector) for us */
2114
	napi_schedule(&q_vector->napi);
2115 2116 2117 2118 2119 2120

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2132
		ring = adapter->tx_ring[r_idx];
2133 2134 2135
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2136
				      r_idx + 1);
2137 2138 2139 2140
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2141
		ring = adapter->rx_ring[r_idx];
2142 2143 2144
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2145
				      r_idx + 1);
2146 2147
	}

2148
	/* EIAM disabled interrupts (on this vector) for us */
2149
	napi_schedule(&q_vector->napi);
2150 2151 2152 2153

	return IRQ_HANDLED;
}

2154 2155 2156 2157 2158
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
2159 2160
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
2161
 **/
2162 2163
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
2164
	struct ixgbe_q_vector *q_vector =
2165
			       container_of(napi, struct ixgbe_q_vector, napi);
2166
	struct ixgbe_adapter *adapter = q_vector->adapter;
2167
	struct ixgbe_ring *rx_ring = NULL;
2168
	int work_done = 0;
2169
	long r_idx;
2170

2171
#ifdef CONFIG_IXGBE_DCA
2172
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2173
		ixgbe_update_dca(q_vector);
2174
#endif
2175

2176 2177 2178
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	rx_ring = adapter->rx_ring[r_idx];

H
Herbert Xu 已提交
2179
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
2180

2181 2182
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
2183
		napi_complete(napi);
2184
		if (adapter->rx_itr_setting & 1)
2185
			ixgbe_set_itr_msix(q_vector);
2186
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2187
			ixgbe_irq_enable_queues(adapter,
2188
						((u64)1 << q_vector->v_idx));
2189 2190 2191 2192 2193
	}

	return work_done;
}

2194
/**
2195
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
2196 2197 2198 2199 2200 2201
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
2202
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
2203 2204
{
	struct ixgbe_q_vector *q_vector =
2205
			       container_of(napi, struct ixgbe_q_vector, napi);
2206
	struct ixgbe_adapter *adapter = q_vector->adapter;
2207
	struct ixgbe_ring *ring = NULL;
2208 2209
	int work_done = 0, i;
	long r_idx;
2210 2211
	bool tx_clean_complete = true;

2212 2213 2214 2215 2216
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2217 2218
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2219
		ring = adapter->tx_ring[r_idx];
2220 2221
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2222
				      r_idx + 1);
2223
	}
2224 2225 2226 2227 2228 2229 2230

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2231
		ring = adapter->rx_ring[r_idx];
2232
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
2233
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2234
				      r_idx + 1);
2235 2236 2237
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2238
	ring = adapter->rx_ring[r_idx];
2239
	/* If all Rx work done, exit the polling mode */
2240
	if (work_done < budget) {
2241
		napi_complete(napi);
2242
		if (adapter->rx_itr_setting & 1)
2243 2244
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2245
			ixgbe_irq_enable_queues(adapter,
2246
						((u64)1 << q_vector->v_idx));
2247 2248 2249 2250 2251
		return 0;
	}

	return work_done;
}
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
2264
			       container_of(napi, struct ixgbe_q_vector, napi);
2265 2266 2267 2268 2269 2270 2271
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2272
		ixgbe_update_dca(q_vector);
2273 2274
#endif

2275 2276 2277
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	tx_ring = adapter->tx_ring[r_idx];

2278 2279 2280
	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2281
	/* If all Tx work done, exit the polling mode */
2282 2283
	if (work_done < budget) {
		napi_complete(napi);
2284
		if (adapter->tx_itr_setting & 1)
2285 2286
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2287 2288
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2289 2290 2291 2292 2293
	}

	return work_done;
}

2294
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2295
				     int r_idx)
2296
{
2297
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2298
	struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
2299 2300 2301

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2302
	rx_ring->q_vector = q_vector;
2303 2304 2305
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2306
				     int t_idx)
2307
{
2308
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2309
	struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
2310 2311 2312

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2313
	tx_ring->q_vector = q_vector;
2314 2315
}

2316
/**
2317 2318
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
2319
 *
2320 2321 2322 2323 2324
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2325
 **/
2326
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
2327
{
2328
	int q_vectors;
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2340

2341 2342
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2343 2344 2345 2346
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
2347
	if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2348 2349
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2350

2351 2352
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2353 2354

		goto out;
2355
	}
2356

2357 2358 2359 2360 2361 2362
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
2363 2364
	for (i = v_start; i < q_vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
2365 2366 2367 2368 2369
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
2370
		tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
2371 2372 2373 2374
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2375 2376
		}
	}
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2393
	int ri = 0, ti = 0;
2394 2395 2396 2397

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2398
	err = ixgbe_map_rings_to_vectors(adapter);
2399
	if (err)
2400
		return err;
2401

2402 2403 2404 2405 2406
#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count)        \
					  ? &ixgbe_msix_clean_many : \
			  (_v)->rxr_count ? &ixgbe_msix_clean_rx   : \
			  (_v)->txr_count ? &ixgbe_msix_clean_tx   : \
			  NULL)
2407
	for (vector = 0; vector < q_vectors; vector++) {
2408 2409
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		handler = SET_HANDLER(q_vector);
R
Robert Olsson 已提交
2410

2411
		if (handler == &ixgbe_msix_clean_rx) {
2412 2413
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "rx", ri++);
2414
		} else if (handler == &ixgbe_msix_clean_tx) {
2415 2416
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "tx", ti++);
2417
		} else if (handler == &ixgbe_msix_clean_many) {
2418 2419
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "TxRx", ri++);
2420
			ti++;
2421 2422 2423
		} else {
			/* skip this unused q_vector */
			continue;
2424
		}
2425
		err = request_irq(adapter->msix_entries[vector].vector,
2426 2427
				  handler, 0, q_vector->name,
				  q_vector);
2428
		if (err) {
2429
			e_err(probe, "request_irq failed for MSIX interrupt "
2430
			      "Error: %d\n", err);
2431
			goto free_queue_irqs;
2432 2433 2434
		}
	}

2435
	sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
2436
	err = request_irq(adapter->msix_entries[vector].vector,
2437
			  ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
2438
	if (err) {
2439
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2440
		goto free_queue_irqs;
2441 2442 2443 2444
	}

	return 0;

2445 2446 2447
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2448
			 adapter->q_vector[i]);
2449 2450
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2451 2452 2453 2454 2455
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

2456 2457
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2458
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2459 2460
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2461 2462
	u32 new_itr = q_vector->eitr;
	u8 current_itr;
2463

2464
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2465 2466 2467
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2468
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2469 2470 2471
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2472

2473
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2491
		/* do an exponential smoothing */
2492
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
2493

2494
		/* save the algorithm value here */
2495
		q_vector->eitr = new_itr;
2496 2497

		ixgbe_write_eitr(q_vector);
2498 2499 2500
	}
}

2501 2502 2503 2504
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2505 2506
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2507 2508
{
	u32 mask;
2509 2510

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2511 2512
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2513 2514
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2515 2516
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2517
	case ixgbe_mac_X540:
2518
		mask |= IXGBE_EIMS_ECC;
2519 2520
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2521 2522
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2523 2524 2525
		break;
	default:
		break;
2526
	}
2527 2528 2529
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2530

2531
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2532 2533 2534 2535
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2536 2537 2538 2539 2540

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2541
}
2542

2543
/**
2544
 * ixgbe_intr - legacy mode Interrupt Handler
2545 2546 2547 2548 2549 2550 2551 2552
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2553
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2554 2555
	u32 eicr;

2556
	/*
2557
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2558 2559 2560 2561
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2562 2563 2564
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2565
	if (!eicr) {
2566 2567
		/*
		 * shared interrupt alert!
2568
		 * make sure interrupts are enabled because the read will
2569 2570 2571 2572 2573 2574
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2575
		return IRQ_NONE;	/* Not our interrupt */
2576
	}
2577

2578 2579
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2580

2581 2582
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2583
		ixgbe_check_sfp_event(adapter, eicr);
2584 2585
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
2586 2587 2588 2589 2590
			if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
				adapter->interrupt_event = eicr;
				adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
				ixgbe_service_event_schedule(adapter);
			}
2591 2592 2593 2594 2595
		}
		break;
	default:
		break;
	}
2596

2597 2598
	ixgbe_check_fan_failure(adapter, eicr);

2599
	if (napi_schedule_prep(&(q_vector->napi))) {
2600 2601 2602 2603
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2604
		/* would disable interrupts here but EIAM disabled it */
2605
		__napi_schedule(&(q_vector->napi));
2606 2607
	}

2608 2609 2610 2611 2612 2613 2614 2615
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2616 2617 2618
	return IRQ_HANDLED;
}

2619 2620 2621 2622 2623
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2624
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2625 2626 2627 2628 2629 2630 2631
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2632 2633 2634 2635 2636 2637 2638
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2639
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2640 2641
{
	struct net_device *netdev = adapter->netdev;
2642
	int err;
2643

2644 2645 2646
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2647
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2648
				  netdev->name, netdev);
2649
	} else {
2650
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2651
				  netdev->name, netdev);
2652 2653 2654
	}

	if (err)
2655
		e_err(probe, "request_irq failed, Error %d\n", err);
2656 2657 2658 2659 2660 2661 2662 2663 2664

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2665
		int i, q_vectors;
2666

2667 2668 2669
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2670 2671
		free_irq(adapter->msix_entries[i].vector, netdev);

2672 2673
		i--;
		for (; i >= 0; i--) {
2674 2675 2676 2677 2678
			/* free only the irqs that were actually requested */
			if (!adapter->q_vector[i]->rxr_count &&
			    !adapter->q_vector[i]->txr_count)
				continue;

2679
			free_irq(adapter->msix_entries[i].vector,
2680
				 adapter->q_vector[i]);
2681 2682 2683 2684 2685
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2686 2687 2688
	}
}

2689 2690 2691 2692 2693 2694
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2695 2696
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2697
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2698 2699
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2700
	case ixgbe_mac_X540:
2701 2702
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2703
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2704 2705
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2706 2707 2708
		break;
	default:
		break;
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2720 2721 2722 2723 2724 2725 2726 2727
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2728
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2729
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2730

2731 2732
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2733 2734 2735 2736

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2737
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2738 2739
}

2740 2741 2742 2743 2744 2745 2746
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2747 2748
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2749 2750 2751
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2752 2753
	int wait_loop = 10;
	u32 txdctl;
2754
	u8 reg_idx = ring->reg_idx;
2755

2756 2757 2758 2759 2760 2761
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2762
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2763
			(tdba & DMA_BIT_MASK(32)));
2764 2765 2766 2767 2768
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2769
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2770

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
2785 2786 2787 2788 2789 2790 2791 2792
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2793

2794 2795
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2807
		usleep_range(1000, 2000);
2808 2809 2810 2811
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2812 2813
}

2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2853
/**
2854
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2855 2856 2857 2858 2859 2860
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2861 2862
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2863
	u32 i;
2864

2865 2866 2867 2868 2869 2870 2871 2872 2873
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2874
	/* Setup the HW Tx Head and Tail descriptor pointers */
2875 2876
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2877 2878
}

2879
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2880

2881
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2882
				   struct ixgbe_ring *rx_ring)
2883 2884
{
	u32 srrctl;
2885
	u8 reg_idx = rx_ring->reg_idx;
2886

2887 2888 2889 2890
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2891
		reg_idx = reg_idx & mask;
2892
	}
2893 2894
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2895
	case ixgbe_mac_X540:
2896 2897 2898 2899
	default:
		break;
	}

2900
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2901 2902 2903

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2904 2905
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2906

2907 2908 2909
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2910
	if (ring_is_ps_enabled(rx_ring)) {
2911 2912 2913 2914 2915
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2916 2917
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2918 2919
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2920 2921
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2922

2923
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2924
}
2925

2926
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2927
{
2928 2929
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2930 2931
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2932 2933 2934
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2935 2936
	int mask;

2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2951

2952 2953 2954 2955 2956 2957 2958 2959 2960
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2961
#ifdef CONFIG_IXGBE_DCB
2962
					 | IXGBE_FLAG_DCB_ENABLED
2963
#endif
2964 2965
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2966 2967

	switch (mask) {
2968 2969 2970 2971 2972 2973 2974 2975
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED | IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RTRSS8TCEN;
		break;
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
2976 2977 2978
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2979 2980 2981
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2982 2983 2984 2985
	default:
		break;
	}

2986 2987 2988 2989 2990 2991 2992
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2993 2994
}

D
Don Skidmore 已提交
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
/**
 * ixgbe_clear_rscctl - disable RSC for the indicated ring
 * @adapter: address of board private structure
 * @ring: structure containing ring specific data
 **/
void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
                        struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
	u8 reg_idx = ring->reg_idx;

	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
	rscctrl &= ~IXGBE_RSCCTL_RSCEN;
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
}

3012 3013 3014 3015 3016
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
D
Don Skidmore 已提交
3017
void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3018
				   struct ixgbe_ring *ring)
3019 3020 3021
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3022
	int rx_buf_len;
3023
	u8 reg_idx = ring->reg_idx;
3024

A
Alexander Duyck 已提交
3025
	if (!ring_is_rsc_enabled(ring))
3026
		return;
3027

3028 3029
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3030 3031 3032 3033 3034 3035
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
3036
	if (ring_is_ps_enabled(ring)) {
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
3054
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3055 3056
}

3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3091
	u8 reg_idx = ring->reg_idx;
3092 3093 3094 3095 3096 3097 3098

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3099
		usleep_range(1000, 2000);
3100 3101 3102 3103 3104 3105 3106 3107 3108
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3139 3140
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3141 3142 3143
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3144
	u32 rxdctl;
3145
	u8 reg_idx = ring->reg_idx;
3146

3147 3148
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3149
	ixgbe_disable_rx_queue(adapter, ring);
3150

3151 3152 3153 3154 3155 3156
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3157
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3158 3159 3160 3161

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

3162 3163 3164 3165 3166 3167 3168 3169
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3187
	ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
3188 3189
}

3190 3191 3192 3193 3194 3195 3196
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3197 3198
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3199
		      IXGBE_PSRTYPE_L2HDR |
3200
		      IXGBE_PSRTYPE_IPV6HDR;
3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3253
	/* Enable MAC Anti-Spoofing */
G
Greg Rose 已提交
3254 3255 3256
	hw->mac.ops.set_mac_anti_spoofing(hw,
					  (adapter->antispoofing_enabled =
					   (adapter->num_vfs != 0)),
3257
					  adapter->num_vfs);
3258 3259
}

3260
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3261 3262 3263 3264
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3265
	int rx_buf_len;
3266 3267 3268
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3269

3270
	/* Decide whether to use packet split mode or not */
3271 3272 3273
	/* On by default */
	adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;

3274
	/* Do not use packet split if we're in SR-IOV Mode */
3275 3276 3277 3278 3279 3280
	if (adapter->num_vfs)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;

	/* Disable packet split due to 82599 erratum #45 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3281 3282 3283

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3284
		rx_buf_len = IXGBE_RX_HDR_SIZE;
3285
	} else {
3286
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
3287
		    (netdev->mtu <= ETH_DATA_LEN))
3288
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3289
		else
3290
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3291 3292
	}

3293
#ifdef IXGBE_FCOE
3294 3295 3296 3297
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3298

3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3312

3313 3314 3315 3316
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3317
	for (i = 0; i < adapter->num_rx_queues; i++) {
3318
		rx_ring = adapter->rx_ring[i];
3319
		rx_ring->rx_buf_len = rx_buf_len;
3320

3321
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
3322 3323 3324 3325 3326 3327
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3328
		else
A
Alexander Duyck 已提交
3329
			clear_ring_rsc_enabled(rx_ring);
3330

3331
#ifdef IXGBE_FCOE
3332
		if (netdev->features & NETIF_F_FCOE_MTU) {
3333 3334
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
3335
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
3336
				clear_ring_ps_enabled(rx_ring);
3337 3338
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
3339
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
3340 3341 3342 3343
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
3344
			}
3345 3346
		}
#endif /* IXGBE_FCOE */
3347 3348 3349
	}
}

3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3370
	case ixgbe_mac_X540:
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3404
	ixgbe_setup_rdrxctl(adapter);
3405

3406
	/* Program registers for the distribution of queues */
3407 3408
	ixgbe_setup_mrqc(adapter);

3409 3410
	ixgbe_set_uta(adapter);

3411 3412 3413 3414 3415 3416 3417
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3418 3419
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3420

3421 3422 3423 3424 3425 3426 3427
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3428 3429
}

3430 3431 3432 3433
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3434
	int pool_ndx = adapter->num_vfs;
3435 3436

	/* add VID to filter table */
3437
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3438
	set_bit(vid, adapter->active_vlans);
3439 3440 3441 3442 3443 3444
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3445
	int pool_ndx = adapter->num_vfs;
3446 3447

	/* remove VID from filter table */
3448
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3449
	clear_bit(vid, adapter->active_vlans);
3450 3451
}

3452 3453 3454 3455 3456 3457 3458
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3489 3490 3491 3492
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3493 3494
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3495 3496 3497
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3498
	case ixgbe_mac_X540:
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3512
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3513 3514
 * @adapter: driver data
 */
3515
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3516 3517
{
	struct ixgbe_hw *hw = &adapter->hw;
3518
	u32 vlnctrl;
3519 3520 3521 3522
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3523 3524
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3525 3526 3527
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3528
	case ixgbe_mac_X540:
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3541 3542
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3543
	u16 vid;
3544

3545 3546 3547 3548
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3549 3550
}

3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
G
Greg Rose 已提交
3565
	unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3593
/**
3594
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3595 3596
 * @netdev: network interface device structure
 *
3597 3598 3599 3600
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3601
 **/
3602
void ixgbe_set_rx_mode(struct net_device *netdev)
3603 3604 3605
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3606 3607
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3608 3609 3610 3611 3612

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3613 3614 3615 3616 3617
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3618 3619 3620
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3621
	if (netdev->flags & IFF_PROMISC) {
3622
		hw->addr_ctrl.user_set_promisc = true;
3623
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3624
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3625 3626
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3627
	} else {
3628 3629
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3630 3631 3632 3633
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3634
			 * then we should just turn on promiscuous mode so
3635 3636 3637 3638
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3639
		}
3640
		ixgbe_vlan_filter_enable(adapter);
3641
		hw->addr_ctrl.user_set_promisc = false;
3642 3643 3644
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
L
Lucas De Marchi 已提交
3645
		 * unicast promiscuous mode
3646 3647 3648 3649 3650 3651
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3652 3653
	}

3654
	if (adapter->num_vfs) {
3655
		ixgbe_restore_vf_multicasts(adapter);
3656 3657 3658 3659 3660 3661 3662
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3663 3664 3665 3666 3667

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3668 3669
}

3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3681
		struct napi_struct *napi;
3682
		q_vector = adapter->q_vector[q_idx];
3683
		napi = &q_vector->napi;
3684 3685 3686 3687 3688 3689 3690 3691
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3692 3693

		napi_enable(napi);
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3708
		q_vector = adapter->q_vector[q_idx];
3709 3710 3711 3712
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3713
#ifdef CONFIG_IXGBE_DCB
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3725
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3726

3727 3728 3729 3730 3731 3732 3733 3734 3735
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3736 3737

	/* Enable VLAN tag insert/strip */
3738
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3739

3740
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3741 3742

	/* reconfigure the hardware */
3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762
	if (adapter->dcbx_cap & (DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE)) {
#ifdef CONFIG_FCOE
		if (adapter->netdev->features & NETIF_F_FCOE_MTU)
			max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
	} else {
		struct net_device *dev = adapter->netdev;

		if (adapter->ixgbe_ieee_ets)
			dev->dcbnl_ops->ieee_setets(dev,
						    adapter->ixgbe_ieee_ets);
		if (adapter->ixgbe_ieee_pfc)
			dev->dcbnl_ops->ieee_setpfc(dev,
						    adapter->ixgbe_ieee_pfc);
	}
3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
		int i;
		u32 reg = 0;

		for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
			u8 msb = 0;
			u8 cnt = adapter->netdev->tc_to_txq[i].count;

			while (cnt >>= 1)
				msb++;

			reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
		}
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
	}
3780 3781 3782
}

#endif
3783 3784 3785
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3786
	struct ixgbe_hw *hw = &adapter->hw;
3787 3788
	int i;

J
Jeff Kirsher 已提交
3789
#ifdef CONFIG_IXGBE_DCB
3790
	ixgbe_configure_dcb(adapter);
3791
#endif
3792

3793 3794 3795
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3796 3797 3798 3799 3800
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3801 3802
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3803
			adapter->tx_ring[i]->atr_sample_rate =
3804
						       adapter->atr_sample_rate;
3805 3806 3807 3808
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3809
	ixgbe_configure_virtualization(adapter);
3810

3811 3812 3813 3814
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3815 3816 3817 3818 3819 3820 3821
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3822 3823 3824 3825
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3826 3827 3828 3829 3830 3831
		return true;
	default:
		return false;
	}
}

3832
/**
3833 3834 3835 3836 3837
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3838 3839 3840 3841 3842 3843 3844 3845
	/*
	 * We are assuming the worst case scenerio here, and that
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3846

3847
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3848 3849 3850 3851
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3852 3853 3854 3855
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3856
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3857 3858
{
	u32 autoneg;
3859
	bool negotiation, link_up = false;
3860 3861 3862 3863 3864 3865 3866 3867
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

3868 3869
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
3870 3871
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3872 3873 3874
	if (ret)
		goto link_cfg_out;

3875 3876
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3877 3878 3879 3880
link_cfg_out:
	return ret;
}

3881
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3882 3883
{
	struct ixgbe_hw *hw = &adapter->hw;
3884
	u32 gpie = 0;
3885

3886
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3887 3888 3889
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3890 3891 3892 3893 3894 3895 3896 3897 3898
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3899 3900
		case ixgbe_mac_X540:
		default:
3901 3902 3903 3904 3905
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3906 3907 3908 3909
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3910

3911 3912 3913 3914 3915 3916
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3917 3918
	}

3919 3920
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3921 3922
		gpie |= IXGBE_SDP1_GPIEN;

3923
	if (hw->mac.type == ixgbe_mac_82599EB) {
3924 3925
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3926
	}
3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3939

3940 3941 3942 3943 3944
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3945 3946 3947
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3948
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3949
	      (hw->mac.type == ixgbe_mac_82599EB))))
3950 3951
		hw->mac.ops.enable_tx_laser(hw);

3952
	clear_bit(__IXGBE_DOWN, &adapter->state);
3953 3954
	ixgbe_napi_enable_all(adapter);

3955 3956 3957 3958 3959 3960 3961 3962
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3963 3964
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3965
	ixgbe_irq_enable(adapter, true, true);
3966

3967 3968 3969 3970 3971 3972 3973
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3974
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3975 3976
	}

3977
	/* enable transmits */
3978
	netif_tx_start_all_queues(adapter->netdev);
3979

3980 3981
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3982 3983
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3984
	mod_timer(&adapter->service_timer, jiffies);
3985 3986 3987 3988 3989 3990

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3991 3992 3993
	return 0;
}

3994 3995 3996
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
3997 3998 3999
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

4000
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
4001
		usleep_range(1000, 2000);
4002
	ixgbe_down(adapter);
4003 4004 4005 4006 4007 4008 4009 4010
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
4011 4012 4013 4014
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

4015 4016 4017 4018 4019 4020 4021 4022 4023 4024
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
4025
	struct ixgbe_hw *hw = &adapter->hw;
4026 4027
	int err;

4028 4029 4030 4031 4032 4033 4034 4035 4036
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

4037
	err = hw->mac.ops.init_hw(hw);
4038 4039 4040
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
4041
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
4042 4043
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
4044
		e_dev_err("master disable timed out\n");
4045
		break;
4046 4047
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
4048 4049 4050 4051 4052 4053
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
4054
		break;
4055
	default:
4056
		e_dev_err("Hardware Error: %d\n", err);
4057
	}
4058

4059 4060
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

4061
	/* reprogram the RAR[0] in case user changed it. */
4062 4063
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
4064 4065 4066 4067 4068 4069
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4070
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4071
{
4072
	struct device *dev = rx_ring->dev;
4073
	unsigned long size;
4074
	u16 i;
4075

4076 4077 4078
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4079

4080
	/* Free all the Rx ring sk_buffs */
4081 4082 4083 4084 4085
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
4086
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
4087
					 rx_ring->rx_buf_len,
4088
					 DMA_FROM_DEVICE);
4089 4090 4091
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
4092
			struct sk_buff *skb = rx_buffer_info->skb;
4093
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
4094 4095
			do {
				struct sk_buff *this = skb;
4096
				if (IXGBE_RSC_CB(this)->delay_unmap) {
4097
					dma_unmap_single(dev,
4098
							 IXGBE_RSC_CB(this)->dma,
4099
							 rx_ring->rx_buf_len,
4100
							 DMA_FROM_DEVICE);
4101
					IXGBE_RSC_CB(this)->dma = 0;
4102
					IXGBE_RSC_CB(skb)->delay_unmap = false;
4103
				}
A
Alexander Duyck 已提交
4104 4105 4106
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
4107 4108 4109
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
4110
		if (rx_buffer_info->page_dma) {
4111
			dma_unmap_page(dev, rx_buffer_info->page_dma,
4112
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
4113 4114
			rx_buffer_info->page_dma = 0;
		}
4115 4116
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
4117
		rx_buffer_info->page_offset = 0;
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4134
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4135 4136 4137
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4138
	u16 i;
4139

4140 4141 4142
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4143

4144
	/* Free all the Tx ring sk_buffs */
4145 4146
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4147
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4161
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4162 4163
 * @adapter: board private structure
 **/
4164
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4165 4166 4167
{
	int i;

4168
	for (i = 0; i < adapter->num_rx_queues; i++)
4169
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4170 4171 4172
}

/**
4173
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4174 4175
 * @adapter: board private structure
 **/
4176
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4177 4178 4179
{
	int i;

4180
	for (i = 0; i < adapter->num_tx_queues; i++)
4181
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4182 4183 4184 4185 4186
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4187
	struct ixgbe_hw *hw = &adapter->hw;
4188
	u32 rxctrl;
4189
	int i;
4190
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4191 4192 4193 4194 4195

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
4196 4197
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4198

4199 4200 4201 4202 4203
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4204
	usleep_range(10000, 20000);
4205

4206 4207
	netif_tx_stop_all_queues(netdev);

4208
	/* call carrier off first to avoid false dev_watchdog timeouts */
4209 4210 4211 4212 4213 4214 4215
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4216 4217
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4218 4219 4220 4221
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
	}

4235 4236 4237 4238 4239 4240 4241 4242 4243
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

4244 4245
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4246
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4247
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4248
	}
4249 4250

	/* Disable the Tx DMA engine on 82599 and X540 */
4251 4252
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4253
	case ixgbe_mac_X540:
4254
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4255 4256
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4257 4258 4259 4260
		break;
	default:
		break;
	}
4261

4262 4263
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4264 4265 4266 4267

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4268
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4269 4270 4271
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4272 4273 4274
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4275
#ifdef CONFIG_IXGBE_DCA
4276
	/* since we reset the hardware DCA settings were cleared */
4277
	ixgbe_setup_dca(adapter);
4278
#endif
4279 4280 4281
}

/**
4282 4283 4284 4285 4286
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4287
 **/
4288
static int ixgbe_poll(struct napi_struct *napi, int budget)
4289
{
4290
	struct ixgbe_q_vector *q_vector =
4291
				container_of(napi, struct ixgbe_q_vector, napi);
4292
	struct ixgbe_adapter *adapter = q_vector->adapter;
4293
	int tx_clean_complete, work_done = 0;
4294

4295
#ifdef CONFIG_IXGBE_DCA
4296 4297
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4298 4299
#endif

4300 4301
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
4302

4303
	if (!tx_clean_complete)
4304 4305
		work_done = budget;

4306 4307
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
4308
		napi_complete(napi);
4309
		if (adapter->rx_itr_setting & 1)
4310
			ixgbe_set_itr(adapter);
4311
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
4312
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4326
	ixgbe_tx_timeout_reset(adapter);
4327 4328
}

4329 4330 4331 4332 4333 4334 4335 4336
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4337 4338 4339
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4340
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4341 4342

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4343 4344 4345
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4346 4347 4348
		ret = true;
	} else {
		ret = false;
4349 4350
	}

4351 4352 4353
	return ret;
}

4354 4355 4356 4357 4358 4359 4360 4361 4362 4363
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4364
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

4401 4402 4403 4404
	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4405
#ifdef CONFIG_IXGBE_DCB
4406 4407 4408 4409 4410 4411
		int tc;
		struct net_device *dev = adapter->netdev;

		tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
		f->indices = dev->tc_to_txq[tc].count;
		f->mask = dev->tc_to_txq[tc].offset;
4412
#endif
4413 4414 4415 4416 4417 4418
	} else {
		f->indices = min((int)num_online_cpus(), f->indices);

		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;

4419
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4420
			e_info(probe, "FCoE enabled with RSS\n");
4421 4422 4423 4424 4425
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4426 4427 4428 4429
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4430
		adapter->num_tx_queues += f->indices;
4431
	}
4432

4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450
	return true;
}
#endif /* IXGBE_FCOE */

#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
	int i, q;

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->indices = 0;
	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		q = min((int)num_online_cpus(), MAX_TRAFFIC_CLASS);
		f->indices += q;
4451 4452
	}

4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;

#ifdef IXGBE_FCOE
	/* FCoE enabled queues require special configuration done through
	 * configure_fcoe() and others. Here we map FCoE indices onto the
	 * DCB queue pairs allowing FCoE to own configuration later.
	 */
	ixgbe_set_fcoe_queues(adapter);
#endif

4466 4467
	return ret;
}
4468
#endif
4469

4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4483
/*
L
Lucas De Marchi 已提交
4484
 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
4485 4486 4487 4488 4489 4490 4491 4492 4493
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4494
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4495
{
4496 4497 4498 4499 4500 4501 4502
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4503
		goto done;
4504

4505 4506
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4507
		goto done;
4508 4509

#endif
4510 4511 4512 4513 4514
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4515 4516 4517
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4518
	if (ixgbe_set_rss_queues(adapter))
4519 4520 4521 4522 4523 4524 4525
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4526
	/* Notify the stack of the (possibly) reduced queue counts. */
4527
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4528 4529
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4530 4531
}

4532
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4533
				       int vectors)
4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4552
				      vectors);
4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4566 4567
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4568 4569 4570 4571 4572
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4573 4574 4575 4576 4577 4578
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4579
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4580 4581 4582 4583
	}
}

/**
4584
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4585 4586
 * @adapter: board private structure to initialize
 *
4587 4588
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4589
 **/
4590
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4591
{
4592 4593
	int i;

4594 4595
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4596

4597 4598 4599 4600 4601 4602
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4603 4604 4605
}

#ifdef CONFIG_IXGBE_DCB
4606 4607

/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
J
John Fastabend 已提交
4608 4609
static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
				    unsigned int *tx, unsigned int *rx)
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	u8 num_tcs = netdev_get_num_tc(dev);

	*tx = 0;
	*rx = 0;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		*tx = tc << 3;
		*rx = tc << 2;
		break;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		if (num_tcs == 8) {
			if (tc < 3) {
				*tx = tc << 5;
				*rx = tc << 4;
			} else if (tc <  5) {
				*tx = ((tc + 2) << 4);
				*rx = tc << 4;
			} else if (tc < num_tcs) {
				*tx = ((tc + 8) << 3);
				*rx = tc << 4;
			}
		} else if (num_tcs == 4) {
			*rx =  tc << 5;
			switch (tc) {
			case 0:
				*tx =  0;
				break;
			case 1:
				*tx = 64;
				break;
			case 2:
				*tx = 96;
				break;
			case 3:
				*tx = 112;
				break;
			default:
				break;
			}
		}
		break;
	default:
		break;
	}
}

#define IXGBE_MAX_Q_PER_TC	(IXGBE_MAX_DCB_INDICES / MAX_TRAFFIC_CLASS)

/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
 * classes.
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	int i;
	unsigned int q, offset = 0;

	if (!tc) {
		netdev_reset_tc(dev);
	} else {
J
John Fastabend 已提交
4677 4678 4679 4680
		struct ixgbe_adapter *adapter = netdev_priv(dev);

		/* Hardware supports up to 8 traffic classes */
		if (tc > MAX_TRAFFIC_CLASS || netdev_set_num_tc(dev, tc))
4681 4682 4683 4684 4685 4686 4687 4688 4689
			return -EINVAL;

		/* Partition Tx queues evenly amongst traffic classes */
		for (i = 0; i < tc; i++) {
			q = min((int)num_online_cpus(), IXGBE_MAX_Q_PER_TC);
			netdev_set_prio_tc_map(dev, i, i);
			netdev_set_tc_queue(dev, i, q, offset);
			offset += q;
		}
J
John Fastabend 已提交
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705

		/* This enables multiple traffic class support in the hardware
		 * which defaults to strict priority transmission by default.
		 * If traffic classes are already enabled perhaps through DCB
		 * code path then existing configuration will be used.
		 */
		if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
		    dev->dcbnl_ops && dev->dcbnl_ops->setdcbx) {
			struct ieee_ets ets = {
					.prio_tc = {0, 1, 2, 3, 4, 5, 6, 7},
					      };
			u8 mode = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_IEEE;

			dev->dcbnl_ops->setdcbx(dev, mode);
			dev->dcbnl_ops->ieee_setets(dev, &ets);
		}
4706 4707 4708 4709
	}
	return 0;
}

4710 4711 4712 4713 4714 4715 4716 4717 4718
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
4719 4720 4721
	struct net_device *dev = adapter->netdev;
	int i, j, k;
	u8 num_tcs = netdev_get_num_tc(dev);
4722

4723 4724
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return false;
4725

4726 4727 4728 4729 4730 4731 4732 4733 4734 4735
	for (i = 0, k = 0; i < num_tcs; i++) {
		unsigned int tx_s, rx_s;
		u16 count = dev->tc_to_txq[i].count;

		ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
		for (j = 0; j < count; j++, k++) {
			adapter->tx_ring[k]->reg_idx = tx_s + j;
			adapter->rx_ring[k]->reg_idx = rx_s + j;
			adapter->tx_ring[k]->dcb_tc = i;
			adapter->rx_ring[k]->dcb_tc = i;
4736 4737
		}
	}
4738 4739

	return true;
4740 4741 4742
}
#endif

4743 4744 4745 4746 4747 4748 4749
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4750
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4751 4752 4753 4754 4755 4756 4757 4758
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4759
			adapter->rx_ring[i]->reg_idx = i;
4760
		for (i = 0; i < adapter->num_tx_queues; i++)
4761
			adapter->tx_ring[i]->reg_idx = i;
4762 4763 4764 4765 4766 4767
		ret = true;
	}

	return ret;
}

4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4779 4780 4781 4782 4783
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4784

4785 4786 4787 4788 4789 4790
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4791

4792 4793
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4794
	}
4795 4796 4797 4798 4799
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4800 4801 4802
}

#endif /* IXGBE_FCOE */
4803 4804 4805 4806 4807 4808 4809 4810 4811 4812
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4813 4814
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4815 4816 4817 4818 4819 4820
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4835 4836
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4837

4838 4839 4840
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4841 4842 4843 4844 4845
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;
#endif

4846 4847 4848 4849
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;
#endif /* IXGBE_FCOE */
4850

4851 4852 4853
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4854 4855
	if (ixgbe_cache_ring_rss(adapter))
		return;
4856 4857
}

4858 4859 4860 4861 4862
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4863 4864
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4865
 **/
4866
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4867
{
4868
	int rx = 0, tx = 0, nid = adapter->node;
4869

4870 4871 4872 4873 4874 4875 4876
	if (nid < 0 || !node_online(nid))
		nid = first_online_node;

	for (; tx < adapter->num_tx_queues; tx++) {
		struct ixgbe_ring *ring;

		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4877
		if (!ring)
4878
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4879
		if (!ring)
4880
			goto err_allocation;
4881
		ring->count = adapter->tx_ring_count;
4882 4883
		ring->queue_index = tx;
		ring->numa_node = nid;
4884
		ring->dev = &adapter->pdev->dev;
4885
		ring->netdev = adapter->netdev;
4886

4887
		adapter->tx_ring[tx] = ring;
4888
	}
4889

4890 4891
	for (; rx < adapter->num_rx_queues; rx++) {
		struct ixgbe_ring *ring;
4892

4893
		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4894
		if (!ring)
4895
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4896
		if (!ring)
4897 4898 4899 4900
			goto err_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rx;
		ring->numa_node = nid;
4901
		ring->dev = &adapter->pdev->dev;
4902
		ring->netdev = adapter->netdev;
4903

4904
		adapter->rx_ring[rx] = ring;
4905 4906 4907 4908 4909 4910
	}

	ixgbe_cache_ring_register(adapter);

	return 0;

4911 4912 4913 4914 4915 4916
err_allocation:
	while (tx)
		kfree(adapter->tx_ring[--tx]);

	while (rx)
		kfree(adapter->rx_ring[--rx]);
4917 4918 4919 4920 4921 4922 4923 4924 4925 4926
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4927
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4928
{
4929
	struct ixgbe_hw *hw = &adapter->hw;
4930 4931 4932 4933 4934 4935 4936
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4937
	 * (roughly) the same number of vectors as there are CPU's.
4938 4939
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4940
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4941 4942 4943

	/*
	 * At the same time, hardware can only support a maximum of
4944 4945 4946 4947
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4948
	 */
4949
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4950 4951 4952 4953

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4954
					sizeof(struct msix_entry), GFP_KERNEL);
4955 4956 4957
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4958

4959
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4960

4961 4962 4963
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4964

4965 4966
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4967 4968 4969 4970 4971 4972
	if (adapter->flags & (IXGBE_FLAG_FDIR_HASH_CAPABLE |
			      IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		e_err(probe,
		      "Flow Director is not supported while multiple "
		      "queues are disabled.  Disabling Flow Director\n");
	}
4973 4974 4975
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4976 4977 4978
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4979 4980 4981
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4982 4983 4984 4985 4986

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4987 4988 4989
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4990 4991 4992 4993 4994 4995 4996 4997
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
5013
		poll = &ixgbe_clean_rxtx_many;
5014 5015 5016 5017 5018 5019
	} else {
		num_q_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
5020
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
5021
					GFP_KERNEL, adapter->node);
5022 5023
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
5024
					   GFP_KERNEL);
5025 5026 5027
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
5028 5029 5030 5031
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
5032
		q_vector->v_idx = q_idx;
5033
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

5062
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
5063
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
5064
	else
5065 5066 5067 5068 5069
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
5070
		netif_napi_del(&q_vector->napi);
5071 5072 5073 5074
		kfree(q_vector);
	}
}

5075
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
5098
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
5099 5100 5101 5102
{
	int err;

	/* Number of supported queues */
5103 5104 5105
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
5106 5107 5108

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
5109
		e_dev_err("Unable to setup interrupt capabilities\n");
5110
		goto err_set_interrupt;
5111 5112
	}

5113 5114
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
5115
		e_dev_err("Unable to allocate memory for queue vectors\n");
5116 5117 5118 5119 5120
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
5121
		e_dev_err("Unable to allocate memory for queues\n");
5122 5123 5124
		goto err_alloc_queues;
	}

5125
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
5126 5127
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
5128 5129 5130

	set_bit(__IXGBE_DOWN, &adapter->state);

5131
	return 0;
5132

5133 5134 5135 5136
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
5137
err_set_interrupt:
5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149
	return err;
}

/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
5150 5151 5152 5153 5154 5155 5156
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
5157 5158 5159 5160 5161
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
5162
		kfree_rcu(ring, rcu);
5163 5164
		adapter->rx_ring[i] = NULL;
	}
5165

5166 5167 5168
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

5169 5170
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5185
	struct net_device *dev = adapter->netdev;
5186
	unsigned int rss;
J
Jeff Kirsher 已提交
5187
#ifdef CONFIG_IXGBE_DCB
5188 5189 5190
	int j;
	struct tc_configuration *tc;
#endif
5191
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
5192

5193 5194 5195 5196 5197 5198 5199 5200
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5201 5202 5203 5204
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
5205
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
5206 5207
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5208 5209
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5210
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
5211 5212
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5213
	case ixgbe_mac_X540:
5214
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
5215 5216
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
5217 5218
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5219 5220 5221 5222 5223
		/* n-tuple support exists, always init our spinlock */
		spin_lock_init(&adapter->fdir_perfect_lock);
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
5224
		adapter->ring_feature[RING_F_FDIR].indices =
5225
							 IXGBE_MAX_FDIR_INDICES;
5226
		adapter->fdir_pballoc = 0;
5227
#ifdef IXGBE_FCOE
5228 5229 5230
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
5231
#ifdef CONFIG_IXGBE_DCB
5232 5233
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
5234
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5235
#endif
5236
#endif /* IXGBE_FCOE */
5237 5238 5239
		break;
	default:
		break;
A
Alexander Duyck 已提交
5240
	}
5241

J
Jeff Kirsher 已提交
5242
#ifdef CONFIG_IXGBE_DCB
5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
5255
	adapter->dcb_cfg.pfc_mode_enable = false;
5256
	adapter->dcb_set_bitmap = 0x00;
5257
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5258
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5259
			   MAX_TRAFFIC_CLASS);
5260 5261

#endif
5262 5263

	/* default flow control settings */
5264
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5265
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5266 5267 5268
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5269 5270
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
5271 5272
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5273
	hw->fc.disable_fc_autoneg = false;
5274

5275
	/* enable itr by default in dynamic mode */
5276 5277 5278 5279
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
5280 5281 5282 5283 5284 5285 5286 5287 5288

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5289
	/* initialize eeprom parameters */
5290
	if (ixgbe_init_eeprom_params_generic(hw)) {
5291
		e_dev_err("EEPROM initialization failed\n");
5292 5293 5294
		return -EIO;
	}

5295
	/* enable rx csum by default */
5296 5297
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5298 5299 5300
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5301 5302 5303 5304 5305 5306 5307
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5308
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5309 5310 5311
 *
 * Return 0 on success, negative on failure
 **/
5312
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5313
{
5314
	struct device *dev = tx_ring->dev;
5315 5316
	int size;

5317
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
E
Eric Dumazet 已提交
5318
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
5319
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5320
		tx_ring->tx_buffer_info = vzalloc(size);
5321 5322
	if (!tx_ring->tx_buffer_info)
		goto err;
5323 5324

	/* round up to nearest 4K */
5325
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5326
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5327

5328
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5329
					   &tx_ring->dma, GFP_KERNEL);
5330 5331
	if (!tx_ring->desc)
		goto err;
5332

5333 5334 5335
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
5336
	return 0;
5337 5338 5339 5340

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5341
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5342
	return -ENOMEM;
5343 5344
}

5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5360
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5361 5362
		if (!err)
			continue;
5363
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5364 5365 5366 5367 5368 5369
		break;
	}

	return err;
}

5370 5371
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5372
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5373 5374 5375
 *
 * Returns 0 on success, negative on failure
 **/
5376
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5377
{
5378
	struct device *dev = rx_ring->dev;
5379
	int size;
5380

5381
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
E
Eric Dumazet 已提交
5382
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
5383
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5384
		rx_ring->rx_buffer_info = vzalloc(size);
5385 5386
	if (!rx_ring->rx_buffer_info)
		goto err;
5387 5388

	/* Round up to nearest 4K */
5389 5390
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5391

5392
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5393
					   &rx_ring->dma, GFP_KERNEL);
5394

5395 5396
	if (!rx_ring->desc)
		goto err;
5397

5398 5399
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5400 5401

	return 0;
5402 5403 5404 5405
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5406
	return -ENOMEM;
5407 5408
}

5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5424
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5425 5426
		if (!err)
			continue;
5427
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5428 5429 5430 5431 5432 5433
		break;
	}

	return err;
}

5434 5435 5436 5437 5438 5439
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5440
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5441
{
5442
	ixgbe_clean_tx_ring(tx_ring);
5443 5444 5445 5446

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5447 5448 5449 5450 5451 5452
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5468
		if (adapter->tx_ring[i]->desc)
5469
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5470 5471 5472
}

/**
5473
 * ixgbe_free_rx_resources - Free Rx Resources
5474 5475 5476 5477
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5478
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5479
{
5480
	ixgbe_clean_rx_ring(rx_ring);
5481 5482 5483 5484

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5485 5486 5487 5488 5489 5490
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5506
		if (adapter->rx_ring[i]->desc)
5507
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5520
	struct ixgbe_hw *hw = &adapter->hw;
5521 5522
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5523
	/* MTU < 68 is an error and causes problems on some kernels */
5524 5525 5526 5527 5528 5529 5530 5531
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
	    hw->mac.type != ixgbe_mac_X540) {
		if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
			return -EINVAL;
	} else {
		if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
			return -EINVAL;
	}
5532

5533
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5534
	/* must set new MTU before calling down or up */
5535 5536
	netdev->mtu = new_mtu;

5537 5538 5539
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5540 5541
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5562 5563 5564 5565

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5566

5567 5568
	netif_carrier_off(netdev);

5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5581
	err = ixgbe_request_irq(adapter);
5582 5583 5584 5585 5586 5587 5588
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5589 5590
	netif_tx_start_all_queues(netdev);

5591 5592 5593
	return 0;

err_up:
5594
	ixgbe_release_hw_control(adapter);
5595 5596 5597
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5598
	ixgbe_free_all_rx_resources(adapter);
5599
err_setup_tx:
5600
	ixgbe_free_all_tx_resources(adapter);
5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5627
	ixgbe_release_hw_control(adapter);
5628 5629 5630 5631

	return 0;
}

5632 5633 5634
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5635 5636
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5637 5638 5639 5640
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5641 5642 5643 5644 5645
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5646 5647

	err = pci_enable_device_mem(pdev);
5648
	if (err) {
5649
		e_dev_err("Cannot enable PCI device from suspend\n");
5650 5651 5652 5653
		return err;
	}
	pci_set_master(pdev);

5654
	pci_wake_from_d3(pdev, false);
5655 5656 5657

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5658
		e_dev_err("Cannot initialize interrupts for device\n");
5659 5660 5661 5662 5663
		return err;
	}

	ixgbe_reset(adapter);

5664 5665
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5666
	if (netif_running(netdev)) {
5667
		err = ixgbe_open(netdev);
5668 5669 5670 5671 5672 5673 5674 5675 5676
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5677 5678

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5679
{
5680 5681
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5682 5683 5684
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5698
	ixgbe_clear_interrupt_scheme(adapter);
5699 5700 5701 5702
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);
#endif
5703

5704 5705 5706 5707
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5708

5709
#endif
5710 5711
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5712

5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5730 5731
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5732
		pci_wake_from_d3(pdev, false);
5733 5734
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5735
	case ixgbe_mac_X540:
5736 5737 5738 5739 5740
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5741

5742 5743
	*enable_wake = !!wufc;

5744 5745 5746 5747
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5767 5768 5769

	return 0;
}
5770
#endif /* CONFIG_PM */
5771 5772 5773

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5774 5775 5776 5777 5778 5779 5780 5781
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5782 5783
}

5784 5785 5786 5787 5788 5789
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5790
	struct net_device *netdev = adapter->netdev;
5791
	struct ixgbe_hw *hw = &adapter->hw;
5792
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5793 5794
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5795 5796 5797
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5798

5799 5800 5801 5802
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5803
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5804
		u64 rsc_count = 0;
5805
		u64 rsc_flush = 0;
5806 5807
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5808
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5809
		for (i = 0; i < adapter->num_rx_queues; i++) {
5810 5811
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5812 5813 5814
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5815 5816
	}

5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5833
	/* gather some stats to the adapter struct that are per queue */
5834 5835 5836 5837 5838 5839 5840
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5841
	adapter->restart_queue = restart_queue;
5842 5843 5844
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5845

5846
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5847 5848 5849 5850
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5851 5852
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5853
		if (hw->mac.type == ixgbe_mac_82598EB)
5854 5855 5856 5857 5858
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5859 5860
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5861 5862
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5863 5864
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5865
		case ixgbe_mac_X540:
5866 5867 5868 5869 5870
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5871
		}
5872 5873
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5874
	}
5875
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5876
	/* work around hardware counting issue */
5877
	hwstats->gprc -= missed_rx;
5878

5879 5880
	ixgbe_update_xoff_received(adapter);

5881
	/* 82598 hardware only has a 32 bit counter in the high register */
5882 5883 5884 5885 5886 5887 5888
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5889
	case ixgbe_mac_X540:
5890 5891 5892 5893 5894 5895
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5896
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5897
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5898
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5899
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5900
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5901
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5902 5903 5904
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5905
#ifdef IXGBE_FCOE
5906 5907 5908 5909 5910 5911
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5912
#endif /* IXGBE_FCOE */
5913 5914 5915
		break;
	default:
		break;
5916
	}
5917
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5918 5919
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5920
	if (hw->mac.type == ixgbe_mac_82598EB)
5921 5922 5923 5924 5925 5926 5927 5928 5929
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5930
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5931
	hwstats->lxontxc += lxon;
5932
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5933 5934 5935 5936
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5937 5938 5939 5940
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5956 5957

	/* Fill out the OS statistics structure */
5958
	netdev->stats.multicast = hwstats->mprc;
5959 5960

	/* Rx Errors */
5961
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5962
	netdev->stats.rx_dropped = 0;
5963 5964
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5965
	netdev->stats.rx_missed_errors = total_mpc;
5966 5967 5968
}

/**
5969 5970
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
 * @adapter - pointer to the device adapter structure
5971
 **/
5972
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5973
{
5974
	struct ixgbe_hw *hw = &adapter->hw;
5975
	int i;
5976

5977 5978 5979 5980
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5981

5982
	/* if interface is down do nothing */
5983
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5984 5985 5986 5987 5988 5989 5990 5991
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5992 5993 5994
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5995
			        &(adapter->tx_ring[i]->state));
5996 5997
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
 * @adapter - pointer to the device adapter structure
 *
 * This function serves two purposes.  First it strobes the interrupt lines
 * in order to make certain interrupts are occuring.  Secondly it sets the
 * bits needed to check for TX hangs.  As a result we should immediately
 * determine if a hang has occured.
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6014
{
6015
	struct ixgbe_hw *hw = &adapter->hw;
6016 6017
	u64 eics = 0;
	int i;
6018

6019 6020 6021 6022
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6023

6024 6025 6026 6027 6028
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6029

6030 6031 6032 6033 6034 6035 6036 6037
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6038 6039 6040 6041 6042 6043 6044
	} else {
		/* get one bit for every active tx/rx interrupt vector */
		for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
			if (qv->rxr_count || qv->txr_count)
				eics |= ((u64)1 << i);
		}
6045
	}
6046

6047
	/* Cause software interrupt to ensure rings are cleaned */
6048 6049
	ixgbe_irq_rearm_queues(adapter, eics);

6050 6051
}

6052
/**
6053 6054 6055
 * ixgbe_watchdog_update_link - update the link status
 * @adapter - pointer to the device adapter structure
 * @link_speed - pointer to a u32 to store the link_speed
6056
 **/
6057
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6058 6059
{
	struct ixgbe_hw *hw = &adapter->hw;
6060 6061
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6062
	int i;
6063

6064 6065 6066 6067 6068
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6069
	} else {
6070 6071 6072
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6073
	}
6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092
	if (link_up) {
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
				hw->mac.ops.fc_enable(hw, i);
		} else {
			hw->mac.ops.fc_enable(hw, 0);
		}
	}

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6093 6094 6095
}

/**
6096 6097 6098
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
 * @adapter - pointer to the device adapter structure
6099
 **/
6100
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6101
{
6102
	struct net_device *netdev = adapter->netdev;
6103
	struct ixgbe_hw *hw = &adapter->hw;
6104 6105
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
6106

6107 6108
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6109
		return;
6110

6111
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6112

6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6133
	}
6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6145

6146 6147 6148 6149
	netif_carrier_on(netdev);
#ifdef HAVE_IPLINK_VF_CONFIG
	ixgbe_check_vf_rate_limit(adapter);
#endif /* HAVE_IPLINK_VF_CONFIG */
6150 6151
}

6152
/**
6153 6154 6155
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
 * @adapter - pointer to the adapter structure
6156
 **/
6157
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
6158
{
6159
	struct net_device *netdev = adapter->netdev;
6160
	struct ixgbe_hw *hw = &adapter->hw;
6161

6162 6163
	adapter->link_up = false;
	adapter->link_speed = 0;
6164

6165 6166 6167
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6168

6169 6170 6171
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6172

6173 6174 6175
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
}
6176

6177 6178 6179 6180 6181 6182
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
6183
	int i;
6184
	int some_tx_pending = 0;
6185

6186
	if (!netif_carrier_ok(adapter->netdev)) {
6187
		for (i = 0; i < adapter->num_tx_queues; i++) {
6188
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6201
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6202
		}
6203 6204 6205
	}
}

6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241
/**
 * ixgbe_watchdog_subtask - check and bring link up
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6242

6243
	ixgbe_spoof_check(adapter);
6244
	ixgbe_update_stats(adapter);
6245 6246

	ixgbe_watchdog_flush_tx(adapter);
6247
}
6248

6249
/**
6250 6251
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
 * @adapter - the ixgbe adapter structure
6252
 **/
6253
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6254 6255
{
	struct ixgbe_hw *hw = &adapter->hw;
6256
	s32 err;
6257

6258 6259 6260 6261
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6262

6263 6264 6265
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6266

6267 6268 6269
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6270

6271 6272 6273 6274
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6275
	}
6276

6277 6278 6279
	/* exit on error */
	if (err)
		goto sfp_out;
6280

6281 6282 6283
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6284

6285
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6286

6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
6313
	}
6314
}
6315

6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	hw->mac.autotry_restart = false;
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;

	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

	ixgbe_service_event_schedule(adapter);
}

6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

6387 6388 6389 6390 6391 6392 6393 6394 6395 6396
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

6397
	ixgbe_reset_subtask(adapter);
6398 6399
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6400
	ixgbe_check_overtemp_subtask(adapter);
6401
	ixgbe_watchdog_subtask(adapter);
6402
	ixgbe_fdir_reinit_subtask(adapter);
6403
	ixgbe_check_hang_subtask(adapter);
6404 6405

	ixgbe_service_event_complete(adapter);
6406 6407 6408
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
6409
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6410
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
6411 6412 6413 6414 6415
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
6416 6417
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
6418 6419 6420 6421 6422 6423 6424 6425 6426 6427

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

6428
		if (protocol == htons(ETH_P_IP)) {
6429 6430 6431 6432
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6433 6434 6435
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
6436
		} else if (skb_is_gso_v6(skb)) {
6437 6438 6439
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6440 6441
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
6442 6443 6444 6445 6446
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6447
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6448 6449 6450 6451 6452 6453

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
6454
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6455 6456 6457 6458 6459 6460 6461 6462 6463
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
6464
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
6465
				   IXGBE_ADVTXD_DTYP_CTXT);
6466

6467
		if (protocol == htons(ETH_P_IP))
6468 6469 6470 6471 6472
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
6473
		mss_l4len_idx =
6474 6475
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
6476 6477
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

6493 6494
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
6524
			       protocol);
6525 6526 6527 6528 6529 6530
		break;
	}

	return rtn;
}

6531
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
6532
			  struct ixgbe_ring *tx_ring,
6533 6534
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6535 6536 6537 6538 6539 6540 6541 6542 6543 6544
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6545
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6546 6547 6548 6549 6550

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
6551
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6552 6553
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
6554
					    skb_network_header(skb));
6555 6556 6557 6558 6559

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
6560
				    IXGBE_ADVTXD_DTYP_CTXT);
6561

6562
		if (skb->ip_summed == CHECKSUM_PARTIAL)
6563
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
6564 6565

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6566
		/* use index zero for tx checksum offload */
6567 6568 6569 6570
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
6571

6572 6573 6574 6575 6576 6577 6578
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
6579

6580 6581 6582 6583
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
6584 6585
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
6586
			unsigned int first, const u8 hdr_len)
6587
{
6588
	struct device *dev = tx_ring->dev;
6589
	struct ixgbe_tx_buffer *tx_buffer_info;
6590 6591
	unsigned int len;
	unsigned int total = skb->len;
6592 6593 6594
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;
6595 6596
	unsigned int bytecount = skb->len;
	u16 gso_segs = 1;
6597 6598 6599

	i = tx_ring->next_to_use;

6600 6601 6602 6603 6604
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6605 6606 6607 6608 6609
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6610
		tx_buffer_info->mapped_as_page = false;
6611
		tx_buffer_info->dma = dma_map_single(dev,
6612
						     skb->data + offset,
6613
						     size, DMA_TO_DEVICE);
6614
		if (dma_mapping_error(dev, tx_buffer_info->dma))
6615
			goto dma_error;
6616 6617 6618 6619
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6620
		total -= size;
6621 6622
		offset += size;
		count++;
6623 6624 6625 6626 6627 6628

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6629 6630 6631 6632 6633 6634
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6635
		len = min((unsigned int)frag->size, total);
6636
		offset = frag->page_offset;
6637 6638

		while (len) {
6639 6640 6641 6642
			i++;
			if (i == tx_ring->count)
				i = 0;

6643 6644 6645 6646
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6647
			tx_buffer_info->dma = dma_map_page(dev,
6648 6649
							   frag->page,
							   offset, size,
6650
							   DMA_TO_DEVICE);
6651
			tx_buffer_info->mapped_as_page = true;
6652
			if (dma_mapping_error(dev, tx_buffer_info->dma))
6653
				goto dma_error;
6654 6655 6656 6657
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6658
			total -= size;
6659 6660 6661
			offset += size;
			count++;
		}
6662 6663
		if (total == 0)
			break;
6664
	}
6665

6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	bytecount += (gso_segs - 1) * hdr_len;

	/* multiply data chunks by size of headers */
	tx_ring->tx_buffer_info[i].bytecount = bytecount;
	tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
6679 6680 6681
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6682 6683 6684
	return count;

dma_error:
6685
	e_dev_err("TX DMA map failed\n");
6686 6687 6688 6689 6690

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6691 6692
	if (count)
		count--;
6693 6694

	/* clear timestamp and dma mappings for remaining portion of packet */
6695
	while (count--) {
6696
		if (i == 0)
6697
			i += tx_ring->count;
6698
		i--;
6699
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6700
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
6701 6702
	}

6703
	return 0;
6704 6705
}

6706
static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
6707
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6726
				 IXGBE_ADVTXD_POPTS_SHIFT;
6727

6728 6729
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6730 6731
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6732
					 IXGBE_ADVTXD_POPTS_SHIFT;
6733 6734 6735

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6736
				 IXGBE_ADVTXD_POPTS_SHIFT;
6737

6738 6739 6740 6741 6742 6743 6744
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6745 6746 6747 6748 6749
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6750
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6751 6752
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6753
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
6771
	writel(i, tx_ring->tail);
6772 6773
}

6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784
static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
		      u32 tx_flags, __be16 protocol)
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6785
	struct tcphdr *th;
6786
	__be16 vlan_id;
6787

6788 6789 6790 6791 6792 6793
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6794
		return;
6795

6796
	ring->atr_count++;
6797

6798 6799 6800 6801 6802 6803 6804 6805 6806
	/* snag network header to get L4 type and address */
	hdr.network = skb_network_header(skb);

	/* Currently only IPv4/IPv6 with TCP is supported */
	if ((protocol != __constant_htons(ETH_P_IPV6) ||
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
	    (protocol != __constant_htons(ETH_P_IP) ||
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6807 6808

	th = tcp_hdr(skb);
6809

6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855
	/* skip this packet since the socket is closing */
	if (th->fin)
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

	vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
	if (vlan_id)
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
		common.port.src ^= th->dest ^ protocol;
	common.port.dst ^= th->source;

	if (protocol == __constant_htons(ETH_P_IP)) {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6856 6857

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6858 6859
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6860 6861
}

6862
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6863
{
6864
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6876
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6877
	++tx_ring->tx_stats.restart_queue;
6878 6879 6880
	return 0;
}

6881
static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6882 6883 6884
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
6885
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6886 6887
}

6888 6889 6890
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6891
	int txq = smp_processor_id();
6892
#ifdef IXGBE_FCOE
6893 6894 6895 6896
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

6897 6898 6899 6900 6901 6902
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
		txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
		txq += adapter->ring_feature[RING_F_FCOE].mask;
		return txq;
6903 6904 6905
	}
#endif

K
Krishna Kumar 已提交
6906 6907 6908
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6909
		return txq;
K
Krishna Kumar 已提交
6910
	}
6911

6912 6913 6914
	return skb_tx_hash(dev, skb);
}

6915
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6916 6917
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6918 6919 6920
{
	unsigned int first;
	unsigned int tx_flags = 0;
6921
	u8 hdr_len = 0;
6922
	int tso;
6923 6924
	int count = 0;
	unsigned int f;
6925 6926 6927
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6928

6929
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6930
		tx_flags |= vlan_tx_tag_get(skb);
6931 6932
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6933
			tx_flags |= tx_ring->dcb_tc << 13;
6934 6935 6936
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6937 6938
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6939
		tx_flags |= tx_ring->dcb_tc << 13;
6940 6941
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6942
	}
6943

6944
#ifdef IXGBE_FCOE
6945 6946 6947
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6948 6949
	    (protocol == htons(ETH_P_FCOE)))
		tx_flags |= IXGBE_TX_FLAGS_FCOE;
R
Robert Love 已提交
6950 6951
#endif

6952
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6953 6954
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6955 6956
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6957 6958
		count++;

J
Jesse Brandeburg 已提交
6959 6960
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6961 6962
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6963
	if (ixgbe_maybe_stop_tx(tx_ring, count)) {
6964
		tx_ring->tx_stats.tx_busy++;
6965 6966 6967 6968
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6981
		if (protocol == htons(ETH_P_IP))
6982
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6983 6984
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6985 6986 6987 6988
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6989

6990 6991
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6992 6993
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6994 6995 6996
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6997

6998
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
6999
	if (count) {
7000
		/* add the ATR filter if ATR is on */
7001 7002
		if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
			ixgbe_atr(tx_ring, skb, tx_flags, protocol);
7003
		ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
7004
		ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
7005

7006 7007 7008 7009 7010
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
7011 7012 7013 7014

	return NETDEV_TX_OK;
}

7015 7016 7017 7018 7019 7020
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
7021
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7022 7023
}

7024 7025 7026 7027 7028 7029 7030 7031 7032 7033
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7034
	struct ixgbe_hw *hw = &adapter->hw;
7035 7036 7037 7038 7039 7040
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7041
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7042

7043 7044
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
7045 7046 7047 7048

	return 0;
}

7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

7083 7084
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7085
 * netdev->dev_addrs
7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7106
 * netdev->dev_addrs
7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

7125 7126 7127 7128 7129 7130 7131 7132 7133
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7134
	int i;
7135

7136 7137 7138 7139
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

7140
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
7141 7142 7143 7144 7145 7146 7147 7148 7149
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
7150 7151 7152 7153
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
7154 7155 7156 7157 7158 7159
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
7160
	rcu_read_lock();
E
Eric Dumazet 已提交
7161
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
7162
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
7163 7164 7165
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
7166 7167 7168 7169 7170 7171 7172 7173 7174
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
7175
	}
E
Eric Dumazet 已提交
7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
7192
	rcu_read_unlock();
E
Eric Dumazet 已提交
7193 7194 7195 7196 7197 7198 7199 7200 7201 7202
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


7203
static const struct net_device_ops ixgbe_netdev_ops = {
7204
	.ndo_open		= ixgbe_open,
7205
	.ndo_stop		= ixgbe_close,
7206
	.ndo_start_xmit		= ixgbe_xmit_frame,
7207
	.ndo_select_queue	= ixgbe_select_queue,
7208
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
7209 7210 7211 7212 7213 7214 7215
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7216
	.ndo_do_ioctl		= ixgbe_ioctl,
7217 7218 7219 7220
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7221
	.ndo_get_stats64	= ixgbe_get_stats64,
J
John Fastabend 已提交
7222 7223 7224
#ifdef CONFIG_IXGBE_DCB
	.ndo_setup_tc		= ixgbe_setup_tc,
#endif
7225 7226 7227
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7228 7229
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7230
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7231
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7232 7233
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7234
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7235
#endif /* IXGBE_FCOE */
7236 7237
};

7238 7239 7240 7241 7242 7243
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
G
Greg Rose 已提交
7244 7245
	int num_vf_macvlans, i;
	struct vf_macvlans *mv_list;
7246

7247
	if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
7259
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
7260 7261
		goto err_novfs;
	}
G
Greg Rose 已提交
7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281

	num_vf_macvlans = hw->mac.num_rar_entries -
		(IXGBE_MAX_PF_MACVLANS + 1 + adapter->num_vfs);

	adapter->mv_list = mv_list = kcalloc(num_vf_macvlans,
					     sizeof(struct vf_macvlans),
					     GFP_KERNEL);
	if (mv_list) {
		/* Initialize list of VF macvlans */
		INIT_LIST_HEAD(&adapter->vf_mvs.l);
		for (i = 0; i < num_vf_macvlans; i++) {
			mv_list->vf = -1;
			mv_list->free = true;
			mv_list->rar_entry = hw->mac.num_rar_entries -
				(i + adapter->num_vfs + 1);
			list_add(&mv_list->l, &adapter->vf_mvs.l);
			mv_list++;
		}
	}

7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
7303 7304
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
7305 7306 7307 7308 7309 7310 7311 7312
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7325
				 const struct pci_device_id *ent)
7326 7327 7328 7329 7330 7331 7332
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7333
	u8 part_str[IXGBE_PBANUM_LENGTH];
7334
	unsigned int indices = num_possible_cpus();
7335 7336 7337
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7338
	u32 eec;
7339

7340 7341 7342 7343 7344 7345 7346 7347 7348
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7349
	err = pci_enable_device_mem(pdev);
7350 7351 7352
	if (err)
		return err;

7353 7354
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7355 7356
		pci_using_dac = 1;
	} else {
7357
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7358
		if (err) {
7359 7360
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7361
			if (err) {
7362 7363
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7364 7365 7366 7367 7368 7369
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7370
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7371
					   IORESOURCE_MEM), ixgbe_driver_name);
7372
	if (err) {
7373 7374
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7375 7376 7377
		goto err_pci_reg;
	}

7378
	pci_enable_pcie_error_reporting(pdev);
7379

7380
	pci_set_master(pdev);
7381
	pci_save_state(pdev);
7382

7383 7384 7385 7386 7387
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7388
#if defined(CONFIG_DCB)
7389
	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
7390
#elif defined(IXGBE_FCOE)
7391 7392 7393 7394
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7395 7396 7397 7398 7399 7400 7401 7402
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7403
	pci_set_drvdata(pdev, adapter);
7404 7405 7406 7407 7408 7409 7410

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7411
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7412
			      pci_resource_len(pdev, 0));
7413 7414 7415 7416 7417 7418 7419 7420 7421 7422
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7423
	netdev->netdev_ops = &ixgbe_netdev_ops;
7424 7425
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7426
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7427 7428 7429 7430 7431

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7432
	hw->mac.type  = ii->mac;
7433

7434 7435 7436 7437 7438 7439 7440 7441 7442
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7443
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7444 7445 7446 7447 7448 7449 7450
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7451

7452
	ii->get_invariants(hw);
7453 7454 7455 7456 7457 7458

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7459
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7460 7461 7462
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7463
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7464 7465 7466 7467
		break;
	default:
		break;
	}
7468

7469 7470 7471 7472 7473 7474 7475
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7476
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7477 7478
	}

7479
	/* reset_hw fills in the perm_addr as well */
7480
	hw->phy.reset_if_overtemp = true;
7481
	err = hw->mac.ops.reset_hw(hw);
7482
	hw->phy.reset_if_overtemp = false;
7483 7484 7485 7486
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7487
		e_dev_err("failed to load because an unsupported SFP+ "
7488 7489 7490
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7491 7492
		goto err_sw_init;
	} else if (err) {
7493
		e_dev_err("HW Init failed: %d\n", err);
7494 7495 7496
		goto err_sw_init;
	}

7497 7498
	ixgbe_probe_vf(adapter, ii);

7499
	netdev->features = NETIF_F_SG |
7500 7501 7502 7503
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
7504

7505
	netdev->features |= NETIF_F_IPV6_CSUM;
7506 7507
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
7508
	netdev->features |= NETIF_F_GRO;
E
Emil Tantilov 已提交
7509
	netdev->features |= NETIF_F_RXHASH;
7510

7511 7512 7513
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7514
		netdev->features |= NETIF_F_SCTP_CSUM;
7515 7516 7517 7518
		break;
	default:
		break;
	}
7519

7520 7521
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7522
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7523
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7524 7525
	netdev->vlan_features |= NETIF_F_SG;

7526 7527 7528
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7529

J
Jeff Kirsher 已提交
7530
#ifdef CONFIG_IXGBE_DCB
7531 7532 7533
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7534
#ifdef IXGBE_FCOE
7535
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7536 7537
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7538 7539
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7540 7541
		}
	}
7542 7543 7544 7545 7546
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7547
#endif /* IXGBE_FCOE */
7548
	if (pci_using_dac) {
7549
		netdev->features |= NETIF_F_HIGHDMA;
7550 7551
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7552

7553
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7554 7555
		netdev->features |= NETIF_F_LRO;

7556
	/* make sure the EEPROM is good */
7557
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7558
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7559 7560 7561 7562 7563 7564 7565
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7566
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7567
		e_dev_err("invalid MAC address\n");
7568 7569 7570 7571
		err = -EIO;
		goto err_eeprom;
	}

7572 7573 7574
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
7575
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7576
	      (hw->mac.type == ixgbe_mac_82599EB))))
7577 7578
		hw->mac.ops.disable_tx_laser(hw);

7579 7580
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
	            (unsigned long) adapter);
7581

7582 7583
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7584

7585 7586 7587
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7588

E
Emil Tantilov 已提交
7589 7590 7591
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		netdev->features &= ~NETIF_F_RXHASH;

7592
	switch (pdev->device) {
7593 7594 7595 7596 7597 7598
	case IXGBE_DEV_ID_82599_SFP:
		/* Only this subdevice supports WOL */
		if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7599 7600
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7601 7602 7603 7604
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7605
	case IXGBE_DEV_ID_82599_KX4:
7606
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7607
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7608 7609 7610 7611 7612 7613 7614
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7615 7616 7617
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7618
	/* print bus type/speed/width info */
7619
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7620 7621
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7622 7623 7624 7625 7626 7627
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7628 7629 7630

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7631
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7632
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7633
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7634
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7635
		           part_str);
7636
	else
7637 7638
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7639

7640
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7641 7642 7643 7644
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7645 7646
	}

7647 7648 7649
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7650
	/* reset the hardware with the new settings */
7651
	err = hw->mac.ops.start_hw(hw);
7652

7653 7654
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7655 7656 7657 7658 7659 7660
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7661
	}
7662 7663 7664 7665 7666
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7667 7668 7669
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7670
#ifdef CONFIG_IXGBE_DCA
7671
	if (dca_add_requester(&pdev->dev) == 0) {
7672 7673 7674 7675
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7676
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7677
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7678 7679 7680 7681
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7682 7683
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7684

7685
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7686 7687 7688 7689
	cards_found++;
	return 0;

err_register:
7690
	ixgbe_release_hw_control(adapter);
7691
	ixgbe_clear_interrupt_scheme(adapter);
7692 7693
err_sw_init:
err_eeprom:
7694 7695
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
7696
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7697 7698 7699 7700
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7701 7702
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7720 7721
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7722 7723

	set_bit(__IXGBE_DOWN, &adapter->state);
7724
	cancel_work_sync(&adapter->service_task);
7725

7726
#ifdef CONFIG_IXGBE_DCA
7727 7728 7729 7730 7731 7732 7733
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7734 7735 7736 7737 7738
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7739 7740 7741 7742

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7743 7744
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7745

7746 7747 7748
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7749
	ixgbe_clear_interrupt_scheme(adapter);
7750

7751
	ixgbe_release_hw_control(adapter);
7752 7753

	iounmap(adapter->hw.hw_addr);
7754
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7755
				     IORESOURCE_MEM));
7756

7757
	e_dev_info("complete\n");
7758

7759 7760
	free_netdev(netdev);

7761
	pci_disable_pcie_error_reporting(pdev);
7762

7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7775
						pci_channel_state_t state)
7776
{
7777 7778
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7779 7780 7781

	netif_device_detach(netdev);

7782 7783 7784
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7785 7786 7787 7788
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7789
	/* Request a slot reset. */
7790 7791 7792 7793 7794 7795 7796 7797 7798 7799 7800
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7801
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7802 7803
	pci_ers_result_t result;
	int err;
7804

7805
	if (pci_enable_device_mem(pdev)) {
7806
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7807 7808 7809 7810
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7811
		pci_save_state(pdev);
7812

7813
		pci_wake_from_d3(pdev, false);
7814

7815
		ixgbe_reset(adapter);
7816
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7817 7818 7819 7820 7821
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7822 7823
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7824 7825
		/* non-fatal, continue */
	}
7826

7827
	return result;
7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7839 7840
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7841 7842 7843

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7844
			e_info(probe, "ixgbe_up failed after reset\n");
7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7880
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7881
	pr_info("%s\n", ixgbe_copyright);
7882

7883
#ifdef CONFIG_IXGBE_DCA
7884 7885
	dca_register_notify(&dca_notifier);
#endif
7886

7887 7888 7889
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7890

7891 7892 7893 7894 7895 7896 7897 7898 7899 7900
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7901
#ifdef CONFIG_IXGBE_DCA
7902 7903
	dca_unregister_notify(&dca_notifier);
#endif
7904
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7905
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7906
}
7907

7908
#ifdef CONFIG_IXGBE_DCA
7909
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7910
			    void *p)
7911 7912 7913 7914
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7915
					 __ixgbe_notify_dca);
7916 7917 7918

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7919

7920
#endif /* CONFIG_IXGBE_DCA */
7921

7922 7923 7924
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */