ixgbe_main.c 204.5 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
54

55
#define DRV_VERSION "2.0.84-k2"
S
Stephen Hemminger 已提交
56
const char ixgbe_driver_version[] = DRV_VERSION;
S
Shannon Nelson 已提交
57
static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
58 59

static const struct ixgbe_info *ixgbe_info_tbl[] = {
60
	[board_82598] = &ixgbe_82598_info,
61
	[board_82599] = &ixgbe_82599_info,
62 63 64 65 66 67 68 69 70 71
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
72
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
73 74
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
75
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
76
	 board_82598 },
77
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
78
	 board_82598 },
79 80
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
81 82
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
84
	 board_82598 },
J
Jesse Brandeburg 已提交
85 86
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
87 88 89 90
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
91 92
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
93 94
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
95 96
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
115 116 117 118 119 120

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

121
#ifdef CONFIG_IXGBE_DCA
122
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
123
			    void *p);
124 125 126 127 128 129 130
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

131 132 133
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
134 135
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
136 137
#endif /* CONFIG_PCI_IOV */

138 139 140 141 142 143 144
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
172 173

	kfree(adapter->vfinfo);
174 175 176 177 178 179
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
285
		pr_info("%-15s %08x\n", reginfo->name,
286 287 288 289 290 291
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
292
		pr_err("%-15s", rname);
293
		for (j = 0; j < 8; j++)
294 295
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
325
		pr_info("Device Name     state            "
326
			"trans_start      last_rx\n");
327 328 329 330 331
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
332 333 334 335
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
336
	pr_info(" Register Name   Value\n");
337 338 339 340 341 342 343 344 345 346
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
347
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
348 349 350 351
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
352
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
379 380 381 382
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
383 384 385 386
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
387
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
388 389
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
390
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
391 392 393 394 395 396 397 398 399 400
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
401
				pr_cont(" NTC/U\n");
402
			else if (i == tx_ring->next_to_use)
403
				pr_cont(" NTU\n");
404
			else if (i == tx_ring->next_to_clean)
405
				pr_cont(" NTC\n");
406
			else
407
				pr_cont("\n");
408 409 410 411 412 413 414 415 416 417 418 419 420

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
421
	pr_info("Queue [NTU] [NTC]\n");
422 423
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
424 425
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
456 457 458 459
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
460 461
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
462
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
463 464 465 466 467
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
468
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
469 470 471 472
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
473
				pr_info("RWB[0x%03X]     %016llX "
474 475 476 477 478
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
479
				pr_info("R  [0x%03X]     %016llX "
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
505
				pr_cont(" NTU\n");
506
			else if (i == rx_ring->next_to_clean)
507
				pr_cont(" NTC\n");
508
			else
509
				pr_cont("\n");
510 511 512 513 514 515 516 517

		}
	}

exit:
	return;
}

518 519 520 521 522 523 524
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
525
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
526 527 528 529 530 531 532 533 534
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
535
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
536
}
537

538 539 540 541 542 543 544 545 546
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
547
			   u8 queue, u8 msix_vector)
548 549
{
	u32 ivar, index;
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
585 586
}

587
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
588
					  u64 qmask)
589 590 591 592 593 594 595 596 597 598 599 600 601 602
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
	}
}

603
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
604 605
				      struct ixgbe_tx_buffer
				      *tx_buffer_info)
606
{
607 608
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
609
			dma_unmap_page(&adapter->pdev->dev,
610 611
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
612
				       DMA_TO_DEVICE);
613
		else
614
			dma_unmap_single(&adapter->pdev->dev,
615 616
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
617
					 DMA_TO_DEVICE);
618 619
		tx_buffer_info->dma = 0;
	}
620 621 622 623
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
624
	tx_buffer_info->time_stamp = 0;
625 626 627
	/* tx_buffer_info must be completely set up in the transmit path */
}

628
/**
629
 * ixgbe_tx_xon_state - check the tx ring xon state
630 631 632 633 634 635
 * @adapter: the ixgbe adapter
 * @tx_ring: the corresponding tx_ring
 *
 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
 * corresponding TC of this tx_ring when checking TFCS.
 *
636
 * Returns : true if in xon state (currently not paused)
637
 */
638
static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
639
				      struct ixgbe_ring *tx_ring)
640 641 642 643
{
	u32 txoff = IXGBE_TFCS_TXOFF;

#ifdef CONFIG_IXGBE_DCB
644
	if (adapter->dcb_cfg.pfc_mode_enable) {
645
		int tc;
646 647 648
		int reg_idx = tx_ring->reg_idx;
		int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

649 650
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82598EB:
651 652
			tc = reg_idx >> 2;
			txoff = IXGBE_TFCS_TXOFF0;
653 654
			break;
		case ixgbe_mac_82599EB:
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
			tc = 0;
			txoff = IXGBE_TFCS_TXOFF;
			if (dcb_i == 8) {
				/* TC0, TC1 */
				tc = reg_idx >> 5;
				if (tc == 2) /* TC2, TC3 */
					tc += (reg_idx - 64) >> 4;
				else if (tc == 3) /* TC4, TC5, TC6, TC7 */
					tc += 1 + ((reg_idx - 96) >> 3);
			} else if (dcb_i == 4) {
				/* TC0, TC1 */
				tc = reg_idx >> 6;
				if (tc == 1) {
					tc += (reg_idx - 64) >> 5;
					if (tc == 2) /* TC2, TC3 */
						tc += (reg_idx - 96) >> 4;
				}
			}
673 674 675
			break;
		default:
			tc = 0;
676 677 678 679 680 681 682
		}
		txoff <<= tc;
	}
#endif
	return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
}

683
static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
684 685
				       struct ixgbe_ring *tx_ring,
				       unsigned int eop)
686
{
687 688
	struct ixgbe_hw *hw = &adapter->hw;

689
	/* Detect a transmit hang in hardware, this serializes the
690
	 * check with the clearing of time_stamp and movement of eop */
691
	adapter->detect_tx_hung = false;
692
	if (tx_ring->tx_buffer_info[eop].time_stamp &&
693
	    time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
694
	    ixgbe_tx_xon_state(adapter, tx_ring)) {
695
		/* detected Tx unit hang */
696
		union ixgbe_adv_tx_desc *tx_desc;
697
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
698
		e_err(drv, "Detected Tx Unit Hang\n"
699 700 701 702 703 704 705 706 707 708 709 710
		      "  Tx Queue             <%d>\n"
		      "  TDH, TDT             <%x>, <%x>\n"
		      "  next_to_use          <%x>\n"
		      "  next_to_clean        <%x>\n"
		      "tx_buffer_info[next_to_clean]\n"
		      "  time_stamp           <%lx>\n"
		      "  jiffies              <%lx>\n",
		      tx_ring->queue_index,
		      IXGBE_READ_REG(hw, tx_ring->head),
		      IXGBE_READ_REG(hw, tx_ring->tail),
		      tx_ring->next_to_use, eop,
		      tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
711 712 713 714 715 716
		return true;
	}

	return false;
}

717 718
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
719 720 721 722 723

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
724
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
725

726 727
static void ixgbe_tx_timeout(struct net_device *netdev);

728 729
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
730
 * @q_vector: structure containing interrupt and ring information
731
 * @tx_ring: tx ring to clean
732
 **/
733
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
734
			       struct ixgbe_ring *tx_ring)
735
{
736
	struct ixgbe_adapter *adapter = q_vector->adapter;
737
	struct net_device *netdev = adapter->netdev;
738 739 740
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned int i, eop, count = 0;
741
	unsigned int total_bytes = 0, total_packets = 0;
742 743

	i = tx_ring->next_to_clean;
744
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
745
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
746 747

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
748
	       (count < tx_ring->work_limit)) {
749
		bool cleaned = false;
750
		rmb(); /* read buffer_info after eop_desc */
751
		for ( ; !cleaned; count++) {
752
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
753
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
754 755

			tx_desc->wb.status = 0;
756
			cleaned = (i == eop);
757

758 759 760
			i++;
			if (i == tx_ring->count)
				i = 0;
761

762 763 764
			if (cleaned && tx_buffer_info->skb) {
				total_bytes += tx_buffer_info->bytecount;
				total_packets += tx_buffer_info->gso_segs;
765
			}
766

767
			ixgbe_unmap_and_free_tx_resource(adapter,
768
							 tx_buffer_info);
769
		}
770 771

		eop = tx_ring->tx_buffer_info[i].next_to_watch;
772
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
773 774
	}

775 776
	tx_ring->next_to_clean = i;

777
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
778
	if (unlikely(count && netif_carrier_ok(netdev) &&
779
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
780 781 782 783
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
784 785 786
		if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(netdev, tx_ring->queue_index);
J
Jesse Brandeburg 已提交
787
			++tx_ring->restart_queue;
788
		}
789
	}
790

791 792 793
	if (adapter->detect_tx_hung) {
		if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
			/* schedule immediate reset if we believe we hung */
794 795
			e_info(probe, "tx hang %d detected, resetting "
			       "adapter\n", adapter->tx_timeout_count + 1);
796 797 798
			ixgbe_tx_timeout(adapter->netdev);
		}
	}
799

800
	/* re-arm the interrupt */
801 802
	if (count >= tx_ring->work_limit)
		ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
803

804 805
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
E
Eric Dumazet 已提交
806
	u64_stats_update_begin(&tx_ring->syncp);
807
	tx_ring->stats.packets += total_packets;
808
	tx_ring->stats.bytes += total_bytes;
E
Eric Dumazet 已提交
809
	u64_stats_update_end(&tx_ring->syncp);
810
	return count < tx_ring->work_limit;
811 812
}

813
#ifdef CONFIG_IXGBE_DCA
814
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
815
				struct ixgbe_ring *rx_ring)
816 817 818
{
	u32 rxctrl;
	int cpu = get_cpu();
819
	int q = rx_ring->reg_idx;
820

821
	if (rx_ring->cpu != cpu) {
822
		rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
823 824 825 826 827 828
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
			rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
			rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
			rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
829
				   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
830
		}
831 832
		rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
		rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
833 834
		rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
		rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
835
			    IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
836
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
837
		rx_ring->cpu = cpu;
838 839 840 841 842
	}
	put_cpu();
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
843
				struct ixgbe_ring *tx_ring)
844 845 846
{
	u32 txctrl;
	int cpu = get_cpu();
847
	int q = tx_ring->reg_idx;
848
	struct ixgbe_hw *hw = &adapter->hw;
849

850
	if (tx_ring->cpu != cpu) {
851
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
852
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
853 854
			txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
			txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
855 856
			txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
857
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
858
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
859 860
			txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
			txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
861
				  IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
862 863
			txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
864
		}
865
		tx_ring->cpu = cpu;
866 867 868 869 870 871 872 873 874 875 876
	}
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

877 878 879
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

880
	for (i = 0; i < adapter->num_tx_queues; i++) {
881 882
		adapter->tx_ring[i]->cpu = -1;
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
883 884
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
885 886
		adapter->rx_ring[i]->cpu = -1;
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
887 888 889 890 891 892 893 894 895 896 897
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
	struct net_device *netdev = dev_get_drvdata(dev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	unsigned long event = *(unsigned long *)data;

	switch (event) {
	case DCA_PROVIDER_ADD:
898 899 900
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
901
		if (dca_add_requester(dev) == 0) {
902
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
903 904 905 906 907 908 909 910 911 912 913 914 915
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

916
	return 0;
917 918
}

919
#endif /* CONFIG_IXGBE_DCA */
920 921 922 923
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
924 925 926
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
927
 **/
H
Herbert Xu 已提交
928
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
929 930 931
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
932
{
H
Herbert Xu 已提交
933 934
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
935 936
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
937

938 939 940 941 942 943 944
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
945 946
}

947 948 949 950 951 952
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
953
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
954 955
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
956
{
957 958
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

959
	skb_checksum_none_assert(skb);
960

961 962
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
963
		return;
964 965 966 967

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
968 969 970
		adapter->hw_csum_rx_error++;
		return;
	}
971 972 973 974 975

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
976 977 978 979 980 981 982 983 984 985
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

986 987 988 989
		adapter->hw_csum_rx_error++;
		return;
	}

990
	/* It must be a TCP or UDP packet with a valid checksum */
991
	skb->ip_summed = CHECKSUM_UNNECESSARY;
992 993
}

994
static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
995
					 struct ixgbe_ring *rx_ring, u32 val)
996 997 998 999 1000 1001 1002 1003 1004 1005 1006
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
	IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
}

1007 1008 1009 1010
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
 * @adapter: address of board private structure
 **/
1011
void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
1012
			    struct ixgbe_ring *rx_ring,
1013
			    u16 cleaned_count)
1014 1015 1016
{
	struct pci_dev *pdev = adapter->pdev;
	union ixgbe_adv_rx_desc *rx_desc;
1017
	struct ixgbe_rx_buffer *bi;
1018 1019
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1020 1021

	while (cleaned_count--) {
1022
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1023 1024
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1025

1026 1027 1028
		if (!skb) {
			skb = netdev_alloc_skb_ip_align(adapter->netdev,
							rx_ring->rx_buf_len);
1029 1030 1031 1032
			if (!skb) {
				adapter->alloc_rx_buff_failed++;
				goto no_buffers;
			}
1033 1034
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1035
			bi->skb = skb;
1036
		}
1037

1038 1039
		if (!bi->dma) {
			bi->dma = dma_map_single(&pdev->dev,
1040
						 skb->data,
1041
						 rx_ring->rx_buf_len,
1042
						 DMA_FROM_DEVICE);
1043 1044 1045 1046 1047
			if (dma_mapping_error(&pdev->dev, bi->dma)) {
				adapter->alloc_rx_buff_failed++;
				bi->dma = 0;
				goto no_buffers;
			}
1048
		}
1049

1050
		if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
			if (!bi->page) {
				bi->page = netdev_alloc_page(adapter->netdev);
				if (!bi->page) {
					adapter->alloc_rx_page_failed++;
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
				bi->page_dma = dma_map_page(&pdev->dev,
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
				if (dma_mapping_error(&pdev->dev,
						      bi->page_dma)) {
					adapter->alloc_rx_page_failed++;
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1077 1078
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1079
		} else {
1080
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1081
			rx_desc->read.hdr_addr = 0;
1082 1083 1084 1085 1086 1087
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1088

1089 1090 1091
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1092
		ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
1093 1094 1095
	}
}

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
{
	return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
}

static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
{
	return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
}

A
Alexander Duyck 已提交
1106 1107 1108
static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
{
	return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1109 1110
		IXGBE_RXDADV_RSCCNT_MASK) >>
		IXGBE_RXDADV_RSCCNT_SHIFT;
A
Alexander Duyck 已提交
1111 1112 1113 1114 1115
}

/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
1116
 * @count: pointer to number of packets coalesced in this context
A
Alexander Duyck 已提交
1117 1118 1119 1120 1121
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1122
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
1123
							u64 *count)
A
Alexander Duyck 已提交
1124 1125 1126 1127 1128 1129 1130 1131
{
	unsigned int frag_list_size = 0;

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1132
		*count += 1;
A
Alexander Duyck 已提交
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
	return skb;
}

1143 1144
struct ixgbe_rsc_cb {
	dma_addr_t dma;
1145
	bool delay_unmap;
1146 1147 1148 1149
};

#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)

H
Herbert Xu 已提交
1150
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1151 1152
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1153
{
H
Herbert Xu 已提交
1154
	struct ixgbe_adapter *adapter = q_vector->adapter;
1155 1156 1157 1158
	struct pci_dev *pdev = adapter->pdev;
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
A
Alexander Duyck 已提交
1159
	unsigned int i, rsc_count = 0;
1160
	u32 len, staterr;
1161 1162
	u16 hdr_info;
	bool cleaned = false;
1163
	int cleaned_count = 0;
1164
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1165 1166 1167
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1168 1169

	i = rx_ring->next_to_clean;
1170
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1171 1172 1173 1174
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
	rx_buffer_info = &rx_ring->rx_buffer_info[i];

	while (staterr & IXGBE_RXD_STAT_DD) {
1175
		u32 upper_len = 0;
1176 1177 1178 1179
		if (*work_done >= work_to_do)
			break;
		(*work_done)++;

1180
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1181
		if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
1182 1183
			hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
			len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1184
			       IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1185
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1186 1187 1188
			if ((len > IXGBE_RX_HDR_SIZE) ||
			    (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
				len = IXGBE_RX_HDR_SIZE;
1189
		} else {
1190
			len = le16_to_cpu(rx_desc->wb.upper.length);
1191
		}
1192 1193 1194

		cleaned = true;
		skb = rx_buffer_info->skb;
J
Jesse Brandeburg 已提交
1195
		prefetch(skb->data);
1196 1197
		rx_buffer_info->skb = NULL;

1198
		if (rx_buffer_info->dma) {
1199 1200
			if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
			    (!(staterr & IXGBE_RXD_STAT_EOP)) &&
1201
				 (!(skb->prev))) {
1202 1203 1204 1205 1206 1207 1208
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1209
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1210
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1211
			} else {
1212
				dma_unmap_single(&pdev->dev,
1213 1214 1215
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1216
			}
J
Jesse Brandeburg 已提交
1217
			rx_buffer_info->dma = 0;
1218 1219 1220 1221
			skb_put(skb, len);
		}

		if (upper_len) {
1222 1223
			dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
1224 1225
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1226 1227 1228
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1229 1230 1231 1232 1233 1234

			if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
			    (page_count(rx_buffer_info->page) != 1))
				rx_buffer_info->page = NULL;
			else
				get_page(rx_buffer_info->page);
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1245
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1246 1247
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1248

1249
		if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
A
Alexander Duyck 已提交
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
			rsc_count = ixgbe_get_rsc_count(rx_desc);

		if (rsc_count) {
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1260
		if (staterr & IXGBE_RXD_STAT_EOP) {
A
Alexander Duyck 已提交
1261
			if (skb->prev)
1262 1263
				skb = ixgbe_transform_rsc_queue(skb,
								&(rx_ring->rsc_count));
1264
			if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
1265
				if (IXGBE_RSC_CB(skb)->delay_unmap) {
1266 1267
					dma_unmap_single(&pdev->dev,
							 IXGBE_RSC_CB(skb)->dma,
1268
							 rx_ring->rx_buf_len,
1269
							 DMA_FROM_DEVICE);
1270
					IXGBE_RSC_CB(skb)->dma = 0;
1271
					IXGBE_RSC_CB(skb)->delay_unmap = false;
1272
				}
1273
				if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
1274 1275
					rx_ring->rsc_count +=
						skb_shinfo(skb)->nr_frags;
1276 1277 1278 1279
				else
					rx_ring->rsc_count++;
				rx_ring->rsc_flush++;
			}
E
Eric Dumazet 已提交
1280
			u64_stats_update_begin(&rx_ring->syncp);
1281 1282
			rx_ring->stats.packets++;
			rx_ring->stats.bytes += skb->len;
E
Eric Dumazet 已提交
1283
			u64_stats_update_end(&rx_ring->syncp);
1284
		} else {
1285
			if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
A
Alexander Duyck 已提交
1286 1287 1288 1289 1290 1291 1292 1293
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
J
Jesse Brandeburg 已提交
1294
			rx_ring->non_eop_descs++;
1295 1296 1297 1298 1299 1300 1301 1302
			goto next_desc;
		}

		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
			dev_kfree_skb_irq(skb);
			goto next_desc;
		}

1303
		ixgbe_rx_checksum(adapter, rx_desc, skb);
1304 1305 1306 1307 1308

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1309
		skb->protocol = eth_type_trans(skb, adapter->netdev);
1310 1311
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1312 1313 1314
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1315
				goto next_desc;
1316
		}
1317
#endif /* IXGBE_FCOE */
1318
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330

next_desc:
		rx_desc->wb.upper.status_error = 0;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
A
Alexander Duyck 已提交
1331
		rx_buffer_info = &rx_ring->rx_buffer_info[i];
1332 1333

		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1334 1335
	}

1336 1337 1338 1339 1340 1341
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
		ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

		mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1357 1358 1359
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;

1360 1361 1362
	return cleaned;
}

1363
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1364 1365 1366 1367 1368 1369 1370 1371 1372
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1373 1374 1375
	struct ixgbe_q_vector *q_vector;
	int i, j, q_vectors, v_idx, r_idx;
	u32 mask;
1376

1377
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1378

1379 1380
	/*
	 * Populate the IVAR table and set the ITR values to the
1381 1382 1383
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1384
		q_vector = adapter->q_vector[v_idx];
1385
		/* XXX for_each_set_bit(...) */
1386
		r_idx = find_first_bit(q_vector->rxr_idx,
1387
				       adapter->num_rx_queues);
1388 1389

		for (i = 0; i < q_vector->rxr_count; i++) {
1390
			j = adapter->rx_ring[r_idx]->reg_idx;
1391
			ixgbe_set_ivar(adapter, 0, j, v_idx);
1392
			r_idx = find_next_bit(q_vector->rxr_idx,
1393 1394
					      adapter->num_rx_queues,
					      r_idx + 1);
1395 1396
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1397
				       adapter->num_tx_queues);
1398 1399

		for (i = 0; i < q_vector->txr_count; i++) {
1400
			j = adapter->tx_ring[r_idx]->reg_idx;
1401
			ixgbe_set_ivar(adapter, 1, j, v_idx);
1402
			r_idx = find_next_bit(q_vector->txr_idx,
1403 1404
					      adapter->num_tx_queues,
					      r_idx + 1);
1405 1406 1407
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1408 1409
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1410
		else if (q_vector->rxr_count)
1411 1412
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1413

1414
		ixgbe_write_eitr(q_vector);
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1430 1431
	}

1432 1433
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1434
			       v_idx);
1435 1436
	else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1437 1438
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1439
	/* set up to autoclear timer, and the vectors */
1440
	mask = IXGBE_EIMS_ENABLE_MASK;
1441 1442 1443 1444 1445 1446
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1447
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1448 1449
}

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1476 1477
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1517 1518
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1519
 * @q_vector: structure containing interrupt and ring information
1520 1521 1522 1523 1524
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1525
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1526
{
1527
	struct ixgbe_adapter *adapter = q_vector->adapter;
1528
	struct ixgbe_hw *hw = &adapter->hw;
1529 1530 1531
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1532 1533 1534 1535
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
	} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1536 1537 1538 1539 1540 1541 1542 1543 1544
		/*
		 * 82599 can support a value of zero, so allow it for
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1545 1546 1547 1548 1549 1550 1551 1552 1553
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1554 1555 1556 1557 1558
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
	u32 new_itr;
	u8 current_itr, ret_itr;
1559
	int i, r_idx;
1560 1561 1562 1563
	struct ixgbe_ring *rx_ring, *tx_ring;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1564
		tx_ring = adapter->tx_ring[r_idx];
1565
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1566 1567 1568
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1569 1570
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1571
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1572
				    q_vector->tx_itr - 1 : ret_itr);
1573
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1574
				      r_idx + 1);
1575 1576 1577 1578
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1579
		rx_ring = adapter->rx_ring[r_idx];
1580
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1581 1582 1583
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1584 1585
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1586
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1587
				    q_vector->rx_itr - 1 : ret_itr);
1588
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1589
				      r_idx + 1);
1590 1591
	}

1592
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1609 1610
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
1611 1612 1613

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1614 1615

		ixgbe_write_eitr(q_vector);
1616 1617 1618
	}
}

1619 1620 1621 1622 1623 1624 1625
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
1626 1627
						     struct ixgbe_adapter,
						     check_overtemp_task);
1628 1629 1630
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_T3_LOM: {
		u32 autoneg;
		bool link_up = false;

		if (hw->mac.ops.check_link)
			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

		if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
		    (eicr & IXGBE_EICR_LSC))
			/* Check if this is due to overtemp */
			if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
				break;
		return;
	}
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1651
			return;
1652
		break;
1653
	}
1654 1655 1656 1657 1658 1659
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
	/* write to clear the interrupt */
	IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1660 1661
}

1662 1663 1664 1665 1666 1667
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1668
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1669 1670 1671 1672
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1673

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
		schedule_work(&adapter->multispeed_fiber_task);
	} else if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
		schedule_work(&adapter->sfp_config_module_task);
	} else {
		/* Interrupt isn't for us... */
		return;
	}
}

1692 1693 1694 1695 1696 1697 1698 1699 1700
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1701
		IXGBE_WRITE_FLUSH(hw);
1702 1703 1704 1705
		schedule_work(&adapter->watchdog_task);
	}
}

1706 1707 1708 1709 1710
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1721

1722 1723
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1724

1725 1726 1727
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1728 1729
	if (hw->mac.type == ixgbe_mac_82598EB)
		ixgbe_check_fan_failure(adapter, eicr);
1730

1731
	if (hw->mac.type == ixgbe_mac_82599EB) {
1732
		ixgbe_check_sfp_event(adapter, eicr);
1733 1734 1735 1736
		adapter->interrupt_event = eicr;
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
			schedule_work(&adapter->check_overtemp_task);
1737 1738 1739 1740 1741 1742 1743 1744 1745

		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1746
							    adapter->tx_ring[i];
1747
				if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
1748
						       &tx_ring->reinit_state))
1749 1750 1751 1752
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
	}
1753 1754
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1755 1756 1757 1758

	return IRQ_HANDLED;
}

1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1777
					    u64 qmask)
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
	}
	/* skip the flush */
}

1793 1794
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
1795 1796
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1797
	struct ixgbe_ring     *tx_ring;
1798 1799 1800 1801 1802 1803 1804
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1805
		tx_ring = adapter->tx_ring[r_idx];
1806 1807
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
1808
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1809
				      r_idx + 1);
1810
	}
1811

1812
	/* EIAM disabled interrupts (on this vector) for us */
1813 1814
	napi_schedule(&q_vector->napi);

1815 1816 1817
	return IRQ_HANDLED;
}

1818 1819 1820 1821 1822
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
1823 1824
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
1825 1826
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1827
	struct ixgbe_ring  *rx_ring;
1828
	int r_idx;
1829
	int i;
1830 1831

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1832
	for (i = 0;  i < q_vector->rxr_count; i++) {
1833
		rx_ring = adapter->rx_ring[r_idx];
1834 1835 1836
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1837
				      r_idx + 1);
1838 1839
	}

1840 1841 1842 1843
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

	/* disable interrupts on this vector only */
1844
	/* EIAM disabled interrupts (on this vector) for us */
1845
	napi_schedule(&q_vector->napi);
1846 1847 1848 1849 1850 1851

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1863
		ring = adapter->tx_ring[r_idx];
1864 1865 1866
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1867
				      r_idx + 1);
1868 1869 1870 1871
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1872
		ring = adapter->rx_ring[r_idx];
1873 1874 1875
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1876
				      r_idx + 1);
1877 1878
	}

1879
	/* EIAM disabled interrupts (on this vector) for us */
1880
	napi_schedule(&q_vector->napi);
1881 1882 1883 1884

	return IRQ_HANDLED;
}

1885 1886 1887 1888 1889
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
1890 1891
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
1892
 **/
1893 1894
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
1895
	struct ixgbe_q_vector *q_vector =
1896
			       container_of(napi, struct ixgbe_q_vector, napi);
1897
	struct ixgbe_adapter *adapter = q_vector->adapter;
1898
	struct ixgbe_ring *rx_ring = NULL;
1899
	int work_done = 0;
1900
	long r_idx;
1901

1902
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1903
	rx_ring = adapter->rx_ring[r_idx];
1904
#ifdef CONFIG_IXGBE_DCA
1905
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1906
		ixgbe_update_rx_dca(adapter, rx_ring);
1907
#endif
1908

H
Herbert Xu 已提交
1909
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
1910

1911 1912
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
1913
		napi_complete(napi);
1914
		if (adapter->rx_itr_setting & 1)
1915
			ixgbe_set_itr_msix(q_vector);
1916
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
1917
			ixgbe_irq_enable_queues(adapter,
1918
						((u64)1 << q_vector->v_idx));
1919 1920 1921 1922 1923
	}

	return work_done;
}

1924
/**
1925
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
1926 1927 1928 1929 1930 1931
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
1932
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
1933 1934
{
	struct ixgbe_q_vector *q_vector =
1935
			       container_of(napi, struct ixgbe_q_vector, napi);
1936
	struct ixgbe_adapter *adapter = q_vector->adapter;
1937
	struct ixgbe_ring *ring = NULL;
1938 1939
	int work_done = 0, i;
	long r_idx;
1940 1941 1942 1943
	bool tx_clean_complete = true;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1944
		ring = adapter->tx_ring[r_idx];
1945 1946 1947 1948 1949 1950
#ifdef CONFIG_IXGBE_DCA
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			ixgbe_update_tx_dca(adapter, ring);
#endif
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1951
				      r_idx + 1);
1952
	}
1953 1954 1955 1956 1957 1958 1959

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1960
		ring = adapter->rx_ring[r_idx];
1961
#ifdef CONFIG_IXGBE_DCA
1962
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1963
			ixgbe_update_rx_dca(adapter, ring);
1964
#endif
1965
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
1966
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1967
				      r_idx + 1);
1968 1969 1970
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1971
	ring = adapter->rx_ring[r_idx];
1972
	/* If all Rx work done, exit the polling mode */
1973
	if (work_done < budget) {
1974
		napi_complete(napi);
1975
		if (adapter->rx_itr_setting & 1)
1976 1977
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
1978
			ixgbe_irq_enable_queues(adapter,
1979
						((u64)1 << q_vector->v_idx));
1980 1981 1982 1983 1984
		return 0;
	}

	return work_done;
}
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
1997
			       container_of(napi, struct ixgbe_q_vector, napi);
1998 1999 2000 2001 2002 2003
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2004
	tx_ring = adapter->tx_ring[r_idx];
2005 2006 2007 2008 2009 2010 2011 2012
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_tx_dca(adapter, tx_ring);
#endif

	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2013
	/* If all Tx work done, exit the polling mode */
2014 2015
	if (work_done < budget) {
		napi_complete(napi);
2016
		if (adapter->tx_itr_setting & 1)
2017 2018
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2019 2020
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2021 2022 2023 2024 2025
	}

	return work_done;
}

2026
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2027
				     int r_idx)
2028
{
2029 2030 2031 2032
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2033 2034 2035
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2036
				     int t_idx)
2037
{
2038 2039 2040 2041
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2042 2043
}

2044
/**
2045 2046 2047
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
 * @vectors: allotted vector count for descriptor rings
2048
 *
2049 2050 2051 2052 2053
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2054
 **/
2055
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
2056
				      int vectors)
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
{
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2069

2070 2071 2072 2073 2074 2075 2076
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
	if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2077

2078 2079
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2080 2081

		goto out;
2082
	}
2083

2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
	for (i = v_start; i < vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
	}
	for (i = v_start; i < vectors; i++) {
		tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2104 2105 2106
		}
	}

2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2123
	int ri = 0, ti = 0;
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* Map the Tx/Rx rings to the vectors we were allotted. */
	err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
	if (err)
		goto out;

#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
2134 2135
			 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
			 &ixgbe_msix_clean_many)
2136
	for (vector = 0; vector < q_vectors; vector++) {
2137
		handler = SET_HANDLER(adapter->q_vector[vector]);
R
Robert Olsson 已提交
2138

2139
		if (handler == &ixgbe_msix_clean_rx) {
R
Robert Olsson 已提交
2140 2141
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "rx", ri++);
2142
		} else if (handler == &ixgbe_msix_clean_tx) {
R
Robert Olsson 已提交
2143 2144
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "tx", ti++);
2145
		} else
R
Robert Olsson 已提交
2146 2147 2148
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "TxRx", vector);

2149
		err = request_irq(adapter->msix_entries[vector].vector,
2150 2151
				  handler, 0, adapter->name[vector],
				  adapter->q_vector[vector]);
2152
		if (err) {
2153
			e_err(probe, "request_irq failed for MSIX interrupt "
2154
			      "Error: %d\n", err);
2155
			goto free_queue_irqs;
2156 2157 2158
		}
	}

2159 2160
	sprintf(adapter->name[vector], "%s:lsc", netdev->name);
	err = request_irq(adapter->msix_entries[vector].vector,
2161
			  ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
2162
	if (err) {
2163
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2164
		goto free_queue_irqs;
2165 2166 2167 2168
	}

	return 0;

2169 2170 2171
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2172
			 adapter->q_vector[i]);
2173 2174
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2175 2176
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
2177
out:
2178 2179 2180
	return err;
}

2181 2182
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2183
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2184 2185
	u8 current_itr;
	u32 new_itr = q_vector->eitr;
2186 2187
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2188

2189
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2190 2191 2192
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2193
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2194 2195 2196
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2197

2198
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2216 2217
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
2218 2219 2220

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
2221 2222

		ixgbe_write_eitr(q_vector);
2223 2224 2225
	}
}

2226 2227 2228 2229
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2230 2231
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2232 2233
{
	u32 mask;
2234 2235

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2236 2237
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2238 2239
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2240
	if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
2241
		mask |= IXGBE_EIMS_ECC;
2242 2243
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2244 2245
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2246
	}
2247 2248 2249
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2250

2251
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2252 2253 2254 2255
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2256 2257 2258 2259 2260

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2261
}
2262

2263
/**
2264
 * ixgbe_intr - legacy mode Interrupt Handler
2265 2266 2267 2268 2269 2270 2271 2272
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2273
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2274 2275
	u32 eicr;

2276
	/*
2277
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2278 2279 2280 2281
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2282 2283 2284
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2285
	if (!eicr) {
2286 2287
		/*
		 * shared interrupt alert!
2288
		 * make sure interrupts are enabled because the read will
2289 2290 2291 2292 2293 2294
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2295
		return IRQ_NONE;	/* Not our interrupt */
2296
	}
2297

2298 2299
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2300

2301 2302 2303
	if (hw->mac.type == ixgbe_mac_82599EB)
		ixgbe_check_sfp_event(adapter, eicr);

2304
	ixgbe_check_fan_failure(adapter, eicr);
2305 2306 2307
	if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
		schedule_work(&adapter->check_overtemp_task);
2308

2309
	if (napi_schedule_prep(&(q_vector->napi))) {
2310 2311 2312 2313
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2314
		/* would disable interrupts here but EIAM disabled it */
2315
		__napi_schedule(&(q_vector->napi));
2316 2317
	}

2318 2319 2320 2321 2322 2323 2324 2325
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2326 2327 2328
	return IRQ_HANDLED;
}

2329 2330 2331 2332 2333
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2334
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2335 2336 2337 2338 2339 2340 2341
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2342 2343 2344 2345 2346 2347 2348
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2349
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2350 2351
{
	struct net_device *netdev = adapter->netdev;
2352
	int err;
2353

2354 2355 2356
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2357
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2358
				  netdev->name, netdev);
2359
	} else {
2360
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2361
				  netdev->name, netdev);
2362 2363 2364
	}

	if (err)
2365
		e_err(probe, "request_irq failed, Error %d\n", err);
2366 2367 2368 2369 2370 2371 2372 2373 2374

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2375
		int i, q_vectors;
2376

2377 2378 2379
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2380 2381
		free_irq(adapter->msix_entries[i].vector, netdev);

2382 2383 2384
		i--;
		for (; i >= 0; i--) {
			free_irq(adapter->msix_entries[i].vector,
2385
				 adapter->q_vector[i]);
2386 2387 2388 2389 2390
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2391 2392 2393
	}
}

2394 2395 2396 2397 2398 2399
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2400 2401 2402 2403 2404
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
	} else {
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2405
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2406 2407
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2419 2420 2421 2422 2423 2424 2425 2426
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2427
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2428
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2429

2430 2431
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2432 2433 2434 2435

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2436
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2437 2438
}

2439 2440 2441 2442 2443 2444 2445
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2446 2447
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2448 2449 2450
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2451 2452
	int wait_loop = 10;
	u32 txdctl;
2453 2454
	u16 reg_idx = ring->reg_idx;

2455 2456 2457 2458 2459 2460
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2461
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2462
			(tdba & DMA_BIT_MASK(32)));
2463 2464 2465 2466 2467 2468 2469 2470
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
	ring->head = IXGBE_TDH(reg_idx);
	ring->tail = IXGBE_TDT(reg_idx);

2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
	set_bit(__IXGBE_FDIR_INIT_DONE, &ring->reinit_state);

	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
		msleep(1);
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2503 2504
}

2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2544
/**
2545
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2546 2547 2548 2549 2550 2551
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2552 2553
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2554
	u32 i;
2555

2556 2557 2558 2559 2560 2561 2562 2563 2564
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2565
	/* Setup the HW Tx Head and Tail descriptor pointers */
2566 2567
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2568 2569
}

2570
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2571

2572
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2573
				   struct ixgbe_ring *rx_ring)
2574 2575
{
	u32 srrctl;
2576
	int index;
2577
	struct ixgbe_ring_feature *feature = adapter->ring_feature;
2578

2579 2580 2581
	index = rx_ring->reg_idx;
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		unsigned long mask;
2582
		mask = (unsigned long) feature[RING_F_RSS].mask;
2583
		index = index & mask;
2584 2585 2586 2587 2588
	}
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2589 2590
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2591

2592 2593 2594
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

2595
	if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
2596 2597 2598 2599 2600
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2601 2602
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2603 2604
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2605 2606
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2607

2608 2609
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
}
2610

2611
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2612
{
2613 2614
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2615 2616
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2617 2618 2619
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2620 2621
	int mask;

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2636

2637 2638 2639 2640 2641 2642 2643 2644 2645
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2646
#ifdef CONFIG_IXGBE_DCB
2647
					 | IXGBE_FLAG_DCB_ENABLED
2648
#endif
2649 2650
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2651 2652 2653 2654 2655

	switch (mask) {
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2656 2657 2658
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2659 2660 2661 2662 2663 2664 2665 2666 2667
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
	default:
		break;
	}

2668 2669 2670 2671 2672 2673 2674
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2675 2676
}

2677 2678 2679 2680 2681
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2682 2683
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *ring)
2684 2685 2686
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2687
	int rx_buf_len;
2688 2689 2690 2691
	u16 reg_idx = ring->reg_idx;

	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		return;
2692

2693 2694
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2695 2696 2697 2698 2699 2700
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
2701
	if (ring->flags & IXGBE_RING_RX_PS_ENABLED) {
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2719
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2720 2721
}

2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int reg_idx = ring->reg_idx;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
		msleep(1);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

2774 2775
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2776 2777 2778
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
2779
	u32 rxdctl;
2780 2781
	u16 reg_idx = ring->reg_idx;

2782 2783 2784 2785 2786 2787
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
			rxdctl & ~IXGBE_RXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2788 2789 2790 2791 2792 2793 2794 2795
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
	ring->head = IXGBE_RDH(reg_idx);
	ring->tail = IXGBE_RDT(reg_idx);
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
	ixgbe_alloc_rx_buffers(adapter, ring, IXGBE_DESC_UNUSED(ring));
2818 2819
}

2820 2821 2822 2823 2824 2825 2826
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2827 2828
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
2829
		      IXGBE_PSRTYPE_L2HDR |
2830
		      IXGBE_PSRTYPE_IPV6HDR;
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
}

2885
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
2886 2887 2888 2889
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2890
	int rx_buf_len;
2891 2892 2893
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
2894

2895
	/* Decide whether to use packet split mode or not */
2896 2897 2898
	/* Do not use packet split if we're in SR-IOV Mode */
	if (!adapter->num_vfs)
		adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2899 2900 2901

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
2902
		rx_buf_len = IXGBE_RX_HDR_SIZE;
2903
	} else {
2904
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
2905
		    (netdev->mtu <= ETH_DATA_LEN))
2906
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
2907
		else
2908
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
2909 2910
	}

2911
#ifdef IXGBE_FCOE
2912 2913 2914 2915
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2916

2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2930

2931 2932 2933 2934
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
2935
	for (i = 0; i < adapter->num_rx_queues; i++) {
2936
		rx_ring = adapter->rx_ring[i];
2937
		rx_ring->rx_buf_len = rx_buf_len;
2938

2939 2940
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
			rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
2941 2942
		else
			rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2943

2944
#ifdef IXGBE_FCOE
2945
		if (netdev->features & NETIF_F_FCOE_MTU) {
2946 2947
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
2948 2949 2950 2951
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
				rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
2952
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
2953
			}
2954 2955
		}
#endif /* IXGBE_FCOE */
2956 2957 2958 2959
	}

}

2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3013
	ixgbe_setup_rdrxctl(adapter);
3014

3015
	/* Program registers for the distribution of queues */
3016 3017
	ixgbe_setup_mrqc(adapter);

3018 3019
	ixgbe_set_uta(adapter);

3020 3021 3022 3023 3024 3025 3026
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3027 3028
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3029

3030 3031 3032 3033 3034 3035 3036
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3037 3038
}

3039 3040 3041 3042
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3043
	int pool_ndx = adapter->num_vfs;
3044 3045

	/* add VID to filter table */
3046
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3047
	set_bit(vid, adapter->active_vlans);
3048 3049 3050 3051 3052 3053
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3054
	int pool_ndx = adapter->num_vfs;
3055 3056

	/* remove VID from filter table */
3057
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3058
	clear_bit(vid, adapter->active_vlans);
3059 3060
}

3061 3062 3063 3064 3065 3066 3067
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3098 3099 3100 3101
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3102 3103
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3120
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3121 3122
 * @adapter: driver data
 */
3123
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3124 3125
{
	struct ixgbe_hw *hw = &adapter->hw;
3126
	u32 vlnctrl;
3127 3128 3129 3130
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3131 3132
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3148 3149
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3150
	u16 vid;
3151

3152 3153 3154 3155
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3156 3157
}

3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
	unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3200
/**
3201
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3202 3203
 * @netdev: network interface device structure
 *
3204 3205 3206 3207
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3208
 **/
3209
void ixgbe_set_rx_mode(struct net_device *netdev)
3210 3211 3212
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3213 3214
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3215 3216 3217 3218 3219

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3220 3221 3222 3223 3224
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3225 3226 3227
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3228
	if (netdev->flags & IFF_PROMISC) {
3229
		hw->addr_ctrl.user_set_promisc = true;
3230
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3231
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3232 3233
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3234
	} else {
3235 3236
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3237 3238 3239 3240 3241 3242 3243 3244 3245
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
			 * then we should just turn on promiscous mode so
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3246
		}
3247
		ixgbe_vlan_filter_enable(adapter);
3248
		hw->addr_ctrl.user_set_promisc = false;
3249 3250 3251 3252 3253 3254 3255 3256 3257 3258
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
		 * unicast promiscous mode
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3259 3260
	}

3261
	if (adapter->num_vfs) {
3262
		ixgbe_restore_vf_multicasts(adapter);
3263 3264 3265 3266 3267 3268 3269
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3270 3271 3272 3273 3274

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3275 3276
}

3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3288
		struct napi_struct *napi;
3289
		q_vector = adapter->q_vector[q_idx];
3290
		napi = &q_vector->napi;
3291 3292 3293 3294 3295 3296 3297 3298
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3299 3300

		napi_enable(napi);
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3315
		q_vector = adapter->q_vector[q_idx];
3316 3317 3318 3319
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3320
#ifdef CONFIG_IXGBE_DCB
3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3332
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3333
	u32 txdctl;
3334 3335
	int i, j;

3336 3337 3338 3339 3340 3341 3342 3343 3344
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3345 3346 3347 3348 3349
#ifdef CONFIG_FCOE
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif

3350
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3351
					DCB_TX_CONFIG);
3352
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3353
					DCB_RX_CONFIG);
3354 3355 3356 3357 3358

	/* reconfigure the hardware */
	ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);

	for (i = 0; i < adapter->num_tx_queues; i++) {
3359
		j = adapter->tx_ring[i]->reg_idx;
3360 3361 3362 3363 3364 3365
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
	}
	/* Enable VLAN tag insert/strip */
3366
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3367

3368 3369 3370 3371
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
}

#endif
3372 3373 3374
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3375
	struct ixgbe_hw *hw = &adapter->hw;
3376 3377
	int i;

J
Jeff Kirsher 已提交
3378
#ifdef CONFIG_IXGBE_DCB
3379
	ixgbe_configure_dcb(adapter);
3380
#endif
3381

3382 3383 3384
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3385 3386 3387 3388 3389
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3390 3391
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3392
			adapter->tx_ring[i]->atr_sample_rate =
3393
						       adapter->atr_sample_rate;
3394 3395 3396 3397
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3398
	ixgbe_configure_virtualization(adapter);
3399

3400 3401 3402 3403
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3404 3405 3406 3407 3408 3409 3410
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3411 3412 3413 3414
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3415 3416 3417 3418 3419 3420
		return true;
	default:
		return false;
	}
}

3421
/**
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

		if (hw->phy.multispeed_fiber) {
			/*
			 * In multispeed fiber setups, the device may not have
			 * had a physical connection when the driver loaded.
			 * If that's the case, the initial link configuration
			 * couldn't get the MAC into 10G or 1G mode, so we'll
			 * never have a link status change interrupt fire.
			 * We need to try and force an autonegotiation
			 * session, then bring up link.
			 */
			hw->mac.ops.setup_sfp(hw);
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
				schedule_work(&adapter->multispeed_fiber_task);
		} else {
			/*
			 * Direct Attach Cu and non-multispeed fiber modules
			 * still need to be configured properly prior to
			 * attempting link.
			 */
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
				schedule_work(&adapter->sfp_config_module_task);
		}
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3455 3456 3457 3458
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3459
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3460 3461
{
	u32 autoneg;
3462
	bool negotiation, link_up = false;
3463 3464 3465 3466 3467 3468 3469 3470 3471
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

	if (hw->mac.ops.get_link_capabilities)
3472 3473
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3474 3475 3476
	if (ret)
		goto link_cfg_out;

3477 3478
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3479 3480 3481 3482
link_cfg_out:
	return ret;
}

3483
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3484 3485
{
	struct ixgbe_hw *hw = &adapter->hw;
3486
	u32 gpie = 0;
3487

3488
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3489 3490 3491
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		default:
		case ixgbe_mac_82599EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3507 3508 3509 3510
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3511

3512 3513 3514 3515 3516 3517
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3518 3519
	}

3520 3521
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3522 3523
		gpie |= IXGBE_SDP1_GPIEN;

3524
	if (hw->mac.type == ixgbe_mac_82599EB)
3525 3526
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3539

3540 3541 3542 3543 3544
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3545 3546 3547 3548
	/* enable the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.enable_tx_laser(hw);

3549
	clear_bit(__IXGBE_DOWN, &adapter->state);
3550 3551 3552 3553
	ixgbe_napi_enable_all(adapter);

	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3554
	ixgbe_irq_enable(adapter, true, true);
3555

3556 3557 3558 3559 3560 3561 3562
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3563
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3564 3565
	}

3566 3567
	/*
	 * For hot-pluggable SFP+ devices, a new SFP+ module may have
3568 3569 3570
	 * arrived before interrupts were enabled but after probe.  Such
	 * devices wouldn't have their type identified yet. We need to
	 * kick off the SFP+ module setup first, then try to bring up link.
3571 3572 3573
	 * If we're not hot-pluggable SFP+, we just need to configure link
	 * and bring it up.
	 */
3574 3575 3576
	if (hw->phy.type == ixgbe_phy_unknown) {
		err = hw->phy.ops.identify(hw);
		if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
3577 3578 3579 3580
			/*
			 * Take the device down and schedule the sfp tasklet
			 * which will unregister_netdev and log it.
			 */
3581
			ixgbe_down(adapter);
3582
			schedule_work(&adapter->sfp_config_module_task);
3583 3584
			return err;
		}
3585 3586 3587 3588 3589 3590 3591
	}

	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
3592
			e_err(probe, "link_config FAILED %d\n", err);
3593
	}
3594

3595
	/* enable transmits */
3596
	netif_tx_start_all_queues(adapter->netdev);
3597

3598 3599
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3600 3601
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3602
	mod_timer(&adapter->watchdog_timer, jiffies);
3603 3604 3605 3606 3607 3608

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3609 3610 3611
	return 0;
}

3612 3613 3614 3615 3616 3617
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
		msleep(1);
	ixgbe_down(adapter);
3618 3619 3620 3621 3622 3623 3624 3625
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3626 3627 3628 3629
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3640
	struct ixgbe_hw *hw = &adapter->hw;
3641 3642 3643
	int err;

	err = hw->mac.ops.init_hw(hw);
3644 3645 3646 3647 3648
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3649
		e_dev_err("master disable timed out\n");
3650
		break;
3651 3652
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3653 3654 3655 3656 3657 3658
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3659
		break;
3660
	default:
3661
		e_dev_err("Hardware Error: %d\n", err);
3662
	}
3663 3664

	/* reprogram the RAR[0] in case user changed it. */
3665 3666
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3667 3668 3669 3670 3671 3672 3673 3674
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @adapter: board private structure
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
3675
				struct ixgbe_ring *rx_ring)
3676 3677 3678 3679 3680
{
	struct pci_dev *pdev = adapter->pdev;
	unsigned long size;
	unsigned int i;

3681 3682 3683
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3684

3685
	/* Free all the Rx ring sk_buffs */
3686 3687 3688 3689 3690
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3691
			dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
3692
					 rx_ring->rx_buf_len,
3693
					 DMA_FROM_DEVICE);
3694 3695 3696
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3697
			struct sk_buff *skb = rx_buffer_info->skb;
3698
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3699 3700
			do {
				struct sk_buff *this = skb;
3701
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3702 3703
					dma_unmap_single(&pdev->dev,
							 IXGBE_RSC_CB(this)->dma,
3704
							 rx_ring->rx_buf_len,
3705
							 DMA_FROM_DEVICE);
3706
					IXGBE_RSC_CB(this)->dma = 0;
3707
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3708
				}
A
Alexander Duyck 已提交
3709 3710 3711
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3712 3713 3714
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3715
		if (rx_buffer_info->page_dma) {
3716 3717
			dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3718 3719
			rx_buffer_info->page_dma = 0;
		}
3720 3721
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3722
		rx_buffer_info->page_offset = 0;
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

3734 3735 3736 3737
	if (rx_ring->head)
		writel(0, adapter->hw.hw_addr + rx_ring->head);
	if (rx_ring->tail)
		writel(0, adapter->hw.hw_addr + rx_ring->tail);
3738 3739 3740 3741 3742 3743 3744 3745
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @adapter: board private structure
 * @tx_ring: ring to be cleaned
 **/
static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
3746
				struct ixgbe_ring *tx_ring)
3747 3748 3749 3750 3751
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
	unsigned int i;

3752 3753 3754
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
3755

3756
	/* Free all the Tx ring sk_buffs */
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;

3771 3772 3773 3774
	if (tx_ring->head)
		writel(0, adapter->hw.hw_addr + tx_ring->head);
	if (tx_ring->tail)
		writel(0, adapter->hw.hw_addr + tx_ring->tail);
3775 3776 3777
}

/**
3778
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3779 3780
 * @adapter: board private structure
 **/
3781
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3782 3783 3784
{
	int i;

3785
	for (i = 0; i < adapter->num_rx_queues; i++)
3786
		ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
3787 3788 3789
}

/**
3790
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3791 3792
 * @adapter: board private structure
 **/
3793
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3794 3795 3796
{
	int i;

3797
	for (i = 0; i < adapter->num_tx_queues; i++)
3798
		ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
3799 3800 3801 3802 3803
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3804
	struct ixgbe_hw *hw = &adapter->hw;
3805
	u32 rxctrl;
3806 3807
	u32 txdctl;
	int i, j;
3808
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3809 3810 3811 3812

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

3813 3814 3815 3816
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
3817

3818 3819
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
3820 3821 3822 3823

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
3824 3825
	}

3826
	/* disable receives */
3827 3828
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3829

3830
	IXGBE_WRITE_FLUSH(hw);
3831 3832
	msleep(10);

3833 3834
	netif_tx_stop_all_queues(netdev);

3835 3836
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
3837
	del_timer_sync(&adapter->watchdog_timer);
3838
	cancel_work_sync(&adapter->watchdog_task);
3839

3840 3841 3842 3843 3844 3845 3846
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

3847 3848 3849 3850 3851 3852 3853 3854 3855
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

3856 3857 3858 3859
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

3860 3861 3862
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

3863 3864
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
3865
		j = adapter->tx_ring[i]->reg_idx;
3866 3867
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
3868
				(txdctl & ~IXGBE_TXDCTL_ENABLE));
3869
	}
3870 3871 3872
	/* Disable the Tx DMA engine on 82599 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
3873 3874
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
3875

3876 3877 3878 3879
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

3880 3881 3882
	/* clear n-tuple filters that are cached */
	ethtool_ntuple_flush(netdev);

3883 3884
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
3885 3886 3887
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

3888
#ifdef CONFIG_IXGBE_DCA
3889
	/* since we reset the hardware DCA settings were cleared */
3890
	ixgbe_setup_dca(adapter);
3891
#endif
3892 3893 3894
}

/**
3895 3896 3897 3898 3899
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
3900
 **/
3901
static int ixgbe_poll(struct napi_struct *napi, int budget)
3902
{
3903
	struct ixgbe_q_vector *q_vector =
3904
				container_of(napi, struct ixgbe_q_vector, napi);
3905
	struct ixgbe_adapter *adapter = q_vector->adapter;
3906
	int tx_clean_complete, work_done = 0;
3907

3908
#ifdef CONFIG_IXGBE_DCA
3909
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
3910 3911
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
3912 3913 3914
	}
#endif

3915 3916
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
3917

3918
	if (!tx_clean_complete)
3919 3920
		work_done = budget;

3921 3922
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
3923
		napi_complete(napi);
3924
		if (adapter->rx_itr_setting & 1)
3925
			ixgbe_set_itr(adapter);
3926
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
3927
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
	schedule_work(&adapter->reset_task);
}

static void ixgbe_reset_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter;
	adapter = container_of(work, struct ixgbe_adapter, reset_task);

3949 3950 3951 3952 3953
	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

3954 3955
	adapter->tx_timeout_count++;

3956 3957
	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
3958
	ixgbe_reinit_locked(adapter);
3959 3960
}

3961 3962
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
3963
{
3964
	bool ret = false;
3965
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
3966

3967 3968 3969 3970 3971 3972 3973
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;
3974

3975 3976 3977 3978
	return ret;
}
#endif

3979 3980 3981 3982 3983 3984 3985 3986
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
3987 3988 3989
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
3990
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
3991 3992

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
3993 3994 3995
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
3996 3997 3998
		ret = true;
	} else {
		ret = false;
3999 4000
	}

4001 4002 4003
	return ret;
}

4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4014
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	f->indices = min((int)num_online_cpus(), f->indices);
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4054 4055
		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;
4056 4057
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4058
			e_info(probe, "FCoE enabled with DCB\n");
4059 4060 4061 4062
			ixgbe_set_dcb_queues(adapter);
		}
#endif
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4063
			e_info(probe, "FCoE enabled with RSS\n");
4064 4065 4066 4067 4068
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4069 4070 4071 4072
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4073
		adapter->num_tx_queues += f->indices;
4074 4075 4076 4077 4078 4079 4080 4081

		ret = true;
	}

	return ret;
}

#endif /* IXGBE_FCOE */
4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
/*
 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4106
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4107
{
4108 4109 4110 4111 4112 4113 4114
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4115
		goto done;
4116

4117 4118 4119 4120 4121
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4122 4123
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4124
		goto done;
4125 4126

#endif
4127 4128 4129
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4130
	if (ixgbe_set_rss_queues(adapter))
4131 4132 4133 4134 4135 4136 4137
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4138
	/* Notify the stack of the (possibly) reduced queue counts. */
4139
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4140 4141
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4142 4143
}

4144
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4145
				       int vectors)
4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4164
				      vectors);
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4178 4179
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4180 4181 4182 4183 4184
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4185 4186 4187 4188 4189 4190
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4191
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4192 4193 4194 4195
	}
}

/**
4196
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4197 4198
 * @adapter: board private structure to initialize
 *
4199 4200
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4201
 **/
4202
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4203
{
4204 4205 4206 4207 4208
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4209
			adapter->rx_ring[i]->reg_idx = i;
4210
		for (i = 0; i < adapter->num_tx_queues; i++)
4211
			adapter->tx_ring[i]->reg_idx = i;
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235
		ret = true;
	} else {
		ret = false;
	}

	return ret;
}

#ifdef CONFIG_IXGBE_DCB
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
4236 4237
			/* the number of queues is assumed to be symmetric */
			for (i = 0; i < dcb_i; i++) {
4238 4239
				adapter->rx_ring[i]->reg_idx = i << 3;
				adapter->tx_ring[i]->reg_idx = i << 2;
4240
			}
4241
			ret = true;
4242
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256
			if (dcb_i == 8) {
				/*
				 * Tx TC0 starts at: descriptor queue 0
				 * Tx TC1 starts at: descriptor queue 32
				 * Tx TC2 starts at: descriptor queue 64
				 * Tx TC3 starts at: descriptor queue 80
				 * Tx TC4 starts at: descriptor queue 96
				 * Tx TC5 starts at: descriptor queue 104
				 * Tx TC6 starts at: descriptor queue 112
				 * Tx TC7 starts at: descriptor queue 120
				 *
				 * Rx TC0-TC7 are offset by 16 queues each
				 */
				for (i = 0; i < 3; i++) {
4257 4258
					adapter->tx_ring[i]->reg_idx = i << 5;
					adapter->rx_ring[i]->reg_idx = i << 4;
4259 4260
				}
				for ( ; i < 5; i++) {
4261
					adapter->tx_ring[i]->reg_idx =
4262
								 ((i + 2) << 4);
4263
					adapter->rx_ring[i]->reg_idx = i << 4;
4264 4265
				}
				for ( ; i < dcb_i; i++) {
4266
					adapter->tx_ring[i]->reg_idx =
4267
								 ((i + 8) << 3);
4268
					adapter->rx_ring[i]->reg_idx = i << 4;
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280
				}

				ret = true;
			} else if (dcb_i == 4) {
				/*
				 * Tx TC0 starts at: descriptor queue 0
				 * Tx TC1 starts at: descriptor queue 64
				 * Tx TC2 starts at: descriptor queue 96
				 * Tx TC3 starts at: descriptor queue 112
				 *
				 * Rx TC0-TC3 are offset by 32 queues each
				 */
4281 4282 4283 4284
				adapter->tx_ring[0]->reg_idx = 0;
				adapter->tx_ring[1]->reg_idx = 64;
				adapter->tx_ring[2]->reg_idx = 96;
				adapter->tx_ring[3]->reg_idx = 112;
4285
				for (i = 0 ; i < dcb_i; i++)
4286
					adapter->rx_ring[i]->reg_idx = i << 5;
4287 4288 4289 4290

				ret = true;
			} else {
				ret = false;
4291
			}
4292 4293
		} else {
			ret = false;
4294
		}
4295 4296
	} else {
		ret = false;
4297
	}
4298 4299 4300 4301 4302

	return ret;
}
#endif

4303 4304 4305 4306 4307 4308 4309
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4310
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4311 4312 4313 4314 4315 4316 4317 4318
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4319
			adapter->rx_ring[i]->reg_idx = i;
4320
		for (i = 0; i < adapter->num_tx_queues; i++)
4321
			adapter->tx_ring[i]->reg_idx = i;
4322 4323 4324 4325 4326 4327
		ret = true;
	}

	return ret;
}

4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
4338
	int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
4339 4340 4341 4342 4343 4344
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4345 4346
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;

4347
			ixgbe_cache_ring_dcb(adapter);
4348
			/* find out queues in TC for FCoE */
4349 4350
			fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
			fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
			/*
			 * In 82599, the number of Tx queues for each traffic
			 * class for both 8-TC and 4-TC modes are:
			 * TCs  : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
			 * 8 TCs:  32  32  16  16   8   8   8   8
			 * 4 TCs:  64  64  32  32
			 * We have max 8 queues for FCoE, where 8 the is
			 * FCoE redirection table size. If TC for FCoE is
			 * less than or equal to TC3, we have enough queues
			 * to add max of 8 queues for FCoE, so we start FCoE
			 * tx descriptor from the next one, i.e., reg_idx + 1.
			 * If TC for FCoE is above TC3, implying 8 TC mode,
			 * and we need 8 for FCoE, we have to take all queues
			 * in that traffic class for FCoE.
			 */
			if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
				fcoe_tx_i--;
4368 4369 4370
		}
#endif /* CONFIG_IXGBE_DCB */
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4371 4372 4373 4374 4375 4376
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_cache_ring_fdir(adapter);
			else
				ixgbe_cache_ring_rss(adapter);

4377 4378 4379 4380
			fcoe_rx_i = f->mask;
			fcoe_tx_i = f->mask;
		}
		for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4381 4382
			adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
			adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4383 4384 4385 4386 4387 4388 4389
		}
		ret = true;
	}
	return ret;
}

#endif /* IXGBE_FCOE */
4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4400 4401
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4402 4403 4404 4405 4406 4407
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4422 4423
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4424

4425 4426 4427
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4428 4429 4430 4431 4432
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;

#endif /* IXGBE_FCOE */
4433 4434 4435 4436 4437
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;

#endif
4438 4439 4440
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4441 4442
	if (ixgbe_cache_ring_rss(adapter))
		return;
4443 4444
}

4445 4446 4447 4448 4449
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4450 4451
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4452
 **/
4453
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4454 4455
{
	int i;
4456
	int orig_node = adapter->node;
4457

4458
	for (i = 0; i < adapter->num_tx_queues; i++) {
4459 4460 4461 4462 4463 4464 4465 4466
		struct ixgbe_ring *ring = adapter->tx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4467
				    adapter->node);
4468 4469 4470 4471 4472 4473 4474 4475 4476
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_tx_ring_allocation;
		ring->count = adapter->tx_ring_count;
		ring->queue_index = i;
		ring->numa_node = adapter->node;

		adapter->tx_ring[i] = ring;
4477
	}
4478

4479 4480 4481
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4482
	for (i = 0; i < adapter->num_rx_queues; i++) {
4483 4484 4485 4486 4487 4488 4489 4490
		struct ixgbe_ring *ring = adapter->rx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4491
				    adapter->node);
4492 4493 4494 4495 4496 4497 4498 4499 4500
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_rx_ring_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = i;
		ring->numa_node = adapter->node;

		adapter->rx_ring[i] = ring;
4501 4502
	}

4503 4504 4505
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4506 4507 4508 4509 4510
	ixgbe_cache_ring_register(adapter);

	return 0;

err_rx_ring_allocation:
4511 4512
	for (i = 0; i < adapter->num_tx_queues; i++)
		kfree(adapter->tx_ring[i]);
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
err_tx_ring_allocation:
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4524
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4525
{
4526
	struct ixgbe_hw *hw = &adapter->hw;
4527 4528 4529 4530 4531 4532 4533
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4534
	 * (roughly) the same number of vectors as there are CPU's.
4535 4536
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4537
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4538 4539 4540

	/*
	 * At the same time, hardware can only support a maximum of
4541 4542 4543 4544
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4545
	 */
4546
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4547 4548 4549 4550

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4551
					sizeof(struct msix_entry), GFP_KERNEL);
4552 4553 4554
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4555

4556
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4557

4558 4559 4560
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4561

4562 4563
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4564 4565 4566
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4567 4568 4569
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4570 4571 4572
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4573 4574 4575 4576 4577

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4578 4579 4580
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4581 4582 4583 4584 4585 4586 4587 4588
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int napi_vectors;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		napi_vectors = adapter->num_rx_queues;
4606
		poll = &ixgbe_clean_rxtx_many;
4607 4608 4609 4610 4611 4612 4613
	} else {
		num_q_vectors = 1;
		napi_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4614
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4615
					GFP_KERNEL, adapter->node);
4616 4617
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4618
					   GFP_KERNEL);
4619 4620 4621
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
4622 4623 4624 4625
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
4626
		q_vector->v_idx = q_idx;
4627
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

4656
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4657
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4658
	else
4659 4660 4661 4662 4663
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
4664
		netif_napi_del(&q_vector->napi);
4665 4666 4667 4668
		kfree(q_vector);
	}
}

4669
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4692
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4693 4694 4695 4696
{
	int err;

	/* Number of supported queues */
4697 4698 4699
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4700 4701 4702

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4703
		e_dev_err("Unable to setup interrupt capabilities\n");
4704
		goto err_set_interrupt;
4705 4706
	}

4707 4708
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4709
		e_dev_err("Unable to allocate memory for queue vectors\n");
4710 4711 4712 4713 4714
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4715
		e_dev_err("Unable to allocate memory for queues\n");
4716 4717 4718
		goto err_alloc_queues;
	}

4719
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4720 4721
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4722 4723 4724

	set_bit(__IXGBE_DOWN, &adapter->state);

4725
	return 0;
4726

4727 4728 4729 4730
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4731
err_set_interrupt:
4732 4733 4734
	return err;
}

E
Eric Dumazet 已提交
4735 4736 4737 4738 4739
static void ring_free_rcu(struct rcu_head *head)
{
	kfree(container_of(head, struct ixgbe_ring, rcu));
}

4740 4741 4742 4743 4744 4745 4746 4747 4748
/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
4749 4750 4751 4752 4753 4754 4755
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
4756 4757 4758 4759 4760 4761
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
		call_rcu(&ring->rcu, ring_free_rcu);
4762 4763
		adapter->rx_ring[i] = NULL;
	}
4764 4765 4766

	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
4767 4768
}

D
Donald Skidmore 已提交
4769 4770 4771 4772 4773 4774 4775 4776
/**
 * ixgbe_sfp_timer - worker thread to find a missing module
 * @data: pointer to our adapter struct
 **/
static void ixgbe_sfp_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;

4777 4778
	/*
	 * Do the sfp_timer outside of interrupt context due to the
D
Donald Skidmore 已提交
4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790
	 * delays that sfp+ detection requires
	 */
	schedule_work(&adapter->sfp_task);
}

/**
 * ixgbe_sfp_task - worker thread to find a missing module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
4791 4792
						     struct ixgbe_adapter,
						     sfp_task);
D
Donald Skidmore 已提交
4793 4794 4795 4796 4797
	struct ixgbe_hw *hw = &adapter->hw;

	if ((hw->phy.type == ixgbe_phy_nl) &&
	    (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
		s32 ret = hw->phy.ops.identify_sfp(hw);
4798
		if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
D
Donald Skidmore 已提交
4799 4800 4801
			goto reschedule;
		ret = hw->phy.ops.reset(hw);
		if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
4802 4803 4804 4805
			e_dev_err("failed to initialize because an unsupported "
				  "SFP+ module type was detected.\n");
			e_dev_err("Reload the driver after installing a "
				  "supported module.\n");
D
Donald Skidmore 已提交
4806 4807
			unregister_netdev(adapter->netdev);
		} else {
4808
			e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
D
Donald Skidmore 已提交
4809 4810 4811 4812 4813 4814 4815 4816
		}
		/* don't need this routine any more */
		clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	}
	return;
reschedule:
	if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
		mod_timer(&adapter->sfp_timer,
4817
			  round_jiffies(jiffies + (2 * HZ)));
D
Donald Skidmore 已提交
4818 4819
}

4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4832
	struct net_device *dev = adapter->netdev;
4833
	unsigned int rss;
J
Jeff Kirsher 已提交
4834
#ifdef CONFIG_IXGBE_DCB
4835 4836 4837
	int j;
	struct tc_configuration *tc;
#endif
4838
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4839

4840 4841 4842 4843 4844 4845 4846 4847
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4848 4849 4850 4851
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4852
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
4853 4854 4855
	if (hw->mac.type == ixgbe_mac_82598EB) {
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4856
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4857
	} else if (hw->mac.type == ixgbe_mac_82599EB) {
4858
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4859 4860
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4861 4862
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4863 4864 4865 4866 4867 4868 4869 4870 4871 4872
		if (dev->features & NETIF_F_NTUPLE) {
			/* Flow Director perfect filter enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			adapter->atr_sample_rate = 0;
			spin_lock_init(&adapter->fdir_perfect_lock);
		} else {
			/* Flow Director hash filters enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->atr_sample_rate = 20;
		}
4873
		adapter->ring_feature[RING_F_FDIR].indices =
4874
							 IXGBE_MAX_FDIR_INDICES;
4875
		adapter->fdir_pballoc = 0;
4876
#ifdef IXGBE_FCOE
4877 4878 4879
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4880
#ifdef CONFIG_IXGBE_DCB
4881 4882
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
4883
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4884
#endif
4885
#endif /* IXGBE_FCOE */
A
Alexander Duyck 已提交
4886
	}
4887

J
Jeff Kirsher 已提交
4888
#ifdef CONFIG_IXGBE_DCB
4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
4901
	adapter->dcb_cfg.pfc_mode_enable = false;
4902 4903 4904
	adapter->dcb_cfg.round_robin_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
4905
			   adapter->ring_feature[RING_F_DCB].indices);
4906 4907

#endif
4908 4909

	/* default flow control settings */
4910
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4911
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4912 4913 4914
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
4915 4916
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
4917 4918
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
4919
	hw->fc.disable_fc_autoneg = false;
4920

4921
	/* enable itr by default in dynamic mode */
4922 4923 4924 4925
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
4926 4927 4928 4929 4930 4931 4932 4933 4934

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4935
	/* initialize eeprom parameters */
4936
	if (ixgbe_init_eeprom_params_generic(hw)) {
4937
		e_dev_err("EEPROM initialization failed\n");
4938 4939 4940
		return -EIO;
	}

4941
	/* enable rx csum by default */
4942 4943
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

4944 4945 4946
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

4947 4948 4949 4950 4951 4952 4953 4954
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
 * @adapter: board private structure
4955
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4956 4957 4958 4959
 *
 * Return 0 on success, negative on failure
 **/
int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
4960
			     struct ixgbe_ring *tx_ring)
4961 4962 4963 4964
{
	struct pci_dev *pdev = adapter->pdev;
	int size;

4965
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4966
	tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
4967 4968
	if (!tx_ring->tx_buffer_info)
		tx_ring->tx_buffer_info = vmalloc(size);
4969 4970
	if (!tx_ring->tx_buffer_info)
		goto err;
4971
	memset(tx_ring->tx_buffer_info, 0, size);
4972 4973

	/* round up to nearest 4K */
4974
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4975
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4976

4977 4978
	tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
4979 4980
	if (!tx_ring->desc)
		goto err;
4981

4982 4983 4984
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
4985
	return 0;
4986 4987 4988 4989

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4990
	e_err(probe, "Unable to allocate memory for the Tx descriptor ring\n");
4991
	return -ENOMEM;
4992 4993
}

4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5009
		err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
5010 5011
		if (!err)
			continue;
5012
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5013 5014 5015 5016 5017 5018
		break;
	}

	return err;
}

5019 5020 5021
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
 * @adapter: board private structure
5022
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5023 5024 5025 5026
 *
 * Returns 0 on success, negative on failure
 **/
int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
5027
			     struct ixgbe_ring *rx_ring)
5028 5029
{
	struct pci_dev *pdev = adapter->pdev;
5030
	int size;
5031

5032
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5033 5034 5035
	rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
	if (!rx_ring->rx_buffer_info)
		rx_ring->rx_buffer_info = vmalloc(size);
5036
	if (!rx_ring->rx_buffer_info) {
5037 5038
		e_err(probe, "vmalloc allocation failed for the Rx "
		      "descriptor ring\n");
5039
		goto alloc_failed;
5040
	}
5041
	memset(rx_ring->rx_buffer_info, 0, size);
5042 5043

	/* Round up to nearest 4K */
5044 5045
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5046

5047 5048
	rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);
5049

5050
	if (!rx_ring->desc) {
5051 5052
		e_err(probe, "Memory allocation failed for the Rx "
		      "descriptor ring\n");
5053
		vfree(rx_ring->rx_buffer_info);
5054
		goto alloc_failed;
5055 5056
	}

5057 5058
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5059 5060

	return 0;
5061 5062 5063

alloc_failed:
	return -ENOMEM;
5064 5065
}

5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/

static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5082
		err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
5083 5084
		if (!err)
			continue;
5085
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5086 5087 5088 5089 5090 5091
		break;
	}

	return err;
}

5092 5093 5094 5095 5096 5097 5098
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @adapter: board private structure
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5099
void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
5100
			     struct ixgbe_ring *tx_ring)
5101 5102 5103 5104 5105 5106 5107 5108
{
	struct pci_dev *pdev = adapter->pdev;

	ixgbe_clean_tx_ring(adapter, tx_ring);

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5109 5110
	dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
			  tx_ring->dma);
5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5126 5127
		if (adapter->tx_ring[i]->desc)
			ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
5128 5129 5130
}

/**
5131
 * ixgbe_free_rx_resources - Free Rx Resources
5132 5133 5134 5135 5136
 * @adapter: board private structure
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5137
void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
5138
			     struct ixgbe_ring *rx_ring)
5139 5140 5141 5142 5143 5144 5145 5146
{
	struct pci_dev *pdev = adapter->pdev;

	ixgbe_clean_rx_ring(adapter, rx_ring);

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5147 5148
	dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
			  rx_ring->dma);
5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5164 5165
		if (adapter->rx_ring[i]->desc)
			ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5178
	struct ixgbe_hw *hw = &adapter->hw;
5179 5180
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5181 5182
	/* MTU < 68 is an error and causes problems on some kernels */
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5183 5184
		return -EINVAL;

5185
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5186
	/* must set new MTU before calling down or up */
5187 5188
	netdev->mtu = new_mtu;

5189 5190 5191
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5192 5193
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5214 5215 5216 5217

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5218

5219 5220
	netif_carrier_off(netdev);

5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5233
	err = ixgbe_request_irq(adapter);
5234 5235 5236 5237 5238 5239 5240
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5241 5242
	netif_tx_start_all_queues(netdev);

5243 5244 5245
	return 0;

err_up:
5246
	ixgbe_release_hw_control(adapter);
5247 5248 5249
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5250
	ixgbe_free_all_rx_resources(adapter);
5251
err_setup_tx:
5252
	ixgbe_free_all_tx_resources(adapter);
5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5279
	ixgbe_release_hw_control(adapter);
5280 5281 5282 5283

	return 0;
}

5284 5285 5286 5287 5288 5289 5290 5291 5292
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5293 5294 5295 5296 5297
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5298 5299

	err = pci_enable_device_mem(pdev);
5300
	if (err) {
5301
		e_dev_err("Cannot enable PCI device from suspend\n");
5302 5303 5304 5305
		return err;
	}
	pci_set_master(pdev);

5306
	pci_wake_from_d3(pdev, false);
5307 5308 5309

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5310
		e_dev_err("Cannot initialize interrupts for device\n");
5311 5312 5313 5314 5315
		return err;
	}

	ixgbe_reset(adapter);

5316 5317
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328
	if (netif_running(netdev)) {
		err = ixgbe_open(adapter->netdev);
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5329 5330

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5331 5332 5333
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5334 5335 5336
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5354

5355
#endif
5356 5357
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5358

5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5376 5377 5378 5379
	if (wufc && hw->mac.type == ixgbe_mac_82599EB)
		pci_wake_from_d3(pdev, true);
	else
		pci_wake_from_d3(pdev, false);
5380

5381 5382
	*enable_wake = !!wufc;

5383 5384
	ixgbe_clear_interrupt_scheme(adapter);

5385 5386 5387 5388
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5408 5409 5410

	return 0;
}
5411
#endif /* CONFIG_PM */
5412 5413 5414

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5415 5416 5417 5418 5419 5420 5421 5422
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5423 5424
}

5425 5426 5427 5428 5429 5430
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5431
	struct net_device *netdev = adapter->netdev;
5432
	struct ixgbe_hw *hw = &adapter->hw;
5433 5434
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5435
	u64 non_eop_descs = 0, restart_queue = 0;
5436
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5437

5438 5439 5440 5441
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5442
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5443
		u64 rsc_count = 0;
5444
		u64 rsc_flush = 0;
5445 5446
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5447
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5448
		for (i = 0; i < adapter->num_rx_queues; i++) {
5449 5450
			rsc_count += adapter->rx_ring[i]->rsc_count;
			rsc_flush += adapter->rx_ring[i]->rsc_flush;
5451 5452 5453
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5454 5455
	}

J
Jesse Brandeburg 已提交
5456 5457
	/* gather some stats to the adapter struct that are per queue */
	for (i = 0; i < adapter->num_tx_queues; i++)
5458
		restart_queue += adapter->tx_ring[i]->restart_queue;
5459
	adapter->restart_queue = restart_queue;
J
Jesse Brandeburg 已提交
5460 5461

	for (i = 0; i < adapter->num_rx_queues; i++)
5462
		non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
5463
	adapter->non_eop_descs = non_eop_descs;
J
Jesse Brandeburg 已提交
5464

5465
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5466 5467 5468 5469
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5470 5471
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5472
		if (hw->mac.type == ixgbe_mac_82598EB)
5473 5474 5475 5476 5477
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5478
		if (hw->mac.type == ixgbe_mac_82599EB) {
5479 5480 5481 5482 5483
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			hwstats->pxoffrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
			hwstats->qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5484
		} else {
5485 5486 5487 5488
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
			hwstats->pxoffrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
5489
		}
5490 5491
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5492
	}
5493
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5494
	/* work around hardware counting issue */
5495
	hwstats->gprc -= missed_rx;
5496 5497

	/* 82598 hardware only has a 32 bit counter in the high register */
5498
	if (hw->mac.type == ixgbe_mac_82599EB) {
5499
		u64 tmp;
5500
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5501 5502
		tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF;
						/* 4 high bits of GORC */
5503 5504
		hwstats->gorc += (tmp << 32);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5505 5506
		tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF;
						/* 4 high bits of GOTC */
5507 5508
		hwstats->gotc += (tmp << 32);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5509
		IXGBE_READ_REG(hw, IXGBE_TORH);	/* to clear */
5510 5511 5512 5513
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5514
#ifdef IXGBE_FCOE
5515 5516 5517 5518 5519 5520
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5521
#endif /* IXGBE_FCOE */
5522
	} else {
5523 5524 5525 5526 5527
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5528
	}
5529
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5530 5531
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5532
	if (hw->mac.type == ixgbe_mac_82598EB)
5533 5534 5535 5536 5537 5538 5539 5540 5541
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5542
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5543
	hwstats->lxontxc += lxon;
5544
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5545 5546 5547 5548
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5549 5550 5551 5552
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5568 5569

	/* Fill out the OS statistics structure */
5570
	netdev->stats.multicast = hwstats->mprc;
5571 5572

	/* Rx Errors */
5573
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5574
	netdev->stats.rx_dropped = 0;
5575 5576
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5577
	netdev->stats.rx_missed_errors = total_mpc;
5578 5579 5580 5581 5582 5583 5584 5585 5586
}

/**
 * ixgbe_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_watchdog(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5587
	struct ixgbe_hw *hw = &adapter->hw;
5588 5589
	u64 eics = 0;
	int i;
5590

5591 5592 5593 5594
	/*
	 *  Do the watchdog outside of interrupt context due to the lovely
	 * delays that some of the newer hardware requires
	 */
5595

5596 5597
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		goto watchdog_short_circuit;
5598

5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
		goto watchdog_reschedule;
	}

	/* get one bit for every active tx/rx interrupt vector */
	for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
		struct ixgbe_q_vector *qv = adapter->q_vector[i];
		if (qv->rxr_count || qv->txr_count)
			eics |= ((u64)1 << i);
5615
	}
5616

5617 5618 5619 5620 5621 5622 5623 5624
	/* Cause software interrupt to ensure rx rings are cleaned */
	ixgbe_irq_rearm_queues(adapter, eics);

watchdog_reschedule:
	/* Reset the timer */
	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));

watchdog_short_circuit:
5625 5626 5627
	schedule_work(&adapter->watchdog_task);
}

5628 5629 5630 5631 5632 5633 5634
/**
 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_multispeed_fiber_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5635 5636
						     struct ixgbe_adapter,
						     multispeed_fiber_task);
5637 5638
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
5639
	bool negotiation;
5640 5641

	adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
5642 5643
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5644
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5645
	hw->mac.autotry_restart = false;
5646 5647
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
}

/**
 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_config_module_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5659 5660
						     struct ixgbe_adapter,
						     sfp_config_module_task);
5661 5662 5663 5664
	struct ixgbe_hw *hw = &adapter->hw;
	u32 err;

	adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
5665 5666 5667

	/* Time for electrical oscillations to settle down */
	msleep(100);
5668
	err = hw->phy.ops.identify_sfp(hw);
5669

5670
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5671 5672 5673 5674
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
5675
		unregister_netdev(adapter->netdev);
5676 5677 5678 5679
		return;
	}
	hw->mac.ops.setup_sfp(hw);

5680
	if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
5681 5682 5683 5684 5685
		/* This will also work for DA Twinax connections */
		schedule_work(&adapter->multispeed_fiber_task);
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
}

5686 5687 5688 5689 5690 5691 5692
/**
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5693 5694
						     struct ixgbe_adapter,
						     fdir_reinit_task);
5695 5696 5697 5698 5699 5700
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_FDIR_INIT_DONE,
5701
				&(adapter->tx_ring[i]->reinit_state));
5702
	} else {
5703
		e_err(probe, "failed to finish FDIR re-initialization, "
5704
		      "ignored adding FDIR ATR filters\n");
5705 5706 5707 5708 5709
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

5710 5711
static DEFINE_MUTEX(ixgbe_watchdog_lock);

5712
/**
5713 5714
 * ixgbe_watchdog_task - worker thread to bring link up
 * @work: pointer to work_struct containing our data
5715 5716 5717 5718
 **/
static void ixgbe_watchdog_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5719 5720
						     struct ixgbe_adapter,
						     watchdog_task);
5721 5722
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
5723 5724
	u32 link_speed;
	bool link_up;
5725 5726 5727
	int i;
	struct ixgbe_ring *tx_ring;
	int some_tx_pending = 0;
5728

5729 5730 5731 5732
	mutex_lock(&ixgbe_watchdog_lock);

	link_up = adapter->link_up;
	link_speed = adapter->link_speed;
5733 5734 5735

	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5736 5737 5738 5739
		if (link_up) {
#ifdef CONFIG_DCB
			if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
				for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5740
					hw->mac.ops.fc_enable(hw, i);
5741
			} else {
5742
				hw->mac.ops.fc_enable(hw, 0);
5743 5744
			}
#else
5745
			hw->mac.ops.fc_enable(hw, 0);
5746 5747 5748
#endif
		}

5749 5750
		if (link_up ||
		    time_after(jiffies, (adapter->link_check_timeout +
5751
					 IXGBE_TRY_LINK_TIMEOUT))) {
5752
			adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5753
			IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5754 5755 5756 5757
		}
		adapter->link_up = link_up;
		adapter->link_speed = link_speed;
	}
5758 5759 5760

	if (link_up) {
		if (!netif_carrier_ok(netdev)) {
5761 5762 5763 5764 5765
			bool flow_rx, flow_tx;

			if (hw->mac.type == ixgbe_mac_82599EB) {
				u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
				u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5766 5767
				flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
				flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5768 5769 5770
			} else {
				u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
				u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5771 5772
				flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
				flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5773 5774
			}

5775
			e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5776
			       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5777 5778 5779
			       "10 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
			       "1 Gbps" : "unknown speed")),
5780
			       ((flow_rx && flow_tx) ? "RX/TX" :
5781 5782
			       (flow_rx ? "RX" :
			       (flow_tx ? "TX" : "None"))));
5783 5784 5785 5786 5787 5788 5789

			netif_carrier_on(netdev);
		} else {
			/* Force detection of hung controller */
			adapter->detect_tx_hung = true;
		}
	} else {
5790 5791
		adapter->link_up = false;
		adapter->link_speed = 0;
5792
		if (netif_carrier_ok(netdev)) {
5793
			e_info(drv, "NIC Link is Down\n");
5794 5795 5796 5797
			netif_carrier_off(netdev);
		}
	}

5798 5799
	if (!netif_carrier_ok(netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++) {
5800
			tx_ring = adapter->tx_ring[i];
5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
			 schedule_work(&adapter->reset_task);
		}
	}

5817
	ixgbe_update_stats(adapter);
5818
	mutex_unlock(&ixgbe_watchdog_lock);
5819 5820 5821
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
5822
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
5823
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
5824 5825 5826 5827 5828
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
5829 5830
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
5831 5832 5833 5834 5835 5836 5837 5838 5839 5840

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

5841
		if (protocol == htons(ETH_P_IP)) {
5842 5843 5844 5845
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5846 5847 5848
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
5849
		} else if (skb_is_gso_v6(skb)) {
5850 5851 5852
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5853 5854
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
5855 5856 5857 5858 5859
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5860
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
5861 5862 5863 5864 5865 5866

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
5867
				    IXGBE_ADVTXD_MACLEN_SHIFT);
5868 5869 5870 5871 5872 5873 5874 5875 5876
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
5877
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
5878
				   IXGBE_ADVTXD_DTYP_CTXT);
5879

5880
		if (protocol == htons(ETH_P_IP))
5881 5882 5883 5884 5885
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
5886
		mss_l4len_idx =
5887 5888
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
5889 5890
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

5906 5907
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
5937
			       protocol);
5938 5939 5940 5941 5942 5943
		break;
	}

	return rtn;
}

5944
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
5945
			  struct ixgbe_ring *tx_ring,
5946 5947
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
5948 5949 5950 5951 5952 5953 5954 5955 5956 5957
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5958
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
5959 5960 5961 5962 5963

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
5964
				    IXGBE_ADVTXD_MACLEN_SHIFT);
5965 5966
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
5967
					    skb_network_header(skb));
5968 5969 5970 5971 5972

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
5973
				    IXGBE_ADVTXD_DTYP_CTXT);
5974

5975
		if (skb->ip_summed == CHECKSUM_PARTIAL)
5976
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
5977 5978

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5979
		/* use index zero for tx checksum offload */
5980 5981 5982 5983
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
5984

5985 5986 5987 5988 5989 5990 5991
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
5992

5993 5994 5995 5996
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
5997 5998
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
5999
			unsigned int first, const u8 hdr_len)
6000
{
6001
	struct pci_dev *pdev = adapter->pdev;
6002
	struct ixgbe_tx_buffer *tx_buffer_info;
6003 6004
	unsigned int len;
	unsigned int total = skb->len;
6005 6006 6007
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;
6008 6009
	unsigned int bytecount = skb->len;
	u16 gso_segs = 1;
6010 6011 6012

	i = tx_ring->next_to_use;

6013 6014 6015 6016 6017
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6018 6019 6020 6021 6022
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6023
		tx_buffer_info->mapped_as_page = false;
6024
		tx_buffer_info->dma = dma_map_single(&pdev->dev,
6025
						     skb->data + offset,
6026 6027
						     size, DMA_TO_DEVICE);
		if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
6028
			goto dma_error;
6029 6030 6031 6032
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6033
		total -= size;
6034 6035
		offset += size;
		count++;
6036 6037 6038 6039 6040 6041

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6042 6043 6044 6045 6046 6047
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6048
		len = min((unsigned int)frag->size, total);
6049
		offset = frag->page_offset;
6050 6051

		while (len) {
6052 6053 6054 6055
			i++;
			if (i == tx_ring->count)
				i = 0;

6056 6057 6058 6059
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6060
			tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
6061 6062
							   frag->page,
							   offset, size,
6063
							   DMA_TO_DEVICE);
6064
			tx_buffer_info->mapped_as_page = true;
6065
			if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
6066
				goto dma_error;
6067 6068 6069 6070
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6071
			total -= size;
6072 6073 6074
			offset += size;
			count++;
		}
6075 6076
		if (total == 0)
			break;
6077
	}
6078

6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	bytecount += (gso_segs - 1) * hdr_len;

	/* multiply data chunks by size of headers */
	tx_ring->tx_buffer_info[i].bytecount = bytecount;
	tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
6092 6093 6094
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6095 6096 6097
	return count;

dma_error:
6098
	e_dev_err("TX DMA map failed\n");
6099 6100 6101 6102 6103

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6104 6105
	if (count)
		count--;
6106 6107

	/* clear timestamp and dma mappings for remaining portion of packet */
6108
	while (count--) {
6109
		if (i == 0)
6110
			i += tx_ring->count;
6111
		i--;
6112 6113 6114 6115
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
	}

6116
	return 0;
6117 6118 6119
}

static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
6120 6121
			   struct ixgbe_ring *tx_ring,
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6140
				 IXGBE_ADVTXD_POPTS_SHIFT;
6141

6142 6143
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6144 6145
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6146
					 IXGBE_ADVTXD_POPTS_SHIFT;
6147 6148 6149

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6150
				 IXGBE_ADVTXD_POPTS_SHIFT;
6151

6152 6153 6154 6155 6156 6157 6158
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6159 6160 6161 6162 6163
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6164
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6165 6166
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6167
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
	writel(i, adapter->hw.hw_addr + tx_ring->tail);
}

6188
static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6189
		      int queue, u32 tx_flags, __be16 protocol)
6190 6191 6192 6193 6194 6195 6196 6197 6198
{
	struct ixgbe_atr_input atr_input;
	struct tcphdr *th;
	struct iphdr *iph = ip_hdr(skb);
	struct ethhdr *eth = (struct ethhdr *)skb->data;
	u16 vlan_id, src_port, dst_port, flex_bytes;
	u32 src_ipv4_addr, dst_ipv4_addr;
	u8 l4type = 0;

6199
	/* Right now, we support IPv4 only */
6200
	if (protocol != htons(ETH_P_IP))
6201
		return;
6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216
	/* check if we're UDP or TCP */
	if (iph->protocol == IPPROTO_TCP) {
		th = tcp_hdr(skb);
		src_port = th->source;
		dst_port = th->dest;
		l4type |= IXGBE_ATR_L4TYPE_TCP;
		/* l4type IPv4 type is 0, no need to assign */
	} else {
		/* Unsupported L4 header, just bail here */
		return;
	}

	memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));

	vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
6217
		   IXGBE_TX_FLAGS_VLAN_SHIFT;
6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234
	src_ipv4_addr = iph->saddr;
	dst_ipv4_addr = iph->daddr;
	flex_bytes = eth->h_proto;

	ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
	ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
	ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
	ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
	ixgbe_atr_set_l4type_82599(&atr_input, l4type);
	/* src and dst are inverted, think how the receiver sees them */
	ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
	ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
	ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
}

6235
static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
6236
				 struct ixgbe_ring *tx_ring, int size)
6237
{
6238
	netif_stop_subqueue(netdev, tx_ring->queue_index);
6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6250
	netif_start_subqueue(netdev, tx_ring->queue_index);
J
Jesse Brandeburg 已提交
6251
	++tx_ring->restart_queue;
6252 6253 6254 6255
	return 0;
}

static int ixgbe_maybe_stop_tx(struct net_device *netdev,
6256
			      struct ixgbe_ring *tx_ring, int size)
6257 6258 6259 6260 6261 6262
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
	return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
}

6263 6264 6265
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6266
	int txq = smp_processor_id();
6267
#ifdef IXGBE_FCOE
6268 6269 6270 6271 6272 6273
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

	if ((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) {
6274 6275 6276 6277
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
			txq += adapter->ring_feature[RING_F_FCOE].mask;
			return txq;
6278
#ifdef CONFIG_IXGBE_DCB
6279 6280 6281
		} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			txq = adapter->fcoe.up;
			return txq;
6282
#endif
6283 6284 6285 6286
		}
	}
#endif

K
Krishna Kumar 已提交
6287 6288 6289
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6290
		return txq;
K
Krishna Kumar 已提交
6291
	}
6292

6293 6294 6295 6296 6297 6298 6299 6300
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (skb->priority == TC_PRIO_CONTROL)
			txq = adapter->ring_feature[RING_F_DCB].indices-1;
		else
			txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
			       >> 13;
		return txq;
	}
6301 6302 6303 6304

	return skb_tx_hash(dev, skb);
}

6305 6306 6307
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, struct net_device *netdev,
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6308
{
E
Eric Dumazet 已提交
6309
	struct netdev_queue *txq;
6310 6311
	unsigned int first;
	unsigned int tx_flags = 0;
6312
	u8 hdr_len = 0;
6313
	int tso;
6314 6315
	int count = 0;
	unsigned int f;
6316 6317 6318
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6319

6320
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6321
		tx_flags |= vlan_tx_tag_get(skb);
6322 6323
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6324
			tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6325 6326 6327
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6328 6329
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6330 6331 6332
		tx_flags |= ((skb->queue_mapping & 0x7) << 13);
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6333
	}
6334

6335
#ifdef IXGBE_FCOE
6336 6337 6338
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6339 6340
	    (protocol == htons(ETH_P_FCOE) ||
	     protocol == htons(ETH_P_FIP))) {
6341 6342 6343 6344 6345 6346 6347 6348
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
			tx_flags |= ((adapter->fcoe.up << 13)
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
		}
#endif
R
Robert Love 已提交
6349
		/* flag for FCoE offloads */
6350
		if (protocol == htons(ETH_P_FCOE))
R
Robert Love 已提交
6351
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6352
	}
R
Robert Love 已提交
6353 6354
#endif

6355
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6356 6357
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6358 6359
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6360 6361
		count++;

J
Jesse Brandeburg 已提交
6362 6363
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6364 6365
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6366
	if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
6367 6368 6369 6370 6371
		adapter->tx_busy++;
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6384
		if (protocol == htons(ETH_P_IP))
6385
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6386 6387
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6388 6389 6390 6391
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6392

6393 6394
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6395 6396
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6397 6398 6399
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6400

6401
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
6402
	if (count) {
6403 6404 6405 6406
		/* add the ATR filter if ATR is on */
		if (tx_ring->atr_sample_rate) {
			++tx_ring->atr_count;
			if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
6407 6408
			     test_bit(__IXGBE_FDIR_INIT_DONE,
				      &tx_ring->reinit_state)) {
6409
				ixgbe_atr(adapter, skb, tx_ring->queue_index,
6410
					  tx_flags, protocol);
6411 6412 6413
				tx_ring->atr_count = 0;
			}
		}
E
Eric Dumazet 已提交
6414 6415 6416
		txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
		txq->tx_bytes += skb->len;
		txq->tx_packets++;
6417
		ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
6418
			       hdr_len);
6419
		ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
6420

6421 6422 6423 6424 6425
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6426 6427 6428 6429

	return NETDEV_TX_OK;
}

6430 6431 6432 6433 6434 6435 6436 6437 6438
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
	return ixgbe_xmit_frame_ring(skb, netdev, adapter, tx_ring);
}

6439 6440 6441 6442 6443 6444 6445 6446 6447 6448
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6449
	struct ixgbe_hw *hw = &adapter->hw;
6450 6451 6452 6453 6454 6455
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6456
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6457

6458 6459
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6460 6461 6462 6463

	return 0;
}

6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6498 6499
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6500
 * netdev->dev_addrs
6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6521
 * netdev->dev_addrs
6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6540 6541 6542 6543 6544 6545 6546 6547 6548
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6549
	int i;
6550

6551 6552 6553 6554
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6555
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6556 6557 6558 6559 6560 6561 6562 6563 6564
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6565 6566 6567 6568
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
6569 6570 6571 6572 6573 6574 6575 6576
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

	/* accurate rx/tx bytes/packets stats */
	dev_txq_stats_fold(netdev, stats);
E
Eric Dumazet 已提交
6577
	rcu_read_lock();
E
Eric Dumazet 已提交
6578
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6579
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6580 6581 6582
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6583 6584 6585 6586 6587 6588 6589 6590 6591
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6592
	}
E
Eric Dumazet 已提交
6593
	rcu_read_unlock();
E
Eric Dumazet 已提交
6594 6595 6596 6597 6598 6599 6600 6601 6602 6603
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


6604
static const struct net_device_ops ixgbe_netdev_ops = {
6605
	.ndo_open		= ixgbe_open,
6606
	.ndo_stop		= ixgbe_close,
6607
	.ndo_start_xmit		= ixgbe_xmit_frame,
6608
	.ndo_select_queue	= ixgbe_select_queue,
6609
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
6610 6611 6612 6613 6614 6615 6616
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
6617
	.ndo_do_ioctl		= ixgbe_ioctl,
6618 6619 6620 6621
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
6622
	.ndo_get_stats64	= ixgbe_get_stats64,
6623 6624 6625
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
6626 6627 6628
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
6629 6630
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
6631
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
6632
#endif /* IXGBE_FCOE */
6633 6634
};

6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;

	if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
6654
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677
		goto err_novfs;
	}
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
6678 6679
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
6680 6681 6682 6683 6684 6685 6686 6687
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
6700
				 const struct pci_device_id *ent)
6701 6702 6703 6704 6705 6706 6707
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
6708
	unsigned int indices = num_possible_cpus();
6709 6710 6711
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
6712
	u32 part_num, eec;
6713

6714 6715 6716 6717 6718 6719 6720 6721 6722
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

6723
	err = pci_enable_device_mem(pdev);
6724 6725 6726
	if (err)
		return err;

6727 6728
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
6729 6730
		pci_using_dac = 1;
	} else {
6731
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
6732
		if (err) {
6733 6734
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
6735
			if (err) {
6736 6737
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
6738 6739 6740 6741 6742 6743
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

6744
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
6745
					   IORESOURCE_MEM), ixgbe_driver_name);
6746
	if (err) {
6747 6748
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
6749 6750 6751
		goto err_pci_reg;
	}

6752
	pci_enable_pcie_error_reporting(pdev);
6753

6754
	pci_set_master(pdev);
6755
	pci_save_state(pdev);
6756

6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
#ifdef IXGBE_FCOE
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	pci_set_drvdata(pdev, netdev);
	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

6784
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
6785
			      pci_resource_len(pdev, 0));
6786 6787 6788 6789 6790 6791 6792 6793 6794 6795
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

6796
	netdev->netdev_ops = &ixgbe_netdev_ops;
6797 6798 6799 6800 6801 6802 6803 6804
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
	strcpy(netdev->name, pci_name(pdev));

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
6805
	hw->mac.type  = ii->mac;
6806

6807 6808 6809 6810 6811 6812 6813 6814 6815
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
6816
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
6817 6818 6819 6820 6821 6822 6823
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
6824 6825 6826 6827 6828

	/* set up this timer and work struct before calling get_invariants
	 * which might start the timer
	 */
	init_timer(&adapter->sfp_timer);
6829
	adapter->sfp_timer.function = ixgbe_sfp_timer;
D
Donald Skidmore 已提交
6830 6831 6832
	adapter->sfp_timer.data = (unsigned long) adapter;

	INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
6833

6834 6835 6836 6837 6838
	/* multispeed fiber has its own tasklet, called from GPI SDP1 context */
	INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);

	/* a new SFP+ module arrival, called from GPI SDP2 context */
	INIT_WORK(&adapter->sfp_config_module_task,
6839
		  ixgbe_sfp_config_module_task);
6840

6841
	ii->get_invariants(hw);
6842 6843 6844 6845 6846 6847

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

6848 6849 6850 6851
	/* Make it possible the adapter to be woken up via WOL */
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6852 6853 6854 6855 6856 6857 6858
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
6859
			e_crit(probe, "Fan has stopped, replace the adapter\n");
6860 6861
	}

6862
	/* reset_hw fills in the perm_addr as well */
6863
	hw->phy.reset_if_overtemp = true;
6864
	err = hw->mac.ops.reset_hw(hw);
6865
	hw->phy.reset_if_overtemp = false;
6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * Start a kernel thread to watch for a module to arrive.
		 * Only do this for 82598, since 82599 will generate
		 * interrupts on module arrival.
		 */
		set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
		mod_timer(&adapter->sfp_timer,
			  round_jiffies(jiffies + (2 * HZ)));
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
6878 6879 6880 6881
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
6882 6883
		goto err_sw_init;
	} else if (err) {
6884
		e_dev_err("HW Init failed: %d\n", err);
6885 6886 6887
		goto err_sw_init;
	}

6888 6889
	ixgbe_probe_vf(adapter, ii);

6890
	netdev->features = NETIF_F_SG |
6891 6892 6893 6894
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
6895

6896
	netdev->features |= NETIF_F_IPV6_CSUM;
6897 6898
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
6899
	netdev->features |= NETIF_F_GRO;
6900

6901 6902 6903
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		netdev->features |= NETIF_F_SCTP_CSUM;

6904 6905
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
6906
	netdev->vlan_features |= NETIF_F_IP_CSUM;
6907
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
6908 6909
	netdev->vlan_features |= NETIF_F_SG;

6910 6911 6912
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
6913 6914 6915
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;

J
Jeff Kirsher 已提交
6916
#ifdef CONFIG_IXGBE_DCB
6917 6918 6919
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

6920
#ifdef IXGBE_FCOE
6921
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6922 6923
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
6924 6925
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
6926 6927
		}
	}
6928 6929 6930 6931 6932
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
6933
#endif /* IXGBE_FCOE */
6934
	if (pci_using_dac) {
6935
		netdev->features |= NETIF_F_HIGHDMA;
6936 6937
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
6938

6939
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
6940 6941
		netdev->features |= NETIF_F_LRO;

6942
	/* make sure the EEPROM is good */
6943
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
6944
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
6945 6946 6947 6948 6949 6950 6951
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

6952
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
6953
		e_dev_err("invalid MAC address\n");
6954 6955 6956 6957
		err = -EIO;
		goto err_eeprom;
	}

6958 6959 6960 6961
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

6962
	init_timer(&adapter->watchdog_timer);
6963
	adapter->watchdog_timer.function = ixgbe_watchdog;
6964 6965 6966
	adapter->watchdog_timer.data = (unsigned long)adapter;

	INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
6967
	INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
6968

6969 6970 6971
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
6972

6973 6974
	switch (pdev->device) {
	case IXGBE_DEV_ID_82599_KX4:
6975
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
6976
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
6977 6978 6979 6980 6981 6982 6983
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

6984 6985 6986
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

6987
	/* print bus type/speed/width info */
6988
	e_dev_info("(PCI Express:%s:%s) %pM\n",
6989 6990 6991 6992 6993 6994 6995 6996
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
6997
	ixgbe_read_pba_num_generic(hw, &part_num);
6998
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
6999 7000 7001 7002
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
			   "PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
			   (part_num >> 8), (part_num & 0xff));
7003
	else
7004 7005 7006
		e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type,
			   (part_num >> 8), (part_num & 0xff));
7007

7008
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7009 7010 7011 7012
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7013 7014
	}

7015 7016 7017
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7018
	/* reset the hardware with the new settings */
7019
	err = hw->mac.ops.start_hw(hw);
7020

7021 7022
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7023 7024 7025 7026 7027 7028
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7029
	}
7030 7031 7032 7033 7034
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7035 7036 7037
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7038 7039 7040 7041
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

7042
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7043 7044
		INIT_WORK(&adapter->check_overtemp_task,
			  ixgbe_check_overtemp_task);
7045
#ifdef CONFIG_IXGBE_DCA
7046
	if (dca_add_requester(&pdev->dev) == 0) {
7047 7048 7049 7050
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7051
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7052
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7053 7054 7055 7056
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7057 7058
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7059

7060
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7061 7062 7063 7064
	cards_found++;
	return 0;

err_register:
7065
	ixgbe_release_hw_control(adapter);
7066
	ixgbe_clear_interrupt_scheme(adapter);
7067 7068
err_sw_init:
err_eeprom:
7069 7070
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
D
Donald Skidmore 已提交
7071 7072 7073
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->sfp_task);
7074 7075
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7076 7077 7078 7079
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7080 7081
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	set_bit(__IXGBE_DOWN, &adapter->state);
D
Donald Skidmore 已提交
7103 7104 7105 7106
	/* clear the module not found bit to make sure the worker won't
	 * reschedule
	 */
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7107 7108
	del_timer_sync(&adapter->watchdog_timer);

D
Donald Skidmore 已提交
7109 7110 7111
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->watchdog_task);
	cancel_work_sync(&adapter->sfp_task);
7112 7113
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7114 7115 7116
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
7117 7118
	flush_scheduled_work();

7119
#ifdef CONFIG_IXGBE_DCA
7120 7121 7122 7123 7124 7125 7126
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7127 7128 7129 7130 7131
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7132 7133 7134 7135

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7136 7137
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7138

7139 7140 7141
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7142
	ixgbe_clear_interrupt_scheme(adapter);
7143

7144
	ixgbe_release_hw_control(adapter);
7145 7146

	iounmap(adapter->hw.hw_addr);
7147
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7148
				     IORESOURCE_MEM));
7149

7150
	e_dev_info("complete\n");
7151

7152 7153
	free_netdev(netdev);

7154
	pci_disable_pcie_error_reporting(pdev);
7155

7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7168
						pci_channel_state_t state)
7169 7170
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7171
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7172 7173 7174

	netif_device_detach(netdev);

7175 7176 7177
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7178 7179 7180 7181
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7182
	/* Request a slot reset. */
7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7195
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7196 7197
	pci_ers_result_t result;
	int err;
7198

7199
	if (pci_enable_device_mem(pdev)) {
7200
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7201 7202 7203 7204
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7205
		pci_save_state(pdev);
7206

7207
		pci_wake_from_d3(pdev, false);
7208

7209
		ixgbe_reset(adapter);
7210
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7211 7212 7213 7214 7215
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7216 7217
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7218 7219
		/* non-fatal, continue */
	}
7220

7221
	return result;
7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7234
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7235 7236 7237

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7238
			e_info(probe, "ixgbe_up failed after reset\n");
7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7274
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7275
	pr_info("%s\n", ixgbe_copyright);
7276

7277
#ifdef CONFIG_IXGBE_DCA
7278 7279
	dca_register_notify(&dca_notifier);
#endif
7280

7281 7282 7283
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7284

7285 7286 7287 7288 7289 7290 7291 7292 7293 7294
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7295
#ifdef CONFIG_IXGBE_DCA
7296 7297
	dca_unregister_notify(&dca_notifier);
#endif
7298
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7299
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7300
}
7301

7302
#ifdef CONFIG_IXGBE_DCA
7303
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7304
			    void *p)
7305 7306 7307 7308
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7309
					 __ixgbe_notify_dca);
7310 7311 7312

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7313

7314
#endif /* CONFIG_IXGBE_DCA */
7315

7316
/**
7317
 * ixgbe_get_hw_dev return device
7318 7319
 * used by hardware layer to print debugging information
 **/
7320
struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
7321 7322
{
	struct ixgbe_adapter *adapter = hw->back;
7323
	return adapter->netdev;
7324
}
7325

7326 7327 7328
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */