ixgbe_main.c 211.5 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
54

55
#define DRV_VERSION "3.0.12-k2"
S
Stephen Hemminger 已提交
56
const char ixgbe_driver_version[] = DRV_VERSION;
S
Shannon Nelson 已提交
57
static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
58 59

static const struct ixgbe_info *ixgbe_info_tbl[] = {
60
	[board_82598] = &ixgbe_82598_info,
61
	[board_82599] = &ixgbe_82599_info,
62
	[board_X540] = &ixgbe_X540_info,
63 64 65 66 67 68 69 70 71 72
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
73
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
74 75
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
76
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
77
	 board_82598 },
78
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
79
	 board_82598 },
80 81
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
82 83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
84
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
85
	 board_82598 },
J
Jesse Brandeburg 已提交
86 87
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
88 89 90 91
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
92 93
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
94 95
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
96 97
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
98 99
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
100 101
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
102 103
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
104 105
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
106 107
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
108 109
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
110 111
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
112 113 114 115
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
	 board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
	 board_82599 },
116 117
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
118 119
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
D
Don Skidmore 已提交
120
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
121
	 board_X540 },
122 123 124 125 126 127

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

128
#ifdef CONFIG_IXGBE_DCA
129
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
130
			    void *p);
131 132 133 134 135 136 137
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

138 139 140
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
141 142
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
143 144
#endif /* CONFIG_PCI_IOV */

145 146 147 148 149 150 151
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
179 180

	kfree(adapter->vfinfo);
181 182 183 184 185 186
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
292
		pr_info("%-15s %08x\n", reginfo->name,
293 294 295 296 297 298
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
299
		pr_err("%-15s", rname);
300
		for (j = 0; j < 8; j++)
301 302
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
332
		pr_info("Device Name     state            "
333
			"trans_start      last_rx\n");
334 335 336 337 338
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
339 340 341 342
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
343
	pr_info(" Register Name   Value\n");
344 345 346 347 348 349 350 351 352 353
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
354
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
355 356 357 358
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
359
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
386 387 388 389
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
390 391 392 393
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
394
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
395 396
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
397
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
398 399 400 401 402 403 404 405 406 407
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
408
				pr_cont(" NTC/U\n");
409
			else if (i == tx_ring->next_to_use)
410
				pr_cont(" NTU\n");
411
			else if (i == tx_ring->next_to_clean)
412
				pr_cont(" NTC\n");
413
			else
414
				pr_cont("\n");
415 416 417 418 419 420 421 422 423 424 425 426 427

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
428
	pr_info("Queue [NTU] [NTC]\n");
429 430
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
431 432
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
463 464 465 466
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
467 468
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
469
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
470 471 472 473 474
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
475
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
476 477 478 479
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
480
				pr_info("RWB[0x%03X]     %016llX "
481 482 483 484 485
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
486
				pr_info("R  [0x%03X]     %016llX "
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
512
				pr_cont(" NTU\n");
513
			else if (i == rx_ring->next_to_clean)
514
				pr_cont(" NTC\n");
515
			else
516
				pr_cont("\n");
517 518 519 520 521 522 523 524

		}
	}

exit:
	return;
}

525 526 527 528 529 530 531
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
532
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
533 534 535 536 537 538 539 540 541
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
542
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
543
}
544

545 546 547 548 549 550 551 552 553
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
554
			   u8 queue, u8 msix_vector)
555 556
{
	u32 ivar, index;
557 558 559 560 561 562 563 564 565 566 567 568 569
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
570
	case ixgbe_mac_X540:
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
593 594
}

595
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
596
					  u64 qmask)
597 598 599
{
	u32 mask;

600 601
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
602 603
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
604 605
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
606
	case ixgbe_mac_X540:
607 608 609 610
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
611 612 613
		break;
	default:
		break;
614 615 616
	}
}

617 618
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
619
{
620 621
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
622
			dma_unmap_page(tx_ring->dev,
623 624
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
625
				       DMA_TO_DEVICE);
626
		else
627
			dma_unmap_single(tx_ring->dev,
628 629
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
630
					 DMA_TO_DEVICE);
631 632
		tx_buffer_info->dma = 0;
	}
633 634 635 636
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
637
	tx_buffer_info->time_stamp = 0;
638 639 640
	/* tx_buffer_info must be completely set up in the transmit path */
}

641
/**
642 643 644
 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
 * @adapter: driver private struct
 * @index: reg idx of queue to query (0-127)
645
 *
646 647
 * Helper function to determine the traffic index for a paticular
 * register index.
648
 *
649
 * Returns : a tc index for use in range 0-7, or 0-3
650
 */
651
u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
652
{
653 654
	int tc = -1;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
655

656 657 658
	/* if DCB is not enabled the queues have no TC */
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return tc;
659

660 661 662 663 664 665 666 667 668 669
	/* check valid range */
	if (reg_idx >= adapter->hw.mac.max_tx_queues)
		return tc;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		tc = reg_idx >> 2;
		break;
	default:
		if (dcb_i != 4 && dcb_i != 8)
670
			break;
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709

		/* if VMDq is enabled the lowest order bits determine TC */
		if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
				      IXGBE_FLAG_VMDQ_ENABLED)) {
			tc = reg_idx & (dcb_i - 1);
			break;
		}

		/*
		 * Convert the reg_idx into the correct TC. This bitmask
		 * targets the last full 32 ring traffic class and assigns
		 * it a value of 1. From there the rest of the rings are
		 * based on shifting the mask further up to include the
		 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
		 * will only ever be 8 or 4 and that reg_idx will never
		 * be greater then 128. The code without the power of 2
		 * optimizations would be:
		 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
		 */
		tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
		tc >>= 9 - (reg_idx >> 5);
	}

	return tc;
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
710 711
			break;
		default:
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
732
			break;
733 734
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
735
		}
736 737 738 739 740 741 742 743 744 745
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
746 747 748
	}
}

749
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
750
{
751 752 753 754 755 756
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
757 758
	struct ixgbe_hw *hw = &adapter->hw;

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
776
	clear_check_for_tx_hang(tx_ring);
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
799 800
	}

801
	return ret;
802 803
}

804 805
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
806 807 808 809 810

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
811
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
812

813 814
static void ixgbe_tx_timeout(struct net_device *netdev);

815 816
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
817
 * @q_vector: structure containing interrupt and ring information
818
 * @tx_ring: tx ring to clean
819
 **/
820
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
821
			       struct ixgbe_ring *tx_ring)
822
{
823
	struct ixgbe_adapter *adapter = q_vector->adapter;
824 825
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
826
	unsigned int total_bytes = 0, total_packets = 0;
827
	u16 i, eop, count = 0;
828 829

	i = tx_ring->next_to_clean;
830
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
831
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
832 833

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
834
	       (count < tx_ring->work_limit)) {
835
		bool cleaned = false;
836
		rmb(); /* read buffer_info after eop_desc */
837
		for ( ; !cleaned; count++) {
838
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
839
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
840 841

			tx_desc->wb.status = 0;
842
			cleaned = (i == eop);
843

844 845 846
			i++;
			if (i == tx_ring->count)
				i = 0;
847

848 849 850
			if (cleaned && tx_buffer_info->skb) {
				total_bytes += tx_buffer_info->bytecount;
				total_packets += tx_buffer_info->gso_segs;
851
			}
852

853
			ixgbe_unmap_and_free_tx_resource(tx_ring,
854
							 tx_buffer_info);
855
		}
856

857
		tx_ring->tx_stats.completed++;
858
		eop = tx_ring->tx_buffer_info[i].next_to_watch;
859
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
860 861
	}

862
	tx_ring->next_to_clean = i;
863 864 865 866 867 868 869
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
	u64_stats_update_begin(&tx_ring->syncp);
	tx_ring->stats.packets += total_packets;
	tx_ring->stats.bytes += total_bytes;
	u64_stats_update_end(&tx_ring->syncp);

870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
			tx_ring->next_to_use, eop,
			tx_ring->tx_buffer_info[eop].time_stamp, jiffies);

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

894 895 896 897 898 899
		/* schedule immediate reset if we believe we hung */
		ixgbe_tx_timeout(adapter->netdev);

		/* the adapter is about to reset, no point in enabling stuff */
		return true;
	}
900

901
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
902
	if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
903
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
904 905 906 907
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
908
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
909
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
910
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
911
			++tx_ring->tx_stats.restart_queue;
912
		}
913
	}
914

915
	return count < tx_ring->work_limit;
916 917
}

918
#ifdef CONFIG_IXGBE_DCA
919
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
920 921
				struct ixgbe_ring *rx_ring,
				int cpu)
922
{
923
	struct ixgbe_hw *hw = &adapter->hw;
924
	u32 rxctrl;
925 926 927 928 929 930 931 932 933
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
		rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
934
	case ixgbe_mac_X540:
935 936 937 938 939 940
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
		rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
941
	}
942 943 944 945 946 947
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
		    IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
948 949 950
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
951 952
				struct ixgbe_ring *tx_ring,
				int cpu)
953
{
954
	struct ixgbe_hw *hw = &adapter->hw;
955
	u32 txctrl;
956 957 958 959 960 961 962 963 964 965 966 967
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
		txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
968
	case ixgbe_mac_X540:
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
		txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
985
	int cpu = get_cpu();
986 987
	long r_idx;
	int i;
988

989 990 991 992 993 994 995 996
	if (q_vector->cpu == cpu)
		goto out_no_update;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
				      r_idx + 1);
997
	}
998 999 1000 1001 1002 1003 1004 1005 1006 1007

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
				      r_idx + 1);
	}

	q_vector->cpu = cpu;
out_no_update:
1008 1009 1010 1011 1012
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
1013
	int num_q_vectors;
1014 1015 1016 1017 1018
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1019 1020 1021
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1022 1023 1024 1025 1026 1027 1028 1029
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1030 1031 1032 1033 1034
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1035
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1036 1037
	unsigned long event = *(unsigned long *)data;

1038 1039 1040
	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return 0;

1041 1042
	switch (event) {
	case DCA_PROVIDER_ADD:
1043 1044 1045
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1046
		if (dca_add_requester(dev) == 0) {
1047
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1061
	return 0;
1062 1063
}

1064
#endif /* CONFIG_IXGBE_DCA */
1065 1066 1067 1068
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
1069 1070 1071
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
1072
 **/
H
Herbert Xu 已提交
1073
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
1074 1075 1076
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
1077
{
H
Herbert Xu 已提交
1078 1079
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
1080 1081
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
1082

1083 1084 1085 1086 1087 1088 1089
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
1090 1091
}

1092 1093 1094 1095 1096 1097
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
1098
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
1099 1100
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
1101
{
1102 1103
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

1104
	skb_checksum_none_assert(skb);
1105

1106 1107
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1108
		return;
1109 1110 1111 1112

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1113 1114 1115
		adapter->hw_csum_rx_error++;
		return;
	}
1116 1117 1118 1119 1120

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1131 1132 1133 1134
		adapter->hw_csum_rx_error++;
		return;
	}

1135
	/* It must be a TCP or UDP packet with a valid checksum */
1136
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1137 1138
}

1139
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1140 1141 1142 1143 1144 1145 1146 1147
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1148
	writel(val, rx_ring->tail);
1149 1150
}

1151 1152
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1153 1154
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1155
 **/
1156
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1157 1158
{
	union ixgbe_adv_rx_desc *rx_desc;
1159
	struct ixgbe_rx_buffer *bi;
1160 1161
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1162

1163 1164 1165 1166
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1167
	while (cleaned_count--) {
1168
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1169 1170
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1171

1172
		if (!skb) {
1173
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1174
							rx_ring->rx_buf_len);
1175
			if (!skb) {
1176
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1177 1178
				goto no_buffers;
			}
1179 1180
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1181
			bi->skb = skb;
1182
		}
1183

1184
		if (!bi->dma) {
1185
			bi->dma = dma_map_single(rx_ring->dev,
1186
						 skb->data,
1187
						 rx_ring->rx_buf_len,
1188
						 DMA_FROM_DEVICE);
1189
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1190
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1191 1192 1193
				bi->dma = 0;
				goto no_buffers;
			}
1194
		}
1195

A
Alexander Duyck 已提交
1196
		if (ring_is_ps_enabled(rx_ring)) {
1197
			if (!bi->page) {
1198
				bi->page = netdev_alloc_page(rx_ring->netdev);
1199
				if (!bi->page) {
1200
					rx_ring->rx_stats.alloc_rx_page_failed++;
1201 1202 1203 1204 1205 1206 1207
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1208
				bi->page_dma = dma_map_page(rx_ring->dev,
1209 1210 1211 1212
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1213
				if (dma_mapping_error(rx_ring->dev,
1214
						      bi->page_dma)) {
1215
					rx_ring->rx_stats.alloc_rx_page_failed++;
1216 1217 1218 1219 1220 1221 1222
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1223 1224
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1225
		} else {
1226
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1227
			rx_desc->read.hdr_addr = 0;
1228 1229 1230 1231 1232 1233
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1234

1235 1236 1237
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1238
		ixgbe_release_rx_desc(rx_ring, i);
1239 1240 1241
	}
}

1242
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1243
{
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1254 1255
}

A
Alexander Duyck 已提交
1256 1257 1258 1259 1260 1261 1262 1263
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1264
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1265 1266
{
	unsigned int frag_list_size = 0;
1267
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1268 1269 1270 1271 1272 1273

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1274
		skb_cnt++;
A
Alexander Duyck 已提交
1275 1276 1277 1278 1279 1280 1281
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1282 1283
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1284 1285 1286
	return skb;
}

1287 1288 1289 1290 1291
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1292

1293
static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1294 1295
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1296
{
H
Herbert Xu 已提交
1297
	struct ixgbe_adapter *adapter = q_vector->adapter;
1298 1299 1300
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1301
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1302
	const int current_node = numa_node_id();
1303 1304 1305
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1306 1307 1308
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1309
	bool pkt_is_rsc = false;
1310 1311

	i = rx_ring->next_to_clean;
1312
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1313 1314 1315
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1316
		u32 upper_len = 0;
1317

1318
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1319

1320 1321
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1322 1323
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1324
		prefetch(skb->data);
1325

1326
		if (ring_is_rsc_enabled(rx_ring))
1327
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1328 1329

		/* if this is a skb from previous receive DMA will be 0 */
1330
		if (rx_buffer_info->dma) {
1331
			u16 hlen;
1332
			if (pkt_is_rsc &&
1333 1334
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1335 1336 1337 1338 1339 1340 1341
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1342
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1343
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1344
			} else {
1345
				dma_unmap_single(rx_ring->dev,
1346 1347 1348
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1349
			}
J
Jesse Brandeburg 已提交
1350
			rx_buffer_info->dma = 0;
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1363 1364 1365
		}

		if (upper_len) {
1366 1367 1368 1369
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1370 1371
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1372 1373 1374
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1375

1376 1377
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1378
				get_page(rx_buffer_info->page);
1379 1380
			else
				rx_buffer_info->page = NULL;
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1391
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1392 1393
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1394

1395
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1396 1397 1398 1399 1400 1401 1402
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1403
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1404
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1405 1406 1407 1408 1409 1410 1411 1412
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1413
			rx_ring->rx_stats.non_eop_descs++;
1414 1415 1416
			goto next_desc;
		}

1417 1418 1419 1420 1421 1422 1423 1424 1425
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1436 1437
		}
		if (pkt_is_rsc) {
1438 1439
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1440
					skb_shinfo(skb)->nr_frags;
1441
			else
1442 1443
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1444 1445 1446 1447
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1448
		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1449 1450 1451
			/* trim packet back to size 0 and recycle it */
			__pskb_trim(skb, 0);
			rx_buffer_info->skb = skb;
1452 1453 1454
			goto next_desc;
		}

1455
		ixgbe_rx_checksum(adapter, rx_desc, skb);
1456 1457 1458 1459 1460

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1461
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1462 1463
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1464 1465 1466
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1467
				goto next_desc;
1468
		}
1469
#endif /* IXGBE_FCOE */
1470
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1471 1472 1473 1474

next_desc:
		rx_desc->wb.upper.status_error = 0;

1475 1476 1477 1478
		(*work_done)++;
		if (*work_done >= work_to_do)
			break;

1479 1480
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1481
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1482 1483 1484 1485 1486 1487
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1488 1489
	}

1490 1491 1492 1493
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
1494
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1495

1496 1497 1498 1499 1500
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1501
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1502 1503 1504 1505 1506 1507 1508 1509 1510
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1511 1512
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;
1513 1514 1515 1516
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1517 1518
}

1519
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1520 1521 1522 1523 1524 1525 1526 1527 1528
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1529
	struct ixgbe_q_vector *q_vector;
1530
	int i, q_vectors, v_idx, r_idx;
1531
	u32 mask;
1532

1533
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1534

1535 1536
	/*
	 * Populate the IVAR table and set the ITR values to the
1537 1538 1539
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1540
		q_vector = adapter->q_vector[v_idx];
1541
		/* XXX for_each_set_bit(...) */
1542
		r_idx = find_first_bit(q_vector->rxr_idx,
1543
				       adapter->num_rx_queues);
1544 1545

		for (i = 0; i < q_vector->rxr_count; i++) {
1546 1547
			u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
1548
			r_idx = find_next_bit(q_vector->rxr_idx,
1549 1550
					      adapter->num_rx_queues,
					      r_idx + 1);
1551 1552
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1553
				       adapter->num_tx_queues);
1554 1555

		for (i = 0; i < q_vector->txr_count; i++) {
1556 1557
			u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
1558
			r_idx = find_next_bit(q_vector->txr_idx,
1559 1560
					      adapter->num_tx_queues,
					      r_idx + 1);
1561 1562 1563
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1564 1565
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1566
		else if (q_vector->rxr_count)
1567 1568
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1569

1570
		ixgbe_write_eitr(q_vector);
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1586 1587
	}

1588 1589
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1590
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1591
			       v_idx);
1592 1593
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1594
	case ixgbe_mac_X540:
1595
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1596 1597 1598 1599 1600
		break;

	default:
		break;
	}
1601 1602
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1603
	/* set up to autoclear timer, and the vectors */
1604
	mask = IXGBE_EIMS_ENABLE_MASK;
1605 1606 1607 1608 1609 1610
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1611
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1612 1613
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1640 1641
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1681 1682
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1683
 * @q_vector: structure containing interrupt and ring information
1684 1685 1686 1687 1688
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1689
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1690
{
1691
	struct ixgbe_adapter *adapter = q_vector->adapter;
1692
	struct ixgbe_hw *hw = &adapter->hw;
1693 1694 1695
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1696 1697
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1698 1699
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1700 1701
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1702
	case ixgbe_mac_X540:
1703
		/*
D
Don Skidmore 已提交
1704
		 * 82599 and X540 can support a value of zero, so allow it for
1705 1706 1707 1708 1709 1710 1711
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1712 1713 1714 1715 1716
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1717 1718 1719
		break;
	default:
		break;
1720 1721 1722 1723
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1724 1725 1726
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1727
	int i, r_idx;
1728 1729 1730 1731 1732
	u32 new_itr;
	u8 current_itr, ret_itr;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1733
		struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
1734
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1735 1736 1737
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1738 1739
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1740
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1741
				    q_vector->tx_itr - 1 : ret_itr);
1742
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1743
				      r_idx + 1);
1744 1745 1746 1747
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1748
		struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
1749
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1750 1751 1752
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1753 1754
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1755
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1756
				    q_vector->rx_itr - 1 : ret_itr);
1757
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1758
				      r_idx + 1);
1759 1760
	}

1761
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1778
		/* do an exponential smoothing */
1779
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
1780 1781 1782

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1783 1784

		ixgbe_write_eitr(q_vector);
1785 1786 1787
	}
}

1788 1789 1790 1791 1792 1793 1794
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
1795 1796
						     struct ixgbe_adapter,
						     check_overtemp_task);
1797 1798 1799
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_T3_LOM: {
		u32 autoneg;
		bool link_up = false;

		if (hw->mac.ops.check_link)
			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

		if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
		    (eicr & IXGBE_EICR_LSC))
			/* Check if this is due to overtemp */
			if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
				break;
		return;
	}
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1820
			return;
1821
		break;
1822
	}
1823 1824 1825 1826 1827 1828
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
	/* write to clear the interrupt */
	IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1829 1830
}

1831 1832 1833 1834 1835 1836
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1837
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1838 1839 1840 1841
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1842

1843 1844 1845 1846
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1847 1848 1849 1850 1851 1852 1853
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			schedule_work(&adapter->sfp_config_module_task);
	}

1854 1855 1856
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1857 1858
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			schedule_work(&adapter->multispeed_fiber_task);
1859 1860 1861
	}
}

1862 1863 1864 1865 1866 1867 1868 1869 1870
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1871
		IXGBE_WRITE_FLUSH(hw);
1872 1873 1874 1875
		schedule_work(&adapter->watchdog_task);
	}
}

1876 1877 1878 1879 1880
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1891

1892 1893
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1894

1895 1896 1897
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1898 1899
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
1900 1901 1902 1903 1904 1905 1906
		ixgbe_check_sfp_event(adapter, eicr);
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		/* now fallthrough to handle Flow Director */
D
Don Skidmore 已提交
1907
	case ixgbe_mac_X540:
1908 1909 1910 1911 1912 1913 1914 1915
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1916
							    adapter->tx_ring[i];
A
Alexander Duyck 已提交
1917 1918
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
						       &tx_ring->state))
1919 1920 1921
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
1922 1923 1924
		break;
	default:
		break;
1925
	}
1926 1927 1928

	ixgbe_check_fan_failure(adapter, eicr);

1929 1930
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1931 1932 1933 1934

	return IRQ_HANDLED;
}

1935 1936 1937 1938
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
1939
	struct ixgbe_hw *hw = &adapter->hw;
1940

1941 1942
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1943
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1944 1945 1946
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1947
	case ixgbe_mac_X540:
1948
		mask = (qmask & 0xFFFFFFFF);
1949 1950
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1951
		mask = (qmask >> 32);
1952 1953 1954 1955 1956
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
1957 1958 1959 1960 1961
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1962
					    u64 qmask)
1963 1964
{
	u32 mask;
1965
	struct ixgbe_hw *hw = &adapter->hw;
1966

1967 1968
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1969
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1970 1971 1972
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1973
	case ixgbe_mac_X540:
1974
		mask = (qmask & 0xFFFFFFFF);
1975 1976
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
1977
		mask = (qmask >> 32);
1978 1979 1980 1981 1982
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
1983 1984 1985 1986
	}
	/* skip the flush */
}

1987 1988
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
1989 1990
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1991
	struct ixgbe_ring     *tx_ring;
1992 1993 1994 1995 1996 1997 1998
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1999
		tx_ring = adapter->tx_ring[r_idx];
2000 2001
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
2002
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2003
				      r_idx + 1);
2004
	}
2005

2006
	/* EIAM disabled interrupts (on this vector) for us */
2007 2008
	napi_schedule(&q_vector->napi);

2009 2010 2011
	return IRQ_HANDLED;
}

2012 2013 2014 2015 2016
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
2017 2018
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
2019 2020
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
2021
	struct ixgbe_ring  *rx_ring;
2022
	int r_idx;
2023
	int i;
2024

2025 2026 2027 2028 2029
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2030
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2031
	for (i = 0; i < q_vector->rxr_count; i++) {
2032
		rx_ring = adapter->rx_ring[r_idx];
2033 2034 2035
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2036
				      r_idx + 1);
2037 2038
	}

2039 2040 2041
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

2042
	/* EIAM disabled interrupts (on this vector) for us */
2043
	napi_schedule(&q_vector->napi);
2044 2045 2046 2047 2048 2049

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2061
		ring = adapter->tx_ring[r_idx];
2062 2063 2064
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2065
				      r_idx + 1);
2066 2067 2068 2069
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2070
		ring = adapter->rx_ring[r_idx];
2071 2072 2073
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2074
				      r_idx + 1);
2075 2076
	}

2077
	/* EIAM disabled interrupts (on this vector) for us */
2078
	napi_schedule(&q_vector->napi);
2079 2080 2081 2082

	return IRQ_HANDLED;
}

2083 2084 2085 2086 2087
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
2088 2089
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
2090
 **/
2091 2092
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
2093
	struct ixgbe_q_vector *q_vector =
2094
			       container_of(napi, struct ixgbe_q_vector, napi);
2095
	struct ixgbe_adapter *adapter = q_vector->adapter;
2096
	struct ixgbe_ring *rx_ring = NULL;
2097
	int work_done = 0;
2098
	long r_idx;
2099

2100
#ifdef CONFIG_IXGBE_DCA
2101
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2102
		ixgbe_update_dca(q_vector);
2103
#endif
2104

2105 2106 2107
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	rx_ring = adapter->rx_ring[r_idx];

H
Herbert Xu 已提交
2108
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
2109

2110 2111
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
2112
		napi_complete(napi);
2113
		if (adapter->rx_itr_setting & 1)
2114
			ixgbe_set_itr_msix(q_vector);
2115
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2116
			ixgbe_irq_enable_queues(adapter,
2117
						((u64)1 << q_vector->v_idx));
2118 2119 2120 2121 2122
	}

	return work_done;
}

2123
/**
2124
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
2125 2126 2127 2128 2129 2130
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
2131
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
2132 2133
{
	struct ixgbe_q_vector *q_vector =
2134
			       container_of(napi, struct ixgbe_q_vector, napi);
2135
	struct ixgbe_adapter *adapter = q_vector->adapter;
2136
	struct ixgbe_ring *ring = NULL;
2137 2138
	int work_done = 0, i;
	long r_idx;
2139 2140
	bool tx_clean_complete = true;

2141 2142 2143 2144 2145
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2146 2147
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2148
		ring = adapter->tx_ring[r_idx];
2149 2150
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2151
				      r_idx + 1);
2152
	}
2153 2154 2155 2156 2157 2158 2159

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2160
		ring = adapter->rx_ring[r_idx];
2161
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
2162
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2163
				      r_idx + 1);
2164 2165 2166
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2167
	ring = adapter->rx_ring[r_idx];
2168
	/* If all Rx work done, exit the polling mode */
2169
	if (work_done < budget) {
2170
		napi_complete(napi);
2171
		if (adapter->rx_itr_setting & 1)
2172 2173
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2174
			ixgbe_irq_enable_queues(adapter,
2175
						((u64)1 << q_vector->v_idx));
2176 2177 2178 2179 2180
		return 0;
	}

	return work_done;
}
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
2193
			       container_of(napi, struct ixgbe_q_vector, napi);
2194 2195 2196 2197 2198 2199 2200
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2201
		ixgbe_update_dca(q_vector);
2202 2203
#endif

2204 2205 2206
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	tx_ring = adapter->tx_ring[r_idx];

2207 2208 2209
	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2210
	/* If all Tx work done, exit the polling mode */
2211 2212
	if (work_done < budget) {
		napi_complete(napi);
2213
		if (adapter->tx_itr_setting & 1)
2214 2215
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2216 2217
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2218 2219 2220 2221 2222
	}

	return work_done;
}

2223
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2224
				     int r_idx)
2225
{
2226
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2227
	struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
2228 2229 2230

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2231
	rx_ring->q_vector = q_vector;
2232 2233 2234
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2235
				     int t_idx)
2236
{
2237
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2238
	struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
2239 2240 2241

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2242
	tx_ring->q_vector = q_vector;
2243 2244
}

2245
/**
2246 2247
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
2248
 *
2249 2250 2251 2252 2253
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2254
 **/
2255
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
2256
{
2257
	int q_vectors;
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2269

2270 2271
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2272 2273 2274 2275
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
2276
	if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2277 2278
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2279

2280 2281
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2282 2283

		goto out;
2284
	}
2285

2286 2287 2288 2289 2290 2291
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
2292 2293
	for (i = v_start; i < q_vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
2294 2295 2296 2297 2298
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
2299
		tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
2300 2301 2302 2303
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2304 2305
		}
	}
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2322
	int ri = 0, ti = 0;
2323 2324 2325 2326

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2327
	err = ixgbe_map_rings_to_vectors(adapter);
2328
	if (err)
2329
		return err;
2330

2331 2332 2333 2334 2335
#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count)        \
					  ? &ixgbe_msix_clean_many : \
			  (_v)->rxr_count ? &ixgbe_msix_clean_rx   : \
			  (_v)->txr_count ? &ixgbe_msix_clean_tx   : \
			  NULL)
2336
	for (vector = 0; vector < q_vectors; vector++) {
2337 2338
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		handler = SET_HANDLER(q_vector);
R
Robert Olsson 已提交
2339

2340
		if (handler == &ixgbe_msix_clean_rx) {
2341 2342
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "rx", ri++);
2343
		} else if (handler == &ixgbe_msix_clean_tx) {
2344 2345
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "tx", ti++);
2346
		} else if (handler == &ixgbe_msix_clean_many) {
2347 2348
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "TxRx", ri++);
2349
			ti++;
2350 2351 2352
		} else {
			/* skip this unused q_vector */
			continue;
2353
		}
2354
		err = request_irq(adapter->msix_entries[vector].vector,
2355 2356
				  handler, 0, q_vector->name,
				  q_vector);
2357
		if (err) {
2358
			e_err(probe, "request_irq failed for MSIX interrupt "
2359
			      "Error: %d\n", err);
2360
			goto free_queue_irqs;
2361 2362 2363
		}
	}

2364
	sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
2365
	err = request_irq(adapter->msix_entries[vector].vector,
2366
			  ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
2367
	if (err) {
2368
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2369
		goto free_queue_irqs;
2370 2371 2372 2373
	}

	return 0;

2374 2375 2376
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2377
			 adapter->q_vector[i]);
2378 2379
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2380 2381 2382 2383 2384
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

2385 2386
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2387
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2388 2389
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2390 2391
	u32 new_itr = q_vector->eitr;
	u8 current_itr;
2392

2393
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2394 2395 2396
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2397
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2398 2399 2400
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2401

2402
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2420
		/* do an exponential smoothing */
2421
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
2422

2423
		/* save the algorithm value here */
2424
		q_vector->eitr = new_itr;
2425 2426

		ixgbe_write_eitr(q_vector);
2427 2428 2429
	}
}

2430 2431 2432 2433
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2434 2435
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2436 2437
{
	u32 mask;
2438 2439

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2440 2441
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2442 2443
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2444 2445
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2446
	case ixgbe_mac_X540:
2447
		mask |= IXGBE_EIMS_ECC;
2448 2449
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2450 2451
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2452 2453 2454
		break;
	default:
		break;
2455
	}
2456 2457 2458
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2459

2460
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2461 2462 2463 2464
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2465 2466 2467 2468 2469

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2470
}
2471

2472
/**
2473
 * ixgbe_intr - legacy mode Interrupt Handler
2474 2475 2476 2477 2478 2479 2480 2481
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2482
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2483 2484
	u32 eicr;

2485
	/*
2486
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2487 2488 2489 2490
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2491 2492 2493
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2494
	if (!eicr) {
2495 2496
		/*
		 * shared interrupt alert!
2497
		 * make sure interrupts are enabled because the read will
2498 2499 2500 2501 2502 2503
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2504
		return IRQ_NONE;	/* Not our interrupt */
2505
	}
2506

2507 2508
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2509

2510 2511
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2512
		ixgbe_check_sfp_event(adapter, eicr);
2513 2514 2515 2516 2517 2518 2519 2520 2521
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		break;
	default:
		break;
	}
2522

2523 2524
	ixgbe_check_fan_failure(adapter, eicr);

2525
	if (napi_schedule_prep(&(q_vector->napi))) {
2526 2527 2528 2529
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2530
		/* would disable interrupts here but EIAM disabled it */
2531
		__napi_schedule(&(q_vector->napi));
2532 2533
	}

2534 2535 2536 2537 2538 2539 2540 2541
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2542 2543 2544
	return IRQ_HANDLED;
}

2545 2546 2547 2548 2549
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2550
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2551 2552 2553 2554 2555 2556 2557
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2558 2559 2560 2561 2562 2563 2564
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2565
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2566 2567
{
	struct net_device *netdev = adapter->netdev;
2568
	int err;
2569

2570 2571 2572
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2573
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2574
				  netdev->name, netdev);
2575
	} else {
2576
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2577
				  netdev->name, netdev);
2578 2579 2580
	}

	if (err)
2581
		e_err(probe, "request_irq failed, Error %d\n", err);
2582 2583 2584 2585 2586 2587 2588 2589 2590

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2591
		int i, q_vectors;
2592

2593 2594 2595
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2596 2597
		free_irq(adapter->msix_entries[i].vector, netdev);

2598 2599 2600
		i--;
		for (; i >= 0; i--) {
			free_irq(adapter->msix_entries[i].vector,
2601
				 adapter->q_vector[i]);
2602 2603 2604 2605 2606
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2607 2608 2609
	}
}

2610 2611 2612 2613 2614 2615
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2616 2617
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2618
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2619 2620
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2621
	case ixgbe_mac_X540:
2622 2623
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2624
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2625 2626
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2627 2628 2629
		break;
	default:
		break;
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2641 2642 2643 2644 2645 2646 2647 2648
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2649
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2650
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2651

2652 2653
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2654 2655 2656 2657

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2658
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2659 2660
}

2661 2662 2663 2664 2665 2666 2667
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2668 2669
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2670 2671 2672
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2673 2674
	int wait_loop = 10;
	u32 txdctl;
2675
	u8 reg_idx = ring->reg_idx;
2676

2677 2678 2679 2680 2681 2682
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2683
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2684
			(tdba & DMA_BIT_MASK(32)));
2685 2686 2687 2688 2689
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2690
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2691

2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
2706 2707 2708 2709 2710 2711 2712 2713
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2714

2715 2716
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
		msleep(1);
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2733 2734
}

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2774
/**
2775
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2776 2777 2778 2779 2780 2781
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2782 2783
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2784
	u32 i;
2785

2786 2787 2788 2789 2790 2791 2792 2793 2794
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2795
	/* Setup the HW Tx Head and Tail descriptor pointers */
2796 2797
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2798 2799
}

2800
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2801

2802
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2803
				   struct ixgbe_ring *rx_ring)
2804 2805
{
	u32 srrctl;
2806
	u8 reg_idx = rx_ring->reg_idx;
2807

2808 2809 2810 2811
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2812
		reg_idx = reg_idx & mask;
2813
	}
2814 2815
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2816
	case ixgbe_mac_X540:
2817 2818 2819 2820
	default:
		break;
	}

2821
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2822 2823 2824

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2825 2826
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2827

2828 2829 2830
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2831
	if (ring_is_ps_enabled(rx_ring)) {
2832 2833 2834 2835 2836
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2837 2838
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2839 2840
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2841 2842
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2843

2844
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2845
}
2846

2847
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2848
{
2849 2850
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2851 2852
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2853 2854 2855
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2856 2857
	int mask;

2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2872

2873 2874 2875 2876 2877 2878 2879 2880 2881
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2882
#ifdef CONFIG_IXGBE_DCB
2883
					 | IXGBE_FLAG_DCB_ENABLED
2884
#endif
2885 2886
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2887 2888 2889 2890 2891

	switch (mask) {
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2892 2893 2894
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2895 2896 2897 2898 2899 2900 2901 2902 2903
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
	default:
		break;
	}

2904 2905 2906 2907 2908 2909 2910
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2911 2912
}

D
Don Skidmore 已提交
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
/**
 * ixgbe_clear_rscctl - disable RSC for the indicated ring
 * @adapter: address of board private structure
 * @ring: structure containing ring specific data
 **/
void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
                        struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
	u8 reg_idx = ring->reg_idx;

	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
	rscctrl &= ~IXGBE_RSCCTL_RSCEN;
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
}

2930 2931 2932 2933 2934
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
D
Don Skidmore 已提交
2935
void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2936
				   struct ixgbe_ring *ring)
2937 2938 2939
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2940
	int rx_buf_len;
2941
	u8 reg_idx = ring->reg_idx;
2942

A
Alexander Duyck 已提交
2943
	if (!ring_is_rsc_enabled(ring))
2944
		return;
2945

2946 2947
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2948 2949 2950 2951 2952 2953
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
2954
	if (ring_is_ps_enabled(ring)) {
2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2972
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2973 2974
}

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3009
	u8 reg_idx = ring->reg_idx;
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
		msleep(1);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3057 3058
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3059 3060 3061
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3062
	u32 rxdctl;
3063
	u8 reg_idx = ring->reg_idx;
3064

3065 3066
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3067
	ixgbe_disable_rx_queue(adapter, ring);
3068

3069 3070 3071 3072 3073 3074
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3075
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3097
	ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
3098 3099
}

3100 3101 3102 3103 3104 3105 3106
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3107 3108
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3109
		      IXGBE_PSRTYPE_L2HDR |
3110
		      IXGBE_PSRTYPE_IPV6HDR;
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3163 3164 3165
	/* Enable MAC Anti-Spoofing */
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
					  adapter->num_vfs);
3166 3167
}

3168
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3169 3170 3171 3172
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3173
	int rx_buf_len;
3174 3175 3176
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3177

3178
	/* Decide whether to use packet split mode or not */
3179 3180 3181
	/* Do not use packet split if we're in SR-IOV Mode */
	if (!adapter->num_vfs)
		adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3182 3183 3184

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3185
		rx_buf_len = IXGBE_RX_HDR_SIZE;
3186
	} else {
3187
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
3188
		    (netdev->mtu <= ETH_DATA_LEN))
3189
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3190
		else
3191
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3192 3193
	}

3194
#ifdef IXGBE_FCOE
3195 3196 3197 3198
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3199

3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3213

3214 3215 3216 3217
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3218
	for (i = 0; i < adapter->num_rx_queues; i++) {
3219
		rx_ring = adapter->rx_ring[i];
3220
		rx_ring->rx_buf_len = rx_buf_len;
3221

3222
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
3223 3224 3225 3226 3227 3228
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3229
		else
A
Alexander Duyck 已提交
3230
			clear_ring_rsc_enabled(rx_ring);
3231

3232
#ifdef IXGBE_FCOE
3233
		if (netdev->features & NETIF_F_FCOE_MTU) {
3234 3235
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
3236
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
3237
				clear_ring_ps_enabled(rx_ring);
3238 3239
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
3240
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
3241 3242 3243 3244
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
3245
			}
3246 3247
		}
#endif /* IXGBE_FCOE */
3248 3249 3250
	}
}

3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3271
	case ixgbe_mac_X540:
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3305
	ixgbe_setup_rdrxctl(adapter);
3306

3307
	/* Program registers for the distribution of queues */
3308 3309
	ixgbe_setup_mrqc(adapter);

3310 3311
	ixgbe_set_uta(adapter);

3312 3313 3314 3315 3316 3317 3318
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3319 3320
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3321

3322 3323 3324 3325 3326 3327 3328
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3329 3330
}

3331 3332 3333 3334
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3335
	int pool_ndx = adapter->num_vfs;
3336 3337

	/* add VID to filter table */
3338
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3339
	set_bit(vid, adapter->active_vlans);
3340 3341 3342 3343 3344 3345
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3346
	int pool_ndx = adapter->num_vfs;
3347 3348

	/* remove VID from filter table */
3349
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3350
	clear_bit(vid, adapter->active_vlans);
3351 3352
}

3353 3354 3355 3356 3357 3358 3359
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3390 3391 3392 3393
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3394 3395
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3396 3397 3398
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3399
	case ixgbe_mac_X540:
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3413
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3414 3415
 * @adapter: driver data
 */
3416
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3417 3418
{
	struct ixgbe_hw *hw = &adapter->hw;
3419
	u32 vlnctrl;
3420 3421 3422 3423
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3424 3425
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3426 3427 3428
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3429
	case ixgbe_mac_X540:
3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3442 3443
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3444
	u16 vid;
3445

3446 3447 3448 3449
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3450 3451
}

3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
	unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3494
/**
3495
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3496 3497
 * @netdev: network interface device structure
 *
3498 3499 3500 3501
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3502
 **/
3503
void ixgbe_set_rx_mode(struct net_device *netdev)
3504 3505 3506
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3507 3508
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3509 3510 3511 3512 3513

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3514 3515 3516 3517 3518
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3519 3520 3521
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3522
	if (netdev->flags & IFF_PROMISC) {
3523
		hw->addr_ctrl.user_set_promisc = true;
3524
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3525
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3526 3527
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3528
	} else {
3529 3530
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3531 3532 3533 3534 3535 3536 3537 3538 3539
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
			 * then we should just turn on promiscous mode so
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3540
		}
3541
		ixgbe_vlan_filter_enable(adapter);
3542
		hw->addr_ctrl.user_set_promisc = false;
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
		 * unicast promiscous mode
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3553 3554
	}

3555
	if (adapter->num_vfs) {
3556
		ixgbe_restore_vf_multicasts(adapter);
3557 3558 3559 3560 3561 3562 3563
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3564 3565 3566 3567 3568

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3569 3570
}

3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3582
		struct napi_struct *napi;
3583
		q_vector = adapter->q_vector[q_idx];
3584
		napi = &q_vector->napi;
3585 3586 3587 3588 3589 3590 3591 3592
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3593 3594

		napi_enable(napi);
3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3609
		q_vector = adapter->q_vector[q_idx];
3610 3611 3612 3613
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3614
#ifdef CONFIG_IXGBE_DCB
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3626
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3627

3628 3629 3630 3631 3632 3633 3634 3635 3636
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3637 3638 3639 3640 3641
#ifdef CONFIG_FCOE
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif

3642
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3643
					DCB_TX_CONFIG);
3644
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3645
					DCB_RX_CONFIG);
3646 3647

	/* Enable VLAN tag insert/strip */
3648
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3649

3650
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3651 3652 3653

	/* reconfigure the hardware */
	ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3654 3655 3656
}

#endif
3657 3658 3659
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3660
	struct ixgbe_hw *hw = &adapter->hw;
3661 3662
	int i;

J
Jeff Kirsher 已提交
3663
#ifdef CONFIG_IXGBE_DCB
3664
	ixgbe_configure_dcb(adapter);
3665
#endif
3666

3667 3668 3669
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3670 3671 3672 3673 3674
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3675 3676
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3677
			adapter->tx_ring[i]->atr_sample_rate =
3678
						       adapter->atr_sample_rate;
3679 3680 3681 3682
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3683
	ixgbe_configure_virtualization(adapter);
3684

3685 3686 3687 3688
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3689 3690 3691 3692 3693 3694 3695
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3696 3697 3698 3699
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3700 3701 3702 3703 3704 3705
		return true;
	default:
		return false;
	}
}

3706
/**
3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

		if (hw->phy.multispeed_fiber) {
			/*
			 * In multispeed fiber setups, the device may not have
			 * had a physical connection when the driver loaded.
			 * If that's the case, the initial link configuration
			 * couldn't get the MAC into 10G or 1G mode, so we'll
			 * never have a link status change interrupt fire.
			 * We need to try and force an autonegotiation
			 * session, then bring up link.
			 */
			hw->mac.ops.setup_sfp(hw);
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
				schedule_work(&adapter->multispeed_fiber_task);
		} else {
			/*
			 * Direct Attach Cu and non-multispeed fiber modules
			 * still need to be configured properly prior to
			 * attempting link.
			 */
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
				schedule_work(&adapter->sfp_config_module_task);
		}
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3740 3741 3742 3743
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3744
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3745 3746
{
	u32 autoneg;
3747
	bool negotiation, link_up = false;
3748 3749 3750 3751 3752 3753 3754 3755 3756
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

	if (hw->mac.ops.get_link_capabilities)
3757 3758
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3759 3760 3761
	if (ret)
		goto link_cfg_out;

3762 3763
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3764 3765 3766 3767
link_cfg_out:
	return ret;
}

3768
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3769 3770
{
	struct ixgbe_hw *hw = &adapter->hw;
3771
	u32 gpie = 0;
3772

3773
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3774 3775 3776
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3777 3778 3779 3780 3781 3782 3783 3784 3785
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3786 3787
		case ixgbe_mac_X540:
		default:
3788 3789 3790 3791 3792
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3793 3794 3795 3796
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3797

3798 3799 3800 3801 3802 3803
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3804 3805
	}

3806 3807
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3808 3809
		gpie |= IXGBE_SDP1_GPIEN;

3810
	if (hw->mac.type == ixgbe_mac_82599EB)
3811 3812
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3825

3826 3827 3828 3829 3830
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3831 3832 3833
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3834
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3835
	      (hw->mac.type == ixgbe_mac_82599EB))))
3836 3837
		hw->mac.ops.enable_tx_laser(hw);

3838
	clear_bit(__IXGBE_DOWN, &adapter->state);
3839 3840
	ixgbe_napi_enable_all(adapter);

3841 3842 3843 3844 3845 3846 3847 3848
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3849 3850
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3851
	ixgbe_irq_enable(adapter, true, true);
3852

3853 3854 3855 3856 3857 3858 3859
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3860
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3861 3862
	}

3863 3864
	/*
	 * For hot-pluggable SFP+ devices, a new SFP+ module may have
3865 3866 3867
	 * arrived before interrupts were enabled but after probe.  Such
	 * devices wouldn't have their type identified yet. We need to
	 * kick off the SFP+ module setup first, then try to bring up link.
3868 3869 3870
	 * If we're not hot-pluggable SFP+, we just need to configure link
	 * and bring it up.
	 */
3871 3872
	if (hw->phy.type == ixgbe_phy_unknown)
		schedule_work(&adapter->sfp_config_module_task);
3873

3874
	/* enable transmits */
3875
	netif_tx_start_all_queues(adapter->netdev);
3876

3877 3878
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3879 3880
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3881
	mod_timer(&adapter->watchdog_timer, jiffies);
3882 3883 3884 3885 3886 3887

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3888 3889 3890
	return 0;
}

3891 3892 3893 3894 3895 3896
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
		msleep(1);
	ixgbe_down(adapter);
3897 3898 3899 3900 3901 3902 3903 3904
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3905 3906 3907 3908
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3919
	struct ixgbe_hw *hw = &adapter->hw;
3920 3921 3922
	int err;

	err = hw->mac.ops.init_hw(hw);
3923 3924 3925 3926 3927
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3928
		e_dev_err("master disable timed out\n");
3929
		break;
3930 3931
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3932 3933 3934 3935 3936 3937
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3938
		break;
3939
	default:
3940
		e_dev_err("Hardware Error: %d\n", err);
3941
	}
3942 3943

	/* reprogram the RAR[0] in case user changed it. */
3944 3945
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3946 3947 3948 3949 3950 3951
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
3952
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
3953
{
3954
	struct device *dev = rx_ring->dev;
3955
	unsigned long size;
3956
	u16 i;
3957

3958 3959 3960
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3961

3962
	/* Free all the Rx ring sk_buffs */
3963 3964 3965 3966 3967
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3968
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
3969
					 rx_ring->rx_buf_len,
3970
					 DMA_FROM_DEVICE);
3971 3972 3973
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3974
			struct sk_buff *skb = rx_buffer_info->skb;
3975
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3976 3977
			do {
				struct sk_buff *this = skb;
3978
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3979
					dma_unmap_single(dev,
3980
							 IXGBE_RSC_CB(this)->dma,
3981
							 rx_ring->rx_buf_len,
3982
							 DMA_FROM_DEVICE);
3983
					IXGBE_RSC_CB(this)->dma = 0;
3984
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3985
				}
A
Alexander Duyck 已提交
3986 3987 3988
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3989 3990 3991
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3992
		if (rx_buffer_info->page_dma) {
3993
			dma_unmap_page(dev, rx_buffer_info->page_dma,
3994
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3995 3996
			rx_buffer_info->page_dma = 0;
		}
3997 3998
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3999
		rx_buffer_info->page_offset = 0;
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4016
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4017 4018 4019
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4020
	u16 i;
4021

4022 4023 4024
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4025

4026
	/* Free all the Tx ring sk_buffs */
4027 4028
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4029
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4043
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4044 4045
 * @adapter: board private structure
 **/
4046
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4047 4048 4049
{
	int i;

4050
	for (i = 0; i < adapter->num_rx_queues; i++)
4051
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4052 4053 4054
}

/**
4055
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4056 4057
 * @adapter: board private structure
 **/
4058
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4059 4060 4061
{
	int i;

4062
	for (i = 0; i < adapter->num_tx_queues; i++)
4063
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4064 4065 4066 4067 4068
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4069
	struct ixgbe_hw *hw = &adapter->hw;
4070
	u32 rxctrl;
4071
	u32 txdctl;
4072
	int i;
4073
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4074 4075 4076 4077

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

4078 4079 4080 4081
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
4082

4083 4084
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4085 4086 4087 4088

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
4089 4090
	}

4091
	/* disable receives */
4092 4093
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4094

4095 4096 4097 4098 4099
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4100 4101
	msleep(10);

4102 4103
	netif_tx_stop_all_queues(netdev);

4104 4105
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
4106
	del_timer_sync(&adapter->watchdog_timer);
4107
	cancel_work_sync(&adapter->watchdog_task);
4108

4109 4110 4111 4112 4113 4114 4115
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4116 4117 4118 4119 4120 4121 4122 4123 4124
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

4125 4126 4127 4128
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

4129 4130 4131
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

4132 4133
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4134 4135 4136
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
4137
				(txdctl & ~IXGBE_TXDCTL_ENABLE));
4138
	}
4139
	/* Disable the Tx DMA engine on 82599 */
4140 4141
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4142
	case ixgbe_mac_X540:
4143
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4144 4145
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4146 4147 4148 4149
		break;
	default:
		break;
	}
4150

4151 4152 4153
	/* clear n-tuple filters that are cached */
	ethtool_ntuple_flush(netdev);

4154 4155
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4156 4157 4158 4159

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4160
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4161 4162 4163
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4164 4165 4166
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4167
#ifdef CONFIG_IXGBE_DCA
4168
	/* since we reset the hardware DCA settings were cleared */
4169
	ixgbe_setup_dca(adapter);
4170
#endif
4171 4172 4173
}

/**
4174 4175 4176 4177 4178
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4179
 **/
4180
static int ixgbe_poll(struct napi_struct *napi, int budget)
4181
{
4182
	struct ixgbe_q_vector *q_vector =
4183
				container_of(napi, struct ixgbe_q_vector, napi);
4184
	struct ixgbe_adapter *adapter = q_vector->adapter;
4185
	int tx_clean_complete, work_done = 0;
4186

4187
#ifdef CONFIG_IXGBE_DCA
4188 4189
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4190 4191
#endif

4192 4193
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
4194

4195
	if (!tx_clean_complete)
4196 4197
		work_done = budget;

4198 4199
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
4200
		napi_complete(napi);
4201
		if (adapter->rx_itr_setting & 1)
4202
			ixgbe_set_itr(adapter);
4203
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
4204
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

4217 4218
	adapter->tx_timeout_count++;

4219 4220 4221 4222 4223 4224 4225 4226 4227
	/* Do the reset outside of interrupt context */
	schedule_work(&adapter->reset_task);
}

static void ixgbe_reset_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter;
	adapter = container_of(work, struct ixgbe_adapter, reset_task);

4228 4229 4230 4231 4232
	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

4233 4234
	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
4235
	ixgbe_reinit_locked(adapter);
4236 4237
}

4238 4239
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4240
{
4241
	bool ret = false;
4242
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
4243

4244 4245 4246 4247 4248 4249 4250
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;
4251

4252 4253 4254 4255
	return ret;
}
#endif

4256 4257 4258 4259 4260 4261 4262 4263
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4264 4265 4266
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4267
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4268 4269

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4270 4271 4272
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4273 4274 4275
		ret = true;
	} else {
		ret = false;
4276 4277
	}

4278 4279 4280
	return ret;
}

4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4291
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	f->indices = min((int)num_online_cpus(), f->indices);
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4331 4332
		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;
4333 4334
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4335
			e_info(probe, "FCoE enabled with DCB\n");
4336 4337 4338 4339
			ixgbe_set_dcb_queues(adapter);
		}
#endif
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4340
			e_info(probe, "FCoE enabled with RSS\n");
4341 4342 4343 4344 4345
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4346 4347 4348 4349
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4350
		adapter->num_tx_queues += f->indices;
4351 4352 4353 4354 4355 4356 4357 4358

		ret = true;
	}

	return ret;
}

#endif /* IXGBE_FCOE */
4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
/*
 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4383
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4384
{
4385 4386 4387 4388 4389 4390 4391
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4392
		goto done;
4393

4394 4395 4396 4397 4398
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4399 4400
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4401
		goto done;
4402 4403

#endif
4404 4405 4406
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4407
	if (ixgbe_set_rss_queues(adapter))
4408 4409 4410 4411 4412 4413 4414
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4415
	/* Notify the stack of the (possibly) reduced queue counts. */
4416
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4417 4418
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4419 4420
}

4421
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4422
				       int vectors)
4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4441
				      vectors);
4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4455 4456
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4457 4458 4459 4460 4461
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4462 4463 4464 4465 4466 4467
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4468
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4469 4470 4471 4472
	}
}

/**
4473
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4474 4475
 * @adapter: board private structure to initialize
 *
4476 4477
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4478
 **/
4479
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4480
{
4481 4482
	int i;

4483 4484
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4485

4486 4487 4488 4489 4490 4491
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507
}

#ifdef CONFIG_IXGBE_DCB
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

4508 4509
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return false;
4510

4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
	/* the number of queues is assumed to be symmetric */
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		for (i = 0; i < dcb_i; i++) {
			adapter->rx_ring[i]->reg_idx = i << 3;
			adapter->tx_ring[i]->reg_idx = i << 2;
		}
		ret = true;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4521
	case ixgbe_mac_X540:
4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
		if (dcb_i == 8) {
			/*
			 * Tx TC0 starts at: descriptor queue 0
			 * Tx TC1 starts at: descriptor queue 32
			 * Tx TC2 starts at: descriptor queue 64
			 * Tx TC3 starts at: descriptor queue 80
			 * Tx TC4 starts at: descriptor queue 96
			 * Tx TC5 starts at: descriptor queue 104
			 * Tx TC6 starts at: descriptor queue 112
			 * Tx TC7 starts at: descriptor queue 120
			 *
			 * Rx TC0-TC7 are offset by 16 queues each
			 */
			for (i = 0; i < 3; i++) {
				adapter->tx_ring[i]->reg_idx = i << 5;
				adapter->rx_ring[i]->reg_idx = i << 4;
4538
			}
4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
			for ( ; i < 5; i++) {
				adapter->tx_ring[i]->reg_idx = ((i + 2) << 4);
				adapter->rx_ring[i]->reg_idx = i << 4;
			}
			for ( ; i < dcb_i; i++) {
				adapter->tx_ring[i]->reg_idx = ((i + 8) << 3);
				adapter->rx_ring[i]->reg_idx = i << 4;
			}
			ret = true;
		} else if (dcb_i == 4) {
			/*
			 * Tx TC0 starts at: descriptor queue 0
			 * Tx TC1 starts at: descriptor queue 64
			 * Tx TC2 starts at: descriptor queue 96
			 * Tx TC3 starts at: descriptor queue 112
			 *
			 * Rx TC0-TC3 are offset by 32 queues each
			 */
			adapter->tx_ring[0]->reg_idx = 0;
			adapter->tx_ring[1]->reg_idx = 64;
			adapter->tx_ring[2]->reg_idx = 96;
			adapter->tx_ring[3]->reg_idx = 112;
			for (i = 0 ; i < dcb_i; i++)
				adapter->rx_ring[i]->reg_idx = i << 5;
			ret = true;
4564
		}
4565 4566 4567
		break;
	default:
		break;
4568
	}
4569 4570 4571 4572
	return ret;
}
#endif

4573 4574 4575 4576 4577 4578 4579
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4580
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4581 4582 4583 4584 4585 4586 4587 4588
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4589
			adapter->rx_ring[i]->reg_idx = i;
4590
		for (i = 0; i < adapter->num_tx_queues; i++)
4591
			adapter->tx_ring[i]->reg_idx = i;
4592 4593 4594 4595 4596 4597
		ret = true;
	}

	return ret;
}

4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4609 4610 4611 4612 4613
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4614 4615

#ifdef CONFIG_IXGBE_DCB
4616 4617
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4618

4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
		ixgbe_cache_ring_dcb(adapter);
		/* find out queues in TC for FCoE */
		fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
		fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
		/*
		 * In 82599, the number of Tx queues for each traffic
		 * class for both 8-TC and 4-TC modes are:
		 * TCs  : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
		 * 8 TCs:  32  32  16  16   8   8   8   8
		 * 4 TCs:  64  64  32  32
		 * We have max 8 queues for FCoE, where 8 the is
		 * FCoE redirection table size. If TC for FCoE is
		 * less than or equal to TC3, we have enough queues
		 * to add max of 8 queues for FCoE, so we start FCoE
		 * Tx queue from the next one, i.e., reg_idx + 1.
		 * If TC for FCoE is above TC3, implying 8 TC mode,
		 * and we need 8 for FCoE, we have to take all queues
		 * in that traffic class for FCoE.
		 */
		if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
			fcoe_tx_i--;
	}
4641
#endif /* CONFIG_IXGBE_DCB */
4642 4643 4644 4645 4646 4647
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4648

4649 4650
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4651
	}
4652 4653 4654 4655 4656
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4657 4658 4659
}

#endif /* IXGBE_FCOE */
4660 4661 4662 4663 4664 4665 4666 4667 4668 4669
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4670 4671
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4672 4673 4674 4675 4676 4677
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4692 4693
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4694

4695 4696 4697
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4698 4699 4700 4701 4702
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;

#endif /* IXGBE_FCOE */
4703 4704 4705 4706 4707
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;

#endif
4708 4709 4710
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4711 4712
	if (ixgbe_cache_ring_rss(adapter))
		return;
4713 4714
}

4715 4716 4717 4718 4719
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4720 4721
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4722
 **/
4723
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4724
{
4725
	int rx = 0, tx = 0, nid = adapter->node;
4726

4727 4728 4729 4730 4731 4732 4733
	if (nid < 0 || !node_online(nid))
		nid = first_online_node;

	for (; tx < adapter->num_tx_queues; tx++) {
		struct ixgbe_ring *ring;

		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4734
		if (!ring)
4735
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4736
		if (!ring)
4737
			goto err_allocation;
4738
		ring->count = adapter->tx_ring_count;
4739 4740
		ring->queue_index = tx;
		ring->numa_node = nid;
4741
		ring->dev = &adapter->pdev->dev;
4742
		ring->netdev = adapter->netdev;
4743

4744
		adapter->tx_ring[tx] = ring;
4745
	}
4746

4747 4748
	for (; rx < adapter->num_rx_queues; rx++) {
		struct ixgbe_ring *ring;
4749

4750
		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4751
		if (!ring)
4752
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4753
		if (!ring)
4754 4755 4756 4757
			goto err_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rx;
		ring->numa_node = nid;
4758
		ring->dev = &adapter->pdev->dev;
4759
		ring->netdev = adapter->netdev;
4760

4761
		adapter->rx_ring[rx] = ring;
4762 4763 4764 4765 4766 4767
	}

	ixgbe_cache_ring_register(adapter);

	return 0;

4768 4769 4770 4771 4772 4773
err_allocation:
	while (tx)
		kfree(adapter->tx_ring[--tx]);

	while (rx)
		kfree(adapter->rx_ring[--rx]);
4774 4775 4776 4777 4778 4779 4780 4781 4782 4783
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4784
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4785
{
4786
	struct ixgbe_hw *hw = &adapter->hw;
4787 4788 4789 4790 4791 4792 4793
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4794
	 * (roughly) the same number of vectors as there are CPU's.
4795 4796
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4797
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4798 4799 4800

	/*
	 * At the same time, hardware can only support a maximum of
4801 4802 4803 4804
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4805
	 */
4806
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4807 4808 4809 4810

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4811
					sizeof(struct msix_entry), GFP_KERNEL);
4812 4813 4814
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4815

4816
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4817

4818 4819 4820
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4821

4822 4823
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4824 4825 4826
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4827 4828 4829
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4830 4831 4832
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4833 4834 4835 4836 4837

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4838 4839 4840
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4841 4842 4843 4844 4845 4846 4847 4848
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int napi_vectors;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		napi_vectors = adapter->num_rx_queues;
4866
		poll = &ixgbe_clean_rxtx_many;
4867 4868 4869 4870 4871 4872 4873
	} else {
		num_q_vectors = 1;
		napi_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4874
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4875
					GFP_KERNEL, adapter->node);
4876 4877
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4878
					   GFP_KERNEL);
4879 4880 4881
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
4882 4883 4884 4885
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
4886
		q_vector->v_idx = q_idx;
4887
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

4916
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4917
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4918
	else
4919 4920 4921 4922 4923
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
4924
		netif_napi_del(&q_vector->napi);
4925 4926 4927 4928
		kfree(q_vector);
	}
}

4929
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4952
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4953 4954 4955 4956
{
	int err;

	/* Number of supported queues */
4957 4958 4959
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4960 4961 4962

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4963
		e_dev_err("Unable to setup interrupt capabilities\n");
4964
		goto err_set_interrupt;
4965 4966
	}

4967 4968
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4969
		e_dev_err("Unable to allocate memory for queue vectors\n");
4970 4971 4972 4973 4974
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4975
		e_dev_err("Unable to allocate memory for queues\n");
4976 4977 4978
		goto err_alloc_queues;
	}

4979
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4980 4981
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4982 4983 4984

	set_bit(__IXGBE_DOWN, &adapter->state);

4985
	return 0;
4986

4987 4988 4989 4990
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4991
err_set_interrupt:
4992 4993 4994
	return err;
}

E
Eric Dumazet 已提交
4995 4996 4997 4998 4999
static void ring_free_rcu(struct rcu_head *head)
{
	kfree(container_of(head, struct ixgbe_ring, rcu));
}

5000 5001 5002 5003 5004 5005 5006 5007 5008
/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
5009 5010 5011 5012 5013 5014 5015
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
5016 5017 5018 5019 5020 5021
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
		call_rcu(&ring->rcu, ring_free_rcu);
5022 5023
		adapter->rx_ring[i] = NULL;
	}
5024

5025 5026 5027
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

5028 5029
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
5030 5031
}

D
Donald Skidmore 已提交
5032 5033 5034 5035 5036 5037 5038 5039
/**
 * ixgbe_sfp_timer - worker thread to find a missing module
 * @data: pointer to our adapter struct
 **/
static void ixgbe_sfp_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;

5040 5041
	/*
	 * Do the sfp_timer outside of interrupt context due to the
D
Donald Skidmore 已提交
5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053
	 * delays that sfp+ detection requires
	 */
	schedule_work(&adapter->sfp_task);
}

/**
 * ixgbe_sfp_task - worker thread to find a missing module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5054 5055
						     struct ixgbe_adapter,
						     sfp_task);
D
Donald Skidmore 已提交
5056 5057 5058 5059 5060
	struct ixgbe_hw *hw = &adapter->hw;

	if ((hw->phy.type == ixgbe_phy_nl) &&
	    (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
		s32 ret = hw->phy.ops.identify_sfp(hw);
5061
		if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
D
Donald Skidmore 已提交
5062 5063 5064
			goto reschedule;
		ret = hw->phy.ops.reset(hw);
		if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5065 5066 5067 5068
			e_dev_err("failed to initialize because an unsupported "
				  "SFP+ module type was detected.\n");
			e_dev_err("Reload the driver after installing a "
				  "supported module.\n");
D
Donald Skidmore 已提交
5069 5070
			unregister_netdev(adapter->netdev);
		} else {
5071
			e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
D
Donald Skidmore 已提交
5072 5073 5074 5075 5076 5077 5078 5079
		}
		/* don't need this routine any more */
		clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	}
	return;
reschedule:
	if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
		mod_timer(&adapter->sfp_timer,
5080
			  round_jiffies(jiffies + (2 * HZ)));
D
Donald Skidmore 已提交
5081 5082
}

5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5095
	struct net_device *dev = adapter->netdev;
5096
	unsigned int rss;
J
Jeff Kirsher 已提交
5097
#ifdef CONFIG_IXGBE_DCB
5098 5099 5100
	int j;
	struct tc_configuration *tc;
#endif
5101
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
5102

5103 5104 5105 5106 5107 5108 5109 5110
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5111 5112 5113 5114
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
5115
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
5116 5117
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5118 5119
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5120
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
5121 5122
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5123
	case ixgbe_mac_X540:
5124
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
5125 5126
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
5127 5128
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5129 5130 5131 5132 5133 5134 5135 5136 5137 5138
		if (dev->features & NETIF_F_NTUPLE) {
			/* Flow Director perfect filter enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			adapter->atr_sample_rate = 0;
			spin_lock_init(&adapter->fdir_perfect_lock);
		} else {
			/* Flow Director hash filters enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->atr_sample_rate = 20;
		}
5139
		adapter->ring_feature[RING_F_FDIR].indices =
5140
							 IXGBE_MAX_FDIR_INDICES;
5141
		adapter->fdir_pballoc = 0;
5142
#ifdef IXGBE_FCOE
5143 5144 5145
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
5146
#ifdef CONFIG_IXGBE_DCB
5147 5148
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
5149
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5150
#endif
5151
#endif /* IXGBE_FCOE */
5152 5153 5154
		break;
	default:
		break;
A
Alexander Duyck 已提交
5155
	}
5156

J
Jeff Kirsher 已提交
5157
#ifdef CONFIG_IXGBE_DCB
5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
5170
	adapter->dcb_cfg.pfc_mode_enable = false;
5171 5172 5173
	adapter->dcb_cfg.round_robin_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5174
			   adapter->ring_feature[RING_F_DCB].indices);
5175 5176

#endif
5177 5178

	/* default flow control settings */
5179
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5180
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5181 5182 5183
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5184 5185
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
5186 5187
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5188
	hw->fc.disable_fc_autoneg = false;
5189

5190
	/* enable itr by default in dynamic mode */
5191 5192 5193 5194
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
5195 5196 5197 5198 5199 5200 5201 5202 5203

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5204
	/* initialize eeprom parameters */
5205
	if (ixgbe_init_eeprom_params_generic(hw)) {
5206
		e_dev_err("EEPROM initialization failed\n");
5207 5208 5209
		return -EIO;
	}

5210
	/* enable rx csum by default */
5211 5212
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5213 5214 5215
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5216 5217 5218 5219 5220 5221 5222
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5223
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5224 5225 5226
 *
 * Return 0 on success, negative on failure
 **/
5227
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5228
{
5229
	struct device *dev = tx_ring->dev;
5230 5231
	int size;

5232
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
E
Eric Dumazet 已提交
5233
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
5234
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5235
		tx_ring->tx_buffer_info = vzalloc(size);
5236 5237
	if (!tx_ring->tx_buffer_info)
		goto err;
5238 5239

	/* round up to nearest 4K */
5240
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5241
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5242

5243
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5244
					   &tx_ring->dma, GFP_KERNEL);
5245 5246
	if (!tx_ring->desc)
		goto err;
5247

5248 5249 5250
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
5251
	return 0;
5252 5253 5254 5255

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5256
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5257
	return -ENOMEM;
5258 5259
}

5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5275
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5276 5277
		if (!err)
			continue;
5278
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5279 5280 5281 5282 5283 5284
		break;
	}

	return err;
}

5285 5286
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5287
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5288 5289 5290
 *
 * Returns 0 on success, negative on failure
 **/
5291
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5292
{
5293
	struct device *dev = rx_ring->dev;
5294
	int size;
5295

5296
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
E
Eric Dumazet 已提交
5297
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
5298
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5299
		rx_ring->rx_buffer_info = vzalloc(size);
5300 5301
	if (!rx_ring->rx_buffer_info)
		goto err;
5302 5303

	/* Round up to nearest 4K */
5304 5305
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5306

5307
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5308
					   &rx_ring->dma, GFP_KERNEL);
5309

5310 5311
	if (!rx_ring->desc)
		goto err;
5312

5313 5314
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5315 5316

	return 0;
5317 5318 5319 5320
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5321
	return -ENOMEM;
5322 5323
}

5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5339
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5340 5341
		if (!err)
			continue;
5342
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5343 5344 5345 5346 5347 5348
		break;
	}

	return err;
}

5349 5350 5351 5352 5353 5354
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5355
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5356
{
5357
	ixgbe_clean_tx_ring(tx_ring);
5358 5359 5360 5361

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5362 5363 5364 5365 5366 5367
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5383
		if (adapter->tx_ring[i]->desc)
5384
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5385 5386 5387
}

/**
5388
 * ixgbe_free_rx_resources - Free Rx Resources
5389 5390 5391 5392
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5393
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5394
{
5395
	ixgbe_clean_rx_ring(rx_ring);
5396 5397 5398 5399

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5400 5401 5402 5403 5404 5405
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5421
		if (adapter->rx_ring[i]->desc)
5422
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5435
	struct ixgbe_hw *hw = &adapter->hw;
5436 5437
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5438 5439
	/* MTU < 68 is an error and causes problems on some kernels */
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5440 5441
		return -EINVAL;

5442
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5443
	/* must set new MTU before calling down or up */
5444 5445
	netdev->mtu = new_mtu;

5446 5447 5448
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5449 5450
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5471 5472 5473 5474

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5475

5476 5477
	netif_carrier_off(netdev);

5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5490
	err = ixgbe_request_irq(adapter);
5491 5492 5493 5494 5495 5496 5497
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5498 5499
	netif_tx_start_all_queues(netdev);

5500 5501 5502
	return 0;

err_up:
5503
	ixgbe_release_hw_control(adapter);
5504 5505 5506
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5507
	ixgbe_free_all_rx_resources(adapter);
5508
err_setup_tx:
5509
	ixgbe_free_all_tx_resources(adapter);
5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5536
	ixgbe_release_hw_control(adapter);
5537 5538 5539 5540

	return 0;
}

5541 5542 5543
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5544 5545
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5546 5547 5548 5549
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5550 5551 5552 5553 5554
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5555 5556

	err = pci_enable_device_mem(pdev);
5557
	if (err) {
5558
		e_dev_err("Cannot enable PCI device from suspend\n");
5559 5560 5561 5562
		return err;
	}
	pci_set_master(pdev);

5563
	pci_wake_from_d3(pdev, false);
5564 5565 5566

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5567
		e_dev_err("Cannot initialize interrupts for device\n");
5568 5569 5570 5571 5572
		return err;
	}

	ixgbe_reset(adapter);

5573 5574
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5575
	if (netif_running(netdev)) {
5576
		err = ixgbe_open(netdev);
5577 5578 5579 5580 5581 5582 5583 5584 5585
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5586 5587

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5588
{
5589 5590
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5591 5592 5593
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5607 5608
	ixgbe_clear_interrupt_scheme(adapter);

5609 5610 5611 5612
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5613

5614
#endif
5615 5616
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5617

5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5635 5636
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5637
		pci_wake_from_d3(pdev, false);
5638 5639
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5640
	case ixgbe_mac_X540:
5641 5642 5643 5644 5645
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5646

5647 5648
	*enable_wake = !!wufc;

5649 5650 5651 5652
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5672 5673 5674

	return 0;
}
5675
#endif /* CONFIG_PM */
5676 5677 5678

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5679 5680 5681 5682 5683 5684 5685 5686
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5687 5688
}

5689 5690 5691 5692 5693 5694
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5695
	struct net_device *netdev = adapter->netdev;
5696
	struct ixgbe_hw *hw = &adapter->hw;
5697
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5698 5699
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5700 5701 5702
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5703

5704 5705 5706 5707
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5708
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5709
		u64 rsc_count = 0;
5710
		u64 rsc_flush = 0;
5711 5712
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5713
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5714
		for (i = 0; i < adapter->num_rx_queues; i++) {
5715 5716
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5717 5718 5719
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5720 5721
	}

5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5738
	/* gather some stats to the adapter struct that are per queue */
5739 5740 5741 5742 5743 5744 5745
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5746
	adapter->restart_queue = restart_queue;
5747 5748 5749
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5750

5751
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5752 5753 5754 5755
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5756 5757
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5758
		if (hw->mac.type == ixgbe_mac_82598EB)
5759 5760 5761 5762 5763
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5764 5765
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5766 5767
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5768 5769
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5770
		case ixgbe_mac_X540:
5771 5772 5773 5774 5775
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5776
		}
5777 5778
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5779
	}
5780
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5781
	/* work around hardware counting issue */
5782
	hwstats->gprc -= missed_rx;
5783

5784 5785
	ixgbe_update_xoff_received(adapter);

5786
	/* 82598 hardware only has a 32 bit counter in the high register */
5787 5788 5789 5790 5791 5792 5793 5794
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5795
	case ixgbe_mac_X540:
5796
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5797
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5798
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5799
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5800
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5801
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5802 5803 5804
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5805
#ifdef IXGBE_FCOE
5806 5807 5808 5809 5810 5811
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5812
#endif /* IXGBE_FCOE */
5813 5814 5815
		break;
	default:
		break;
5816
	}
5817
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5818 5819
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5820
	if (hw->mac.type == ixgbe_mac_82598EB)
5821 5822 5823 5824 5825 5826 5827 5828 5829
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5830
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5831
	hwstats->lxontxc += lxon;
5832
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5833 5834 5835 5836
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5837 5838 5839 5840
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5856 5857

	/* Fill out the OS statistics structure */
5858
	netdev->stats.multicast = hwstats->mprc;
5859 5860

	/* Rx Errors */
5861
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5862
	netdev->stats.rx_dropped = 0;
5863 5864
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5865
	netdev->stats.rx_missed_errors = total_mpc;
5866 5867 5868 5869 5870 5871 5872 5873 5874
}

/**
 * ixgbe_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_watchdog(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5875
	struct ixgbe_hw *hw = &adapter->hw;
5876 5877
	u64 eics = 0;
	int i;
5878

5879 5880 5881 5882
	/*
	 *  Do the watchdog outside of interrupt context due to the lovely
	 * delays that some of the newer hardware requires
	 */
5883

5884 5885
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		goto watchdog_short_circuit;
5886

5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
		goto watchdog_reschedule;
	}

	/* get one bit for every active tx/rx interrupt vector */
	for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
		struct ixgbe_q_vector *qv = adapter->q_vector[i];
		if (qv->rxr_count || qv->txr_count)
			eics |= ((u64)1 << i);
5903
	}
5904

5905 5906 5907 5908 5909 5910 5911 5912
	/* Cause software interrupt to ensure rx rings are cleaned */
	ixgbe_irq_rearm_queues(adapter, eics);

watchdog_reschedule:
	/* Reset the timer */
	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));

watchdog_short_circuit:
5913 5914 5915
	schedule_work(&adapter->watchdog_task);
}

5916 5917 5918 5919 5920 5921 5922
/**
 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_multispeed_fiber_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5923 5924
						     struct ixgbe_adapter,
						     multispeed_fiber_task);
5925 5926
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
5927
	bool negotiation;
5928 5929

	adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
5930 5931
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5932
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5933
	hw->mac.autotry_restart = false;
5934 5935
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
}

/**
 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_config_module_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5947 5948
						     struct ixgbe_adapter,
						     sfp_config_module_task);
5949 5950 5951 5952
	struct ixgbe_hw *hw = &adapter->hw;
	u32 err;

	adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
5953 5954 5955

	/* Time for electrical oscillations to settle down */
	msleep(100);
5956
	err = hw->phy.ops.identify_sfp(hw);
5957

5958
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5959 5960 5961 5962
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
5963
		unregister_netdev(adapter->netdev);
5964 5965 5966 5967
		return;
	}
	hw->mac.ops.setup_sfp(hw);

5968
	if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
5969 5970 5971 5972 5973
		/* This will also work for DA Twinax connections */
		schedule_work(&adapter->multispeed_fiber_task);
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
}

5974 5975 5976 5977 5978 5979 5980
/**
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5981 5982
						     struct ixgbe_adapter,
						     fdir_reinit_task);
5983 5984 5985 5986 5987
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
A
Alexander Duyck 已提交
5988 5989
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
				&(adapter->tx_ring[i]->state));
5990
	} else {
5991
		e_err(probe, "failed to finish FDIR re-initialization, "
5992
		      "ignored adding FDIR ATR filters\n");
5993 5994 5995 5996 5997
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

6018 6019
static DEFINE_MUTEX(ixgbe_watchdog_lock);

6020
/**
6021 6022
 * ixgbe_watchdog_task - worker thread to bring link up
 * @work: pointer to work_struct containing our data
6023 6024 6025 6026
 **/
static void ixgbe_watchdog_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
6027 6028
						     struct ixgbe_adapter,
						     watchdog_task);
6029 6030
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
6031 6032
	u32 link_speed;
	bool link_up;
6033 6034 6035
	int i;
	struct ixgbe_ring *tx_ring;
	int some_tx_pending = 0;
6036

6037 6038 6039 6040
	mutex_lock(&ixgbe_watchdog_lock);

	link_up = adapter->link_up;
	link_speed = adapter->link_speed;
6041 6042 6043

	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6044 6045 6046 6047
		if (link_up) {
#ifdef CONFIG_DCB
			if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
				for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
6048
					hw->mac.ops.fc_enable(hw, i);
6049
			} else {
6050
				hw->mac.ops.fc_enable(hw, 0);
6051 6052
			}
#else
6053
			hw->mac.ops.fc_enable(hw, 0);
6054 6055 6056
#endif
		}

6057 6058
		if (link_up ||
		    time_after(jiffies, (adapter->link_check_timeout +
6059
					 IXGBE_TRY_LINK_TIMEOUT))) {
6060
			adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6061
			IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6062 6063 6064 6065
		}
		adapter->link_up = link_up;
		adapter->link_speed = link_speed;
	}
6066 6067 6068

	if (link_up) {
		if (!netif_carrier_ok(netdev)) {
6069 6070
			bool flow_rx, flow_tx;

6071 6072
			switch (hw->mac.type) {
			case ixgbe_mac_82598EB: {
6073 6074
				u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
				u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6075 6076
				flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
				flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6077
			}
6078
				break;
D
Don Skidmore 已提交
6079 6080
			case ixgbe_mac_82599EB:
			case ixgbe_mac_X540: {
6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091
				u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
				u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
				flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
				flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
			}
				break;
			default:
				flow_tx = false;
				flow_rx = false;
				break;
			}
6092

6093
			e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6094
			       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6095 6096 6097
			       "10 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
			       "1 Gbps" : "unknown speed")),
6098
			       ((flow_rx && flow_tx) ? "RX/TX" :
6099 6100
			       (flow_rx ? "RX" :
			       (flow_tx ? "TX" : "None"))));
6101 6102 6103 6104

			netif_carrier_on(netdev);
		} else {
			/* Force detection of hung controller */
A
Alexander Duyck 已提交
6105 6106 6107 6108
			for (i = 0; i < adapter->num_tx_queues; i++) {
				tx_ring = adapter->tx_ring[i];
				set_check_for_tx_hang(tx_ring);
			}
6109 6110
		}
	} else {
6111 6112
		adapter->link_up = false;
		adapter->link_speed = 0;
6113
		if (netif_carrier_ok(netdev)) {
6114
			e_info(drv, "NIC Link is Down\n");
6115 6116 6117 6118
			netif_carrier_off(netdev);
		}
	}

6119 6120
	if (!netif_carrier_ok(netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++) {
6121
			tx_ring = adapter->tx_ring[i];
6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
			 schedule_work(&adapter->reset_task);
		}
	}

6138
	ixgbe_spoof_check(adapter);
6139
	ixgbe_update_stats(adapter);
6140
	mutex_unlock(&ixgbe_watchdog_lock);
6141 6142 6143
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
6144
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6145
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
6146 6147 6148 6149 6150
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
6151 6152
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
6153 6154 6155 6156 6157 6158 6159 6160 6161 6162

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

6163
		if (protocol == htons(ETH_P_IP)) {
6164 6165 6166 6167
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6168 6169 6170
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
6171
		} else if (skb_is_gso_v6(skb)) {
6172 6173 6174
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6175 6176
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
6177 6178 6179 6180 6181
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6182
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6183 6184 6185 6186 6187 6188

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
6189
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6190 6191 6192 6193 6194 6195 6196 6197 6198
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
6199
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
6200
				   IXGBE_ADVTXD_DTYP_CTXT);
6201

6202
		if (protocol == htons(ETH_P_IP))
6203 6204 6205 6206 6207
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
6208
		mss_l4len_idx =
6209 6210
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
6211 6212
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

6228 6229
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
6259
			       protocol);
6260 6261 6262 6263 6264 6265
		break;
	}

	return rtn;
}

6266
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
6267
			  struct ixgbe_ring *tx_ring,
6268 6269
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6270 6271 6272 6273 6274 6275 6276 6277 6278 6279
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6280
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6281 6282 6283 6284 6285

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
6286
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6287 6288
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
6289
					    skb_network_header(skb));
6290 6291 6292 6293 6294

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
6295
				    IXGBE_ADVTXD_DTYP_CTXT);
6296

6297
		if (skb->ip_summed == CHECKSUM_PARTIAL)
6298
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
6299 6300

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6301
		/* use index zero for tx checksum offload */
6302 6303 6304 6305
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
6306

6307 6308 6309 6310 6311 6312 6313
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
6314

6315 6316 6317 6318
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
6319 6320
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
6321
			unsigned int first, const u8 hdr_len)
6322
{
6323
	struct device *dev = tx_ring->dev;
6324
	struct ixgbe_tx_buffer *tx_buffer_info;
6325 6326
	unsigned int len;
	unsigned int total = skb->len;
6327 6328 6329
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;
6330 6331
	unsigned int bytecount = skb->len;
	u16 gso_segs = 1;
6332 6333 6334

	i = tx_ring->next_to_use;

6335 6336 6337 6338 6339
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6340 6341 6342 6343 6344
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6345
		tx_buffer_info->mapped_as_page = false;
6346
		tx_buffer_info->dma = dma_map_single(dev,
6347
						     skb->data + offset,
6348
						     size, DMA_TO_DEVICE);
6349
		if (dma_mapping_error(dev, tx_buffer_info->dma))
6350
			goto dma_error;
6351 6352 6353 6354
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6355
		total -= size;
6356 6357
		offset += size;
		count++;
6358 6359 6360 6361 6362 6363

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6364 6365 6366 6367 6368 6369
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6370
		len = min((unsigned int)frag->size, total);
6371
		offset = frag->page_offset;
6372 6373

		while (len) {
6374 6375 6376 6377
			i++;
			if (i == tx_ring->count)
				i = 0;

6378 6379 6380 6381
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6382
			tx_buffer_info->dma = dma_map_page(dev,
6383 6384
							   frag->page,
							   offset, size,
6385
							   DMA_TO_DEVICE);
6386
			tx_buffer_info->mapped_as_page = true;
6387
			if (dma_mapping_error(dev, tx_buffer_info->dma))
6388
				goto dma_error;
6389 6390 6391 6392
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6393
			total -= size;
6394 6395 6396
			offset += size;
			count++;
		}
6397 6398
		if (total == 0)
			break;
6399
	}
6400

6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	bytecount += (gso_segs - 1) * hdr_len;

	/* multiply data chunks by size of headers */
	tx_ring->tx_buffer_info[i].bytecount = bytecount;
	tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
6414 6415 6416
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6417 6418 6419
	return count;

dma_error:
6420
	e_dev_err("TX DMA map failed\n");
6421 6422 6423 6424 6425

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6426 6427
	if (count)
		count--;
6428 6429

	/* clear timestamp and dma mappings for remaining portion of packet */
6430
	while (count--) {
6431
		if (i == 0)
6432
			i += tx_ring->count;
6433
		i--;
6434
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6435
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
6436 6437
	}

6438
	return 0;
6439 6440
}

6441
static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
6442
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6461
				 IXGBE_ADVTXD_POPTS_SHIFT;
6462

6463 6464
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6465 6466
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6467
					 IXGBE_ADVTXD_POPTS_SHIFT;
6468 6469 6470

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6471
				 IXGBE_ADVTXD_POPTS_SHIFT;
6472

6473 6474 6475 6476 6477 6478 6479
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6480 6481 6482 6483 6484
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6485
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6486 6487
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6488
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
6506
	writel(i, tx_ring->tail);
6507 6508
}

6509
static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6510
		      u8 queue, u32 tx_flags, __be16 protocol)
6511 6512 6513 6514
{
	struct ixgbe_atr_input atr_input;
	struct iphdr *iph = ip_hdr(skb);
	struct ethhdr *eth = (struct ethhdr *)skb->data;
6515 6516
	struct tcphdr *th;
	u16 vlan_id;
6517

6518 6519 6520
	/* Right now, we support IPv4 w/ TCP only */
	if (protocol != htons(ETH_P_IP) ||
	    iph->protocol != IPPROTO_TCP)
6521
		return;
6522 6523 6524 6525

	memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));

	vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
6526
		   IXGBE_TX_FLAGS_VLAN_SHIFT;
6527 6528

	th = tcp_hdr(skb);
6529 6530

	ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
6531 6532 6533 6534
	ixgbe_atr_set_src_port_82599(&atr_input, th->dest);
	ixgbe_atr_set_dst_port_82599(&atr_input, th->source);
	ixgbe_atr_set_flex_byte_82599(&atr_input, eth->h_proto);
	ixgbe_atr_set_l4type_82599(&atr_input, IXGBE_ATR_L4TYPE_TCP);
6535
	/* src and dst are inverted, think how the receiver sees them */
6536 6537
	ixgbe_atr_set_src_ipv4_82599(&atr_input, iph->daddr);
	ixgbe_atr_set_dst_ipv4_82599(&atr_input, iph->saddr);
6538 6539 6540 6541 6542

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
	ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
}

6543
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6544
{
6545
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6557
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6558
	++tx_ring->tx_stats.restart_queue;
6559 6560 6561
	return 0;
}

6562
static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6563 6564 6565
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
6566
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6567 6568
}

6569 6570 6571
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6572
	int txq = smp_processor_id();
6573
#ifdef IXGBE_FCOE
6574 6575 6576 6577 6578 6579
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

	if ((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) {
6580 6581 6582 6583
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
			txq += adapter->ring_feature[RING_F_FCOE].mask;
			return txq;
6584
#ifdef CONFIG_IXGBE_DCB
6585 6586 6587
		} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			txq = adapter->fcoe.up;
			return txq;
6588
#endif
6589 6590 6591 6592
		}
	}
#endif

K
Krishna Kumar 已提交
6593 6594 6595
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6596
		return txq;
K
Krishna Kumar 已提交
6597
	}
6598

6599 6600 6601 6602 6603 6604 6605 6606
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (skb->priority == TC_PRIO_CONTROL)
			txq = adapter->ring_feature[RING_F_DCB].indices-1;
		else
			txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
			       >> 13;
		return txq;
	}
6607 6608 6609 6610

	return skb_tx_hash(dev, skb);
}

6611
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6612 6613
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6614
{
6615
	struct net_device *netdev = tx_ring->netdev;
E
Eric Dumazet 已提交
6616
	struct netdev_queue *txq;
6617 6618
	unsigned int first;
	unsigned int tx_flags = 0;
6619
	u8 hdr_len = 0;
6620
	int tso;
6621 6622
	int count = 0;
	unsigned int f;
6623 6624 6625
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6626

6627
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6628
		tx_flags |= vlan_tx_tag_get(skb);
6629 6630
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6631
			tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6632 6633 6634
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6635 6636
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6637 6638 6639
		tx_flags |= ((skb->queue_mapping & 0x7) << 13);
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6640
	}
6641

6642
#ifdef IXGBE_FCOE
6643 6644 6645
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6646 6647
	    (protocol == htons(ETH_P_FCOE) ||
	     protocol == htons(ETH_P_FIP))) {
6648 6649 6650 6651 6652 6653 6654 6655
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
			tx_flags |= ((adapter->fcoe.up << 13)
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
		}
#endif
R
Robert Love 已提交
6656
		/* flag for FCoE offloads */
6657
		if (protocol == htons(ETH_P_FCOE))
R
Robert Love 已提交
6658
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6659
	}
R
Robert Love 已提交
6660 6661
#endif

6662
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6663 6664
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6665 6666
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6667 6668
		count++;

J
Jesse Brandeburg 已提交
6669 6670
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6671 6672
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6673
	if (ixgbe_maybe_stop_tx(tx_ring, count)) {
6674
		tx_ring->tx_stats.tx_busy++;
6675 6676 6677 6678
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6691
		if (protocol == htons(ETH_P_IP))
6692
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6693 6694
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6695 6696 6697 6698
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6699

6700 6701
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6702 6703
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6704 6705 6706
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6707

6708
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
6709
	if (count) {
6710 6711 6712 6713
		/* add the ATR filter if ATR is on */
		if (tx_ring->atr_sample_rate) {
			++tx_ring->atr_count;
			if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
A
Alexander Duyck 已提交
6714 6715
			     test_bit(__IXGBE_TX_FDIR_INIT_DONE,
				      &tx_ring->state)) {
6716
				ixgbe_atr(adapter, skb, tx_ring->queue_index,
6717
					  tx_flags, protocol);
6718 6719 6720
				tx_ring->atr_count = 0;
			}
		}
E
Eric Dumazet 已提交
6721 6722 6723
		txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
		txq->tx_bytes += skb->len;
		txq->tx_packets++;
6724
		ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
6725
		ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6726

6727 6728 6729 6730 6731
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6732 6733 6734 6735

	return NETDEV_TX_OK;
}

6736 6737 6738 6739 6740 6741
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
6742
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6743 6744
}

6745 6746 6747 6748 6749 6750 6751 6752 6753 6754
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6755
	struct ixgbe_hw *hw = &adapter->hw;
6756 6757 6758 6759 6760 6761
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6762
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6763

6764 6765
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6766 6767 6768 6769

	return 0;
}

6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6804 6805
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6806
 * netdev->dev_addrs
6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6827
 * netdev->dev_addrs
6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6846 6847 6848 6849 6850 6851 6852 6853 6854
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6855
	int i;
6856

6857 6858 6859 6860
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6861
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6862 6863 6864 6865 6866 6867 6868 6869 6870
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6871 6872 6873 6874
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
6875 6876 6877 6878 6879 6880 6881 6882
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

	/* accurate rx/tx bytes/packets stats */
	dev_txq_stats_fold(netdev, stats);
E
Eric Dumazet 已提交
6883
	rcu_read_lock();
E
Eric Dumazet 已提交
6884
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6885
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6886 6887 6888
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6889 6890 6891 6892 6893 6894 6895 6896 6897
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6898
	}
E
Eric Dumazet 已提交
6899
	rcu_read_unlock();
E
Eric Dumazet 已提交
6900 6901 6902 6903 6904 6905 6906 6907 6908 6909
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


6910
static const struct net_device_ops ixgbe_netdev_ops = {
6911
	.ndo_open		= ixgbe_open,
6912
	.ndo_stop		= ixgbe_close,
6913
	.ndo_start_xmit		= ixgbe_xmit_frame,
6914
	.ndo_select_queue	= ixgbe_select_queue,
6915
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
6916 6917 6918 6919 6920 6921 6922
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
6923
	.ndo_do_ioctl		= ixgbe_ioctl,
6924 6925 6926 6927
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
6928
	.ndo_get_stats64	= ixgbe_get_stats64,
6929 6930 6931
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
6932 6933 6934
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
6935 6936
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
6937
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
6938
#endif /* IXGBE_FCOE */
6939 6940
};

6941 6942 6943 6944 6945 6946 6947
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;

6948
	if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
6960
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983
		goto err_novfs;
	}
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
6984 6985
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
6986 6987 6988 6989 6990 6991 6992 6993
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7006
				 const struct pci_device_id *ent)
7007 7008 7009 7010 7011 7012 7013
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7014
	u8 part_str[IXGBE_PBANUM_LENGTH];
7015
	unsigned int indices = num_possible_cpus();
7016 7017 7018
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7019
	u32 eec;
7020

7021 7022 7023 7024 7025 7026 7027 7028 7029
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7030
	err = pci_enable_device_mem(pdev);
7031 7032 7033
	if (err)
		return err;

7034 7035
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7036 7037
		pci_using_dac = 1;
	} else {
7038
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7039
		if (err) {
7040 7041
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7042
			if (err) {
7043 7044
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7045 7046 7047 7048 7049 7050
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7051
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7052
					   IORESOURCE_MEM), ixgbe_driver_name);
7053
	if (err) {
7054 7055
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7056 7057 7058
		goto err_pci_reg;
	}

7059
	pci_enable_pcie_error_reporting(pdev);
7060

7061
	pci_set_master(pdev);
7062
	pci_save_state(pdev);
7063

7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
#ifdef IXGBE_FCOE
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7075 7076 7077 7078 7079 7080 7081 7082
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7083
	pci_set_drvdata(pdev, adapter);
7084 7085 7086 7087 7088 7089 7090

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7091
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7092
			      pci_resource_len(pdev, 0));
7093 7094 7095 7096 7097 7098 7099 7100 7101 7102
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7103
	netdev->netdev_ops = &ixgbe_netdev_ops;
7104 7105
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7106
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7107 7108 7109 7110 7111

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7112
	hw->mac.type  = ii->mac;
7113

7114 7115 7116 7117 7118 7119 7120 7121 7122
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7123
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7124 7125 7126 7127 7128 7129 7130
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7131 7132 7133 7134 7135

	/* set up this timer and work struct before calling get_invariants
	 * which might start the timer
	 */
	init_timer(&adapter->sfp_timer);
7136
	adapter->sfp_timer.function = ixgbe_sfp_timer;
D
Donald Skidmore 已提交
7137 7138 7139
	adapter->sfp_timer.data = (unsigned long) adapter;

	INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
7140

7141 7142 7143 7144 7145
	/* multispeed fiber has its own tasklet, called from GPI SDP1 context */
	INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);

	/* a new SFP+ module arrival, called from GPI SDP2 context */
	INIT_WORK(&adapter->sfp_config_module_task,
7146
		  ixgbe_sfp_config_module_task);
7147

7148
	ii->get_invariants(hw);
7149 7150 7151 7152 7153 7154

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7155
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7156 7157 7158
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7159
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7160 7161 7162 7163
		break;
	default:
		break;
	}
7164

7165 7166 7167 7168 7169 7170 7171
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7172
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7173 7174
	}

7175
	/* reset_hw fills in the perm_addr as well */
7176
	hw->phy.reset_if_overtemp = true;
7177
	err = hw->mac.ops.reset_hw(hw);
7178
	hw->phy.reset_if_overtemp = false;
7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * Start a kernel thread to watch for a module to arrive.
		 * Only do this for 82598, since 82599 will generate
		 * interrupts on module arrival.
		 */
		set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
		mod_timer(&adapter->sfp_timer,
			  round_jiffies(jiffies + (2 * HZ)));
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7191 7192 7193 7194
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7195 7196
		goto err_sw_init;
	} else if (err) {
7197
		e_dev_err("HW Init failed: %d\n", err);
7198 7199 7200
		goto err_sw_init;
	}

7201 7202
	ixgbe_probe_vf(adapter, ii);

7203
	netdev->features = NETIF_F_SG |
7204 7205 7206 7207
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
7208

7209
	netdev->features |= NETIF_F_IPV6_CSUM;
7210 7211
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
7212
	netdev->features |= NETIF_F_GRO;
7213

7214 7215 7216
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		netdev->features |= NETIF_F_SCTP_CSUM;

7217 7218
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7219
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7220
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7221 7222
	netdev->vlan_features |= NETIF_F_SG;

7223 7224 7225
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7226 7227 7228
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;

J
Jeff Kirsher 已提交
7229
#ifdef CONFIG_IXGBE_DCB
7230 7231 7232
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7233
#ifdef IXGBE_FCOE
7234
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7235 7236
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7237 7238
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7239 7240
		}
	}
7241 7242 7243 7244 7245
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7246
#endif /* IXGBE_FCOE */
7247
	if (pci_using_dac) {
7248
		netdev->features |= NETIF_F_HIGHDMA;
7249 7250
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7251

7252
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7253 7254
		netdev->features |= NETIF_F_LRO;

7255
	/* make sure the EEPROM is good */
7256
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7257
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7258 7259 7260 7261 7262 7263 7264
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7265
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7266
		e_dev_err("invalid MAC address\n");
7267 7268 7269 7270
		err = -EIO;
		goto err_eeprom;
	}

7271 7272 7273
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
7274
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7275
	      (hw->mac.type == ixgbe_mac_82599EB))))
7276 7277
		hw->mac.ops.disable_tx_laser(hw);

7278
	init_timer(&adapter->watchdog_timer);
7279
	adapter->watchdog_timer.function = ixgbe_watchdog;
7280 7281 7282
	adapter->watchdog_timer.data = (unsigned long)adapter;

	INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
7283
	INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
7284

7285 7286 7287
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7288

7289
	switch (pdev->device) {
7290 7291 7292 7293 7294 7295
	case IXGBE_DEV_ID_82599_SFP:
		/* Only this subdevice supports WOL */
		if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7296 7297
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7298 7299 7300 7301
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7302
	case IXGBE_DEV_ID_82599_KX4:
7303
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7304
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7305 7306 7307 7308 7309 7310 7311
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7312 7313 7314
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7315
	/* print bus type/speed/width info */
7316
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7317 7318 7319 7320 7321 7322 7323 7324
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7325 7326 7327

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7328
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7329
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7330
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7331
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7332
		           part_str);
7333
	else
7334 7335
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7336

7337
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7338 7339 7340 7341
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7342 7343
	}

7344 7345 7346
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7347
	/* reset the hardware with the new settings */
7348
	err = hw->mac.ops.start_hw(hw);
7349

7350 7351
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7352 7353 7354 7355 7356 7357
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7358
	}
7359 7360 7361 7362 7363
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7364 7365 7366
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7367 7368 7369 7370
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

7371
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7372 7373
		INIT_WORK(&adapter->check_overtemp_task,
			  ixgbe_check_overtemp_task);
7374
#ifdef CONFIG_IXGBE_DCA
7375
	if (dca_add_requester(&pdev->dev) == 0) {
7376 7377 7378 7379
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7380
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7381
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7382 7383 7384 7385
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7386 7387
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7388

7389
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7390 7391 7392 7393
	cards_found++;
	return 0;

err_register:
7394
	ixgbe_release_hw_control(adapter);
7395
	ixgbe_clear_interrupt_scheme(adapter);
7396 7397
err_sw_init:
err_eeprom:
7398 7399
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
D
Donald Skidmore 已提交
7400 7401 7402
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->sfp_task);
7403 7404
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7405 7406 7407 7408
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7409 7410
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7428 7429
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7430 7431

	set_bit(__IXGBE_DOWN, &adapter->state);
7432 7433 7434 7435

	/*
	 * The timers may be rescheduled, so explicitly disable them
	 * from being rescheduled.
D
Donald Skidmore 已提交
7436 7437
	 */
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7438
	del_timer_sync(&adapter->watchdog_timer);
D
Donald Skidmore 已提交
7439
	del_timer_sync(&adapter->sfp_timer);
7440

D
Donald Skidmore 已提交
7441 7442
	cancel_work_sync(&adapter->watchdog_task);
	cancel_work_sync(&adapter->sfp_task);
7443 7444
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7445 7446 7447
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
7448 7449
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);
7450

7451
#ifdef CONFIG_IXGBE_DCA
7452 7453 7454 7455 7456 7457 7458
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7459 7460 7461 7462 7463
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7464 7465 7466 7467

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7468 7469
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7470

7471 7472 7473
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7474
	ixgbe_clear_interrupt_scheme(adapter);
7475

7476
	ixgbe_release_hw_control(adapter);
7477 7478

	iounmap(adapter->hw.hw_addr);
7479
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7480
				     IORESOURCE_MEM));
7481

7482
	e_dev_info("complete\n");
7483

7484 7485
	free_netdev(netdev);

7486
	pci_disable_pcie_error_reporting(pdev);
7487

7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7500
						pci_channel_state_t state)
7501
{
7502 7503
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7504 7505 7506

	netif_device_detach(netdev);

7507 7508 7509
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7510 7511 7512 7513
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7514
	/* Request a slot reset. */
7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7526
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7527 7528
	pci_ers_result_t result;
	int err;
7529

7530
	if (pci_enable_device_mem(pdev)) {
7531
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7532 7533 7534 7535
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7536
		pci_save_state(pdev);
7537

7538
		pci_wake_from_d3(pdev, false);
7539

7540
		ixgbe_reset(adapter);
7541
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7542 7543 7544 7545 7546
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7547 7548
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7549 7550
		/* non-fatal, continue */
	}
7551

7552
	return result;
7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7564 7565
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7566 7567 7568

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7569
			e_info(probe, "ixgbe_up failed after reset\n");
7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7605
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7606
	pr_info("%s\n", ixgbe_copyright);
7607

7608
#ifdef CONFIG_IXGBE_DCA
7609 7610
	dca_register_notify(&dca_notifier);
#endif
7611

7612 7613 7614
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7615

7616 7617 7618 7619 7620 7621 7622 7623 7624 7625
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7626
#ifdef CONFIG_IXGBE_DCA
7627 7628
	dca_unregister_notify(&dca_notifier);
#endif
7629
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7630
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7631
}
7632

7633
#ifdef CONFIG_IXGBE_DCA
7634
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7635
			    void *p)
7636 7637 7638 7639
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7640
					 __ixgbe_notify_dca);
7641 7642 7643

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7644

7645
#endif /* CONFIG_IXGBE_DCA */
7646

7647
/**
7648
 * ixgbe_get_hw_dev return device
7649 7650
 * used by hardware layer to print debugging information
 **/
7651
struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
7652 7653
{
	struct ixgbe_adapter *adapter = hw->back;
7654
	return adapter->netdev;
7655
}
7656

7657 7658 7659
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */