intel_display.c 251.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49 50 51 52 53 54 55 56 57
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
58 59 60
} intel_clock_t;

typedef struct {
61
	int	min, max;
J
Jesse Barnes 已提交
62 63 64
} intel_range_t;

typedef struct {
65 66
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
67 68 69
} intel_p2_t;

#define INTEL_P2_NUM		      2
70 71
typedef struct intel_limit intel_limit_t;
struct intel_limit {
72 73 74
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
75
			int, int, intel_clock_t *, intel_clock_t *);
76
};
J
Jesse Barnes 已提交
77

J
Jesse Barnes 已提交
78 79 80
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

81 82 83 84 85 86 87 88 89 90
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

91 92
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
93 94
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
95 96
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
97 98
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
99

100 101
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
102 103
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
104
static bool
105
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
106 107
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
108

109 110 111 112 113
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

114 115 116
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
117 118 119 120 121
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
122 123
}

124
static const intel_limit_t intel_limits_i8xx_dvo = {
125 126 127 128 129 130 131 132
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
133 134
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
135
	.find_pll = intel_find_best_PLL,
136 137 138
};

static const intel_limit_t intel_limits_i8xx_lvds = {
139 140 141 142 143 144 145 146
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
147 148
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
149
	.find_pll = intel_find_best_PLL,
150
};
151

152
static const intel_limit_t intel_limits_i9xx_sdvo = {
153 154 155 156
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
157 158
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
159 160
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
161 162
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
163
	.find_pll = intel_find_best_PLL,
164 165 166
};

static const intel_limit_t intel_limits_i9xx_lvds = {
167 168 169 170
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
171 172
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
173 174
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
175 176
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
177
	.find_pll = intel_find_best_PLL,
178 179
};

180

181
static const intel_limit_t intel_limits_g4x_sdvo = {
182 183 184 185 186 187 188 189 190 191 192
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
193
	},
194
	.find_pll = intel_g4x_find_best_PLL,
195 196 197
};

static const intel_limit_t intel_limits_g4x_hdmi = {
198 199 200 201 202 203 204 205 206 207
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
208
	.find_pll = intel_g4x_find_best_PLL,
209 210 211
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
212 213 214 215 216 217 218 219 220 221
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
222
	},
223
	.find_pll = intel_g4x_find_best_PLL,
224 225 226
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
227 228 229 230 231 232 233 234 235 236
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
237
	},
238
	.find_pll = intel_g4x_find_best_PLL,
239 240 241
};

static const intel_limit_t intel_limits_g4x_display_port = {
242 243 244 245 246 247 248 249 250
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
251
		.p2_slow = 10, .p2_fast = 10 },
252
	.find_pll = intel_find_pll_g4x_dp,
253 254
};

255
static const intel_limit_t intel_limits_pineview_sdvo = {
256 257
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
258
	/* Pineview's Ncounter is a ring counter */
259 260
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
261
	/* Pineview only has one combined m divider, which we treat as m2. */
262 263 264 265
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
266 267
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
268
	.find_pll = intel_find_best_PLL,
269 270
};

271
static const intel_limit_t intel_limits_pineview_lvds = {
272 273 274 275 276 277 278 279
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
280 281
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
282
	.find_pll = intel_find_best_PLL,
283 284
};

285 286 287 288 289
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
290
static const intel_limit_t intel_limits_ironlake_dac = {
291 292 293 294 295 296 297 298 299 300
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
301
	.find_pll = intel_g4x_find_best_PLL,
302 303
};

304
static const intel_limit_t intel_limits_ironlake_single_lvds = {
305 306 307 308 309 310 311 312 313 314
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
315 316 317 318
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
319 320 321 322 323 324 325 326 327 328
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
329 330 331
	.find_pll = intel_g4x_find_best_PLL,
};

332
/* LVDS 100mhz refclk limits. */
333
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
334 335 336 337 338 339 340
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
341
	.p1 = { .min = 2, .max = 8 },
342 343
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
344 345 346 347
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
348 349 350 351 352 353 354
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
355
	.p1 = { .min = 2, .max = 6 },
356 357
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
358 359 360 361
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
362 363 364 365 366 367 368 369 370
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
371
		.p2_slow = 10, .p2_fast = 10 },
372
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
373 374
};

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
	.dot = { .min = 20000, .max = 165000 },
391
	.vco = { .min = 4000000, .max = 5994000},
392 393 394 395 396 397 398 399 400 401 402 403
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
404 405
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
406
	.n = { .min = 1, .max = 7 },
407
	.m = { .min = 22, .max = 450 },
408 409 410 411 412 413 414 415 416
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

J
Jesse Barnes 已提交
417 418
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
419
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
J
Jesse Barnes 已提交
420 421 422

	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
423
		return 0;
J
Jesse Barnes 已提交
424 425 426 427 428 429 430
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
431
		return 0;
J
Jesse Barnes 已提交
432 433
	}

434
	return I915_READ(DPIO_DATA);
J
Jesse Barnes 已提交
435 436
}

437 438 439
static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
			     u32 val)
{
440
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
441 442 443

	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
444
		return;
445 446 447 448 449 450 451 452 453 454
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");
}

J
Jesse Barnes 已提交
455 456 457 458 459 460 461 462 463 464 465
static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

466 467
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
468
{
469
	struct drm_device *dev = crtc->dev;
470
	const intel_limit_t *limit;
471 472

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
473
		if (intel_is_dual_link_lvds(dev)) {
474
			/* LVDS dual channel */
475
			if (refclk == 100000)
476 477 478 479
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
480
			if (refclk == 100000)
481 482 483 484 485
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
486
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
487
		limit = &intel_limits_ironlake_display_port;
488
	else
489
		limit = &intel_limits_ironlake_dac;
490 491 492 493

	return limit;
}

494 495 496 497 498 499
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
500
		if (intel_is_dual_link_lvds(dev))
501
			/* LVDS with dual channel */
502
			limit = &intel_limits_g4x_dual_channel_lvds;
503 504
		else
			/* LVDS with dual channel */
505
			limit = &intel_limits_g4x_single_channel_lvds;
506 507
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
508
		limit = &intel_limits_g4x_hdmi;
509
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
510
		limit = &intel_limits_g4x_sdvo;
511
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
512
		limit = &intel_limits_g4x_display_port;
513
	} else /* The option is for other outputs */
514
		limit = &intel_limits_i9xx_sdvo;
515 516 517 518

	return limit;
}

519
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
520 521 522 523
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

524
	if (HAS_PCH_SPLIT(dev))
525
		limit = intel_ironlake_limit(crtc, refclk);
526
	else if (IS_G4X(dev)) {
527
		limit = intel_g4x_limit(crtc);
528
	} else if (IS_PINEVIEW(dev)) {
529
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
530
			limit = &intel_limits_pineview_lvds;
531
		else
532
			limit = &intel_limits_pineview_sdvo;
533 534 535 536 537 538 539
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
540 541 542 543 544
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
545 546
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
547
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
548
		else
549
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
550 551 552 553
	}
	return limit;
}

554 555
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
556
{
557 558 559 560 561 562 563 564
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
565 566
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
567 568
		return;
	}
J
Jesse Barnes 已提交
569 570 571 572 573 574 575 576 577
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
578
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
579
{
580 581 582
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

583 584
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
585 586 587
			return true;

	return false;
J
Jesse Barnes 已提交
588 589
}

590
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
591 592 593 594 595
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

596 597 598
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
599 600
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
601
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
602
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
603
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
604
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
605
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
606
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
607
		INTELPllInvalid("m1 out of range\n");
608
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
609
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
610
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
611
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
612
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
613
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
614
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
615
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
616 617 618 619
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
620
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
621 622 623 624

	return true;
}

625 626
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
627 628
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
629

J
Jesse Barnes 已提交
630 631 632 633 634
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

635
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
636
		/*
637 638 639
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
640
		 */
641
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
642 643 644 645 646 647 648 649 650 651
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

652
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
653

654 655 656 657
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
658 659
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
660 661 662 663 664
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
665 666
					int this_err;

667
					intel_clock(dev, refclk, &clock);
668 669
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
670
						continue;
671 672 673
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
674 675 676 677 678 679 680 681 682 683 684 685 686 687

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

688 689
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
690 691
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
692 693 694 695 696
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
697 698
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
699 700 701
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
702 703
		int lvds_reg;

704
		if (HAS_PCH_SPLIT(dev))
705 706 707
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
708
		if (intel_is_dual_link_lvds(dev))
709 710 711 712 713 714 715 716 717 718 719 720
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
721
	/* based on hardware requirement, prefer smaller n to precision */
722
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
723
		/* based on hardware requirement, prefere larger m1,m2 */
724 725 726 727 728 729 730 731
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

732
					intel_clock(dev, refclk, &clock);
733 734
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
735
						continue;
736 737 738
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
739 740

					this_err = abs(clock.dot - target);
741 742 743 744 745 746 747 748 749 750
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
751 752 753
	return found;
}

754
static bool
755
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
756 757
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
758 759 760
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
761

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

780 781 782
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
783 784
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
785
{
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
806
}
807 808 809 810 811 812 813 814 815 816 817
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

818
	flag = 0;
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
875

P
Paulo Zanoni 已提交
876 877 878 879 880 881 882 883 884
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return intel_crtc->cpu_transcoder;
}

885 886 887 888 889 890 891 892 893 894 895
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

896 897 898 899 900 901 902 903 904
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
905
{
906
	struct drm_i915_private *dev_priv = dev->dev_private;
907
	int pipestat_reg = PIPESTAT(pipe);
908

909 910 911 912 913
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

930
	/* Wait for vblank interrupt bit to set */
931 932 933
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
934 935 936
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

937 938
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
939 940 941 942 943 944 945
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
946 947 948 949 950 951
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
952
 *
953
 */
954
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
955 956
{
	struct drm_i915_private *dev_priv = dev->dev_private;
957 958
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
959 960

	if (INTEL_INFO(dev)->gen >= 4) {
961
		int reg = PIPECONF(cpu_transcoder);
962 963

		/* Wait for the Pipe State to go off */
964 965
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
966
			WARN(1, "pipe_off wait timed out\n");
967
	} else {
968
		u32 last_line, line_mask;
969
		int reg = PIPEDSL(pipe);
970 971
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

972 973 974 975 976
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

977 978
		/* Wait for the display line to settle */
		do {
979
			last_line = I915_READ(reg) & line_mask;
980
			mdelay(5);
981
		} while (((I915_READ(reg) & line_mask) != last_line) &&
982 983
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
984
			WARN(1, "pipe_off wait timed out\n");
985
	}
J
Jesse Barnes 已提交
986 987
}

988 989 990 991 992 993 994 995 996 997 998 999
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
1028 1029 1030 1031 1032
	}

	return I915_READ(SDEISR) & bit;
}

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

1056 1057
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
1058 1059 1060
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
1061 1062 1063 1064
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
1065 1066 1067 1068 1069
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

1070 1071
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
1072 1073
		return;

1074 1075 1076 1077 1078 1079 1080 1081
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1082 1083 1084
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
			  "PLL[%d] not attached to this transcoder %d: %08x\n",
			  cur_state, crtc->pipe, pch_dpll)) {
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
			     "PLL[%d] not %s on this transcoder %d: %08x\n",
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
			     crtc->pipe,
			     val);
		}
1097
	}
1098
}
1099 1100
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1101 1102 1103 1104 1105 1106 1107

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
1108 1109
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1110

P
Paulo Zanoni 已提交
1111 1112
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
1113
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1114
		val = I915_READ(reg);
1115
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1116 1117 1118 1119 1120
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1135 1136 1137
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1155
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1156
	if (HAS_DDI(dev_priv->dev))
1157 1158
		return;

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1175 1176 1177 1178 1179 1180
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1181
	bool locked = true;
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1201
	     pipe_name(pipe));
1202 1203
}

1204 1205
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1206 1207 1208
{
	int reg;
	u32 val;
1209
	bool cur_state;
1210 1211
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1212

1213 1214 1215 1216
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1217 1218 1219 1220 1221 1222 1223 1224 1225
	if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
	    !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1226 1227
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1228
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1229 1230
}

1231 1232
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1233 1234 1235
{
	int reg;
	u32 val;
1236
	bool cur_state;
1237 1238 1239

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1240 1241 1242 1243
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1244 1245
}

1246 1247 1248
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1249 1250 1251 1252 1253 1254 1255
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1256
	/* Planes are fixed to pipes on ILK+ */
1257 1258 1259 1260 1261 1262
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1263
		return;
1264
	}
1265

1266 1267 1268 1269 1270 1271 1272
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1273 1274
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1275 1276 1277
	}
}

1278 1279 1280 1281 1282
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1283 1284 1285 1286 1287
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1304 1305 1306
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1307 1308
}

1309 1310
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1374
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1375
				   enum pipe pipe, int reg, u32 port_sel)
1376
{
1377
	u32 val = I915_READ(reg);
1378
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1379
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1380
	     reg, pipe_name(pipe));
1381

1382 1383
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1384
	     "IBX PCH dp port still using transcoder B\n");
1385 1386 1387 1388 1389
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1390
	u32 val = I915_READ(reg);
1391
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1392
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1393
	     reg, pipe_name(pipe));
1394

1395 1396
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
	     && (val & SDVO_PIPE_B_SELECT),
1397
	     "IBX PCH hdmi port still using transcoder B\n");
1398 1399 1400 1401 1402 1403 1404 1405
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1406 1407 1408
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1409 1410 1411

	reg = PCH_ADPA;
	val = I915_READ(reg);
1412
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1413
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1414
	     pipe_name(pipe));
1415 1416 1417

	reg = PCH_LVDS;
	val = I915_READ(reg);
1418
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1419
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1420
	     pipe_name(pipe));
1421 1422 1423 1424 1425 1426

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1437 1438
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1439 1440 1441 1442 1443 1444 1445
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
1446
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1496 1497
/* SBI access */
static void
1498 1499
intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		enum intel_sbi_destination destination)
1500
{
1501
	u32 tmp;
1502

1503
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1504

1505
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1506 1507
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
1508
		return;
1509 1510
	}

1511 1512 1513 1514 1515 1516 1517 1518
	I915_WRITE(SBI_ADDR, (reg << 16));
	I915_WRITE(SBI_DATA, value);

	if (destination == SBI_ICLK)
		tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
	else
		tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
	I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
1519

1520
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1521 1522
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1523
		return;
1524 1525 1526 1527
	}
}

static u32
1528 1529
intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
	       enum intel_sbi_destination destination)
1530
{
1531
	u32 value = 0;
1532
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1533

1534
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1535 1536
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
1537
		return 0;
1538 1539
	}

1540 1541 1542 1543 1544 1545 1546
	I915_WRITE(SBI_ADDR, (reg << 16));

	if (destination == SBI_ICLK)
		value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
	else
		value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
	I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
1547

1548
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1549 1550
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1551
		return 0;
1552 1553
	}

1554
	return I915_READ(SBI_DATA);
1555 1556
}

1557
/**
1558
 * ironlake_enable_pch_pll - enable PCH PLL
1559 1560 1561 1562 1563 1564
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1565
static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
1566
{
1567
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1568
	struct intel_pch_pll *pll;
1569 1570 1571
	int reg;
	u32 val;

1572
	/* PCH PLLs only available on ILK, SNB and IVB */
1573
	BUG_ON(dev_priv->info->gen < 5);
1574 1575 1576 1577 1578 1579
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1580 1581 1582 1583

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1584 1585 1586 1587

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1588
	if (pll->active++ && pll->on) {
1589
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1590 1591 1592 1593 1594 1595
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1596 1597 1598 1599 1600
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1601 1602

	pll->on = true;
1603 1604
}

1605
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1606
{
1607 1608
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1609
	int reg;
1610
	u32 val;
1611

1612 1613
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1614 1615
	if (pll == NULL)
	       return;
1616

1617 1618
	if (WARN_ON(pll->refcount == 0))
		return;
1619

1620 1621 1622
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1623

1624
	if (WARN_ON(pll->active == 0)) {
1625
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1626 1627 1628
		return;
	}

1629
	if (--pll->active) {
1630
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1631
		return;
1632 1633 1634 1635 1636 1637
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1638

1639
	reg = pll->pll_reg;
1640 1641 1642 1643 1644
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1645 1646

	pll->on = false;
1647 1648
}

1649 1650
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1651
{
1652
	struct drm_device *dev = dev_priv->dev;
1653
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1654
	uint32_t reg, val, pipeconf_val;
1655 1656 1657 1658 1659

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1660 1661 1662
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1663 1664 1665 1666 1667

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1668 1669 1670 1671 1672 1673 1674
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1675
	}
1676

1677 1678
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1679
	pipeconf_val = I915_READ(PIPECONF(pipe));
1680 1681 1682 1683 1684 1685

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1686 1687
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1688
	}
1689 1690 1691

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1692 1693 1694 1695 1696
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1697 1698 1699
	else
		val |= TRANS_PROGRESSIVE;

1700 1701 1702 1703 1704
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

1705
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1706
				      enum transcoder cpu_transcoder)
1707
{
1708 1709 1710 1711 1712 1713
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1714
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1715
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1716

1717 1718
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1719
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1720 1721
	I915_WRITE(_TRANSA_CHICKEN2, val);

1722
	val = TRANS_ENABLE;
1723
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1724

1725 1726
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1727
		val |= TRANS_INTERLACED;
1728 1729 1730
	else
		val |= TRANS_PROGRESSIVE;

1731
	I915_WRITE(TRANSCONF(TRANSCODER_A), val);
1732 1733
	if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("Failed to enable PCH transcoder\n");
1734 1735
}

1736 1737
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1738
{
1739 1740
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1741 1742 1743 1744 1745

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1746 1747 1748
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1749 1750 1751 1752 1753 1754
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1755
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1756 1757 1758 1759 1760 1761 1762 1763

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1764 1765
}

1766
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1767 1768 1769
{
	u32 val;

1770
	val = I915_READ(_TRANSACONF);
1771
	val &= ~TRANS_ENABLE;
1772
	I915_WRITE(_TRANSACONF, val);
1773
	/* wait for PCH transcoder off, transcoder state */
1774 1775
	if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
		DRM_ERROR("Failed to disable PCH transcoder\n");
1776 1777 1778

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1779
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1780
	I915_WRITE(_TRANSA_CHICKEN2, val);
1781 1782
}

1783
/**
1784
 * intel_enable_pipe - enable a pipe, asserting requirements
1785 1786
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1787
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1788 1789 1790 1791 1792 1793 1794 1795 1796
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1797 1798
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1799
{
1800 1801
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1802
	enum pipe pch_transcoder;
1803 1804 1805
	int reg;
	u32 val;

1806
	if (HAS_PCH_LPT(dev_priv->dev))
1807 1808 1809 1810
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1811 1812 1813 1814 1815 1816 1817
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1818 1819 1820
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1821
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1822 1823
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1824 1825 1826
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1827

1828
	reg = PIPECONF(cpu_transcoder);
1829
	val = I915_READ(reg);
1830 1831 1832 1833
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1834 1835 1836 1837
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1838
 * intel_disable_pipe - disable a pipe, asserting requirements
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1852 1853
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1867
	reg = PIPECONF(cpu_transcoder);
1868
	val = I915_READ(reg);
1869 1870 1871 1872
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1873 1874 1875
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1876 1877 1878 1879
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1880
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1881 1882
				      enum plane plane)
{
1883 1884 1885 1886
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1887 1888
}

1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1908 1909 1910 1911
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1912
	intel_flush_display_plane(dev_priv, plane);
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1932 1933 1934 1935
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1936 1937 1938 1939
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1940
int
1941
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1942
			   struct drm_i915_gem_object *obj,
1943
			   struct intel_ring_buffer *pipelined)
1944
{
1945
	struct drm_i915_private *dev_priv = dev->dev_private;
1946 1947 1948
	u32 alignment;
	int ret;

1949
	switch (obj->tiling_mode) {
1950
	case I915_TILING_NONE:
1951 1952
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1953
		else if (INTEL_INFO(dev)->gen >= 4)
1954 1955 1956
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1970
	dev_priv->mm.interruptible = false;
1971
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1972
	if (ret)
1973
		goto err_interruptible;
1974 1975 1976 1977 1978 1979

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1980
	ret = i915_gem_object_get_fence(obj);
1981 1982
	if (ret)
		goto err_unpin;
1983

1984
	i915_gem_object_pin_fence(obj);
1985

1986
	dev_priv->mm.interruptible = true;
1987
	return 0;
1988 1989 1990

err_unpin:
	i915_gem_object_unpin(obj);
1991 1992
err_interruptible:
	dev_priv->mm.interruptible = true;
1993
	return ret;
1994 1995
}

1996 1997 1998 1999 2000 2001
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

2002 2003
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2004 2005 2006 2007
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
2008
{
2009 2010
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
2011

2012 2013
		tile_rows = *y / 8;
		*y %= 8;
2014

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
2027 2028
}

2029 2030
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2031 2032 2033 2034 2035
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2036
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2037
	int plane = intel_crtc->plane;
2038
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2039
	u32 dspcntr;
2040
	u32 reg;
J
Jesse Barnes 已提交
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2054 2055
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2056 2057
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2058 2059
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2060 2061
		dspcntr |= DISPPLANE_8BPP;
		break;
2062 2063 2064
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2065
		break;
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2084 2085
		break;
	default:
2086
		DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
J
Jesse Barnes 已提交
2087 2088
		return -EINVAL;
	}
2089

2090
	if (INTEL_INFO(dev)->gen >= 4) {
2091
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2092 2093 2094 2095 2096
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2097
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2098

2099
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2100

2101 2102
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2103 2104 2105
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2106 2107
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2108
		intel_crtc->dspaddr_offset = linear_offset;
2109
	}
2110 2111 2112

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2113
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2114
	if (INTEL_INFO(dev)->gen >= 4) {
2115 2116
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
2117
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2118
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2119
	} else
2120
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2121
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2122

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2135
	unsigned long linear_offset;
2136 2137 2138 2139 2140 2141
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2142
	case 2:
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2156 2157
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2158 2159
		dspcntr |= DISPPLANE_8BPP;
		break;
2160 2161
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2162
		break;
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2178 2179
		break;
	default:
2180
		DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2194
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2195
	intel_crtc->dspaddr_offset =
2196 2197 2198
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2199
	linear_offset -= intel_crtc->dspaddr_offset;
2200

2201 2202
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2203
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2204 2205
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2206 2207 2208 2209 2210 2211
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2225 2226
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2227
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2228

2229
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2230 2231
}

2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2282
static int
2283
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2284
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2285 2286
{
	struct drm_device *dev = crtc->dev;
2287
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2288
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2289
	struct drm_framebuffer *old_fb;
2290
	int ret;
J
Jesse Barnes 已提交
2291 2292

	/* no fb bound */
2293
	if (!fb) {
2294
		DRM_ERROR("No FB bound\n");
2295 2296 2297
		return 0;
	}

2298 2299 2300 2301
	if(intel_crtc->plane > dev_priv->num_pipe) {
		DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
				intel_crtc->plane,
				dev_priv->num_pipe);
2302
		return -EINVAL;
J
Jesse Barnes 已提交
2303 2304
	}

2305
	mutex_lock(&dev->struct_mutex);
2306
	ret = intel_pin_and_fence_fb_obj(dev,
2307
					 to_intel_framebuffer(fb)->obj,
2308
					 NULL);
2309 2310
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2311
		DRM_ERROR("pin & fence failed\n");
2312 2313
		return ret;
	}
J
Jesse Barnes 已提交
2314

2315 2316
	if (crtc->fb)
		intel_finish_fb(crtc->fb);
2317

2318
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2319
	if (ret) {
2320
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2321
		mutex_unlock(&dev->struct_mutex);
2322
		DRM_ERROR("failed to update base address\n");
2323
		return ret;
J
Jesse Barnes 已提交
2324
	}
2325

2326 2327
	old_fb = crtc->fb;
	crtc->fb = fb;
2328 2329
	crtc->x = x;
	crtc->y = y;
2330

2331 2332
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2333
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2334
	}
2335

2336
	intel_update_fbc(dev);
2337
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2338

2339
	intel_crtc_update_sarea_pos(crtc, x, y);
2340 2341

	return 0;
J
Jesse Barnes 已提交
2342 2343
}

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2355
	if (IS_IVYBRIDGE(dev)) {
2356 2357
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2358 2359 2360
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2361
	}
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2378 2379 2380 2381 2382

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2383 2384
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

	/* When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. XXX: This misses the case where a pipe is not using
	 * any pch resources and so doesn't need any fdi lanes. */
	if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2408 2409 2410 2411 2412 2413 2414
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2415
	int plane = intel_crtc->plane;
2416
	u32 reg, temp, tries;
2417

2418 2419 2420 2421
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2422 2423
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2424 2425
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2426 2427
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2428 2429
	I915_WRITE(reg, temp);
	I915_READ(reg);
2430 2431
	udelay(150);

2432
	/* enable CPU FDI TX and PCH FDI RX */
2433 2434
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2435 2436
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2437 2438
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2439
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2440

2441 2442
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2443 2444
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2445 2446 2447
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2448 2449
	udelay(150);

2450
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2451 2452 2453
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2454

2455
	reg = FDI_RX_IIR(pipe);
2456
	for (tries = 0; tries < 5; tries++) {
2457
		temp = I915_READ(reg);
2458 2459 2460 2461
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2462
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2463 2464 2465
			break;
		}
	}
2466
	if (tries == 5)
2467
		DRM_ERROR("FDI train 1 fail!\n");
2468 2469

	/* Train 2 */
2470 2471
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2472 2473
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2474
	I915_WRITE(reg, temp);
2475

2476 2477
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2478 2479
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2480
	I915_WRITE(reg, temp);
2481

2482 2483
	POSTING_READ(reg);
	udelay(150);
2484

2485
	reg = FDI_RX_IIR(pipe);
2486
	for (tries = 0; tries < 5; tries++) {
2487
		temp = I915_READ(reg);
2488 2489 2490
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2491
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2492 2493 2494 2495
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2496
	if (tries == 5)
2497
		DRM_ERROR("FDI train 2 fail!\n");
2498 2499

	DRM_DEBUG_KMS("FDI train done\n");
2500

2501 2502
}

2503
static const int snb_b_fdi_train_param[] = {
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2517
	u32 reg, temp, i, retry;
2518

2519 2520
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2521 2522
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2523 2524
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2525 2526 2527
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2528 2529
	udelay(150);

2530
	/* enable CPU FDI TX and PCH FDI RX */
2531 2532
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2533 2534
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2535 2536 2537 2538 2539
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2540
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2541

2542 2543 2544
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2545 2546
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2547 2548 2549 2550 2551 2552 2553
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2554 2555 2556
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2557 2558
	udelay(150);

2559
	for (i = 0; i < 4; i++) {
2560 2561
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2562 2563
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2564 2565 2566
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2567 2568
		udelay(500);

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2579
		}
2580 2581
		if (retry < 5)
			break;
2582 2583
	}
	if (i == 4)
2584
		DRM_ERROR("FDI train 1 fail!\n");
2585 2586

	/* Train 2 */
2587 2588
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2589 2590 2591 2592 2593 2594 2595
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2596
	I915_WRITE(reg, temp);
2597

2598 2599
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2600 2601 2602 2603 2604 2605 2606
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2607 2608 2609
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2610 2611
	udelay(150);

2612
	for (i = 0; i < 4; i++) {
2613 2614
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2615 2616
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2617 2618 2619
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2620 2621
		udelay(500);

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2632
		}
2633 2634
		if (retry < 5)
			break;
2635 2636
	}
	if (i == 4)
2637
		DRM_ERROR("FDI train 2 fail!\n");
2638 2639 2640 2641

	DRM_DEBUG_KMS("FDI train done.\n");
}

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2662 2663 2664
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2665 2666 2667 2668 2669 2670 2671 2672 2673
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2674
	temp |= FDI_COMPOSITE_SYNC;
2675 2676
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2677 2678 2679
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2680 2681 2682 2683 2684
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2685
	temp |= FDI_COMPOSITE_SYNC;
2686 2687 2688 2689 2690
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2691
	for (i = 0; i < 4; i++) {
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2708
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2733
	for (i = 0; i < 4; i++) {
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2749
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2750 2751 2752 2753 2754 2755 2756 2757 2758
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2759
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2760
{
2761
	struct drm_device *dev = intel_crtc->base.dev;
2762 2763
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2764
	u32 reg, temp;
J
Jesse Barnes 已提交
2765

2766

2767
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2768 2769 2770
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2771
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2772
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2773 2774 2775
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2776 2777 2778
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2779 2780 2781 2782
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2783 2784
	udelay(200);

2785 2786 2787 2788 2789
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2790

2791 2792
		POSTING_READ(reg);
		udelay(100);
2793
	}
2794 2795
}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2842
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2843 2844 2845 2846 2847 2848
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2849 2850 2851
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2871
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2872 2873 2874 2875 2876 2877
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2878 2879 2880 2881
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2882
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2883 2884 2885
	unsigned long flags;
	bool pending;

2886 2887
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2888 2889 2890 2891 2892 2893 2894 2895 2896
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2897 2898
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2899
	struct drm_device *dev = crtc->dev;
2900
	struct drm_i915_private *dev_priv = dev->dev_private;
2901 2902 2903 2904

	if (crtc->fb == NULL)
		return;

2905 2906
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2907 2908 2909
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2910 2911 2912
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2913 2914
}

2915
static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
2916 2917
{
	struct drm_device *dev = crtc->dev;
2918
	struct intel_encoder *intel_encoder;
2919 2920 2921 2922 2923

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
2924 2925
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
2926
		case INTEL_OUTPUT_EDP:
2927
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
2928 2929 2930 2931 2932 2933 2934 2935
				return false;
			continue;
		}
	}

	return true;
}

2936 2937 2938 2939 2940
static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
{
	return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
}

2941 2942 2943 2944 2945 2946 2947 2948
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2949 2950
	mutex_lock(&dev_priv->dpio_lock);

2951 2952 2953 2954 2955 2956 2957
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2958 2959 2960
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3001
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3002 3003 3004 3005 3006 3007
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3008
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3009 3010

	/* Program SSCAUXDIV */
3011
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3012 3013
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3014
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3015 3016

	/* Enable modulator and associated divider */
3017
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3018
	temp &= ~SBI_SSCCTL_DISABLE;
3019
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3020 3021 3022 3023 3024

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3025 3026

	mutex_unlock(&dev_priv->dpio_lock);
3027 3028
}

3029 3030 3031 3032 3033 3034 3035 3036 3037
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3038 3039 3040 3041 3042
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3043
	u32 reg, temp;
3044

3045 3046
	assert_transcoder_disabled(dev_priv, pipe);

3047 3048 3049 3050 3051
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3052
	/* For PCH output, training FDI link */
3053
	dev_priv->display.fdi_link_train(crtc);
3054

3055 3056 3057 3058 3059 3060 3061
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
	 * unconditionally resets the pll - we need that to have the right LVDS
	 * enable sequence. */
3062
	ironlake_enable_pch_pll(intel_crtc);
3063

3064
	if (HAS_PCH_CPT(dev)) {
3065
		u32 sel;
3066

3067
		temp = I915_READ(PCH_DPLL_SEL);
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3082
		}
3083 3084 3085 3086
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
3087 3088
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3089

3090 3091
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3092 3093 3094
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3095

3096 3097 3098
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3099
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3100

3101
	intel_fdi_normal_train(crtc);
3102

3103 3104
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3105 3106
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3107
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3108 3109 3110
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3111 3112
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3113 3114
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3115
		temp |= bpc << 9; /* same format but at 11:9 */
3116 3117

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3118
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3119
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3120
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3121 3122 3123

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3124
			temp |= TRANS_DP_PORT_SEL_B;
3125 3126
			break;
		case PCH_DP_C:
3127
			temp |= TRANS_DP_PORT_SEL_C;
3128 3129
			break;
		case PCH_DP_D:
3130
			temp |= TRANS_DP_PORT_SEL_D;
3131 3132
			break;
		default:
3133
			BUG();
3134
		}
3135

3136
		I915_WRITE(reg, temp);
3137
	}
3138

3139
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3140 3141
}

P
Paulo Zanoni 已提交
3142 3143 3144 3145 3146
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3147
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
P
Paulo Zanoni 已提交
3148

3149
	assert_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3150

3151
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3152

3153
	/* Set transcoder timing. */
3154 3155 3156
	I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_HSYNC_A,  I915_READ(HSYNC(cpu_transcoder)));
P
Paulo Zanoni 已提交
3157

3158 3159 3160 3161
	I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNC_A,  I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
P
Paulo Zanoni 已提交
3162

3163
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3164 3165
}

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
	DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3242 3243
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3244 3245
	POSTING_READ(pll->pll_reg);
	udelay(150);
3246 3247 3248

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3249 3250 3251 3252
	pll->on = false;
	return pll;
}

3253 3254 3255
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3256
	int dslreg = PIPEDSL(pipe);
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3267 3268 3269 3270 3271
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3272
	struct intel_encoder *encoder;
3273 3274 3275 3276 3277
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

3278 3279
	WARN_ON(!crtc->enabled);

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

3292
	is_pch_port = ironlake_crtc_driving_pch(crtc);
3293

3294
	if (is_pch_port) {
3295 3296 3297
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3298
		ironlake_fdi_pll_enable(intel_crtc);
3299 3300 3301 3302
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3303

3304 3305 3306
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3307 3308 3309

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
3310 3311
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3312 3313 3314 3315
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3316 3317 3318 3319 3320
		if (IS_IVYBRIDGE(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3321 3322
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3323 3324
	}

3325 3326 3327 3328 3329 3330
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3331 3332 3333 3334 3335
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
3336

3337
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3338
	intel_update_fbc(dev);
3339 3340
	mutex_unlock(&dev->struct_mutex);

3341
	intel_crtc_update_cursor(crtc, true);
3342

3343 3344
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3345 3346 3347

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3358 3359
}

3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	bool is_pch_port;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

3378
	is_pch_port = haswell_crtc_driving_pch(crtc);
3379

3380
	if (is_pch_port)
3381
		dev_priv->display.fdi_link_train(crtc);
3382 3383 3384 3385 3386

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3387
	intel_ddi_enable_pipe_clock(intel_crtc);
3388

3389
	/* Enable panel fitting for eDP */
3390 3391
	if (dev_priv->pch_pf_size &&
	    intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3392 3393 3394 3395
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3396 3397
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
					 PF_PIPE_SEL_IVB(pipe));
3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
	}

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3408 3409
	intel_ddi_set_pipe_settings(crtc);
	intel_ddi_enable_pipe_func(crtc);
3410 3411 3412 3413 3414

	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
P
Paulo Zanoni 已提交
3415
		lpt_pch_enable(crtc);
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	intel_crtc_update_cursor(crtc, true);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3437 3438 3439 3440 3441
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3442
	struct intel_encoder *encoder;
3443 3444
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3445
	u32 reg, temp;
3446

3447

3448 3449 3450
	if (!intel_crtc->active)
		return;

3451 3452 3453
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3454
	intel_crtc_wait_for_pending_flips(crtc);
3455
	drm_vblank_off(dev, pipe);
3456
	intel_crtc_update_cursor(crtc, false);
3457

3458
	intel_disable_plane(dev_priv, plane, pipe);
3459

3460 3461
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3462

3463
	intel_disable_pipe(dev_priv, pipe);
3464

3465
	/* Disable PF */
3466 3467
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3468

3469 3470 3471
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3472

3473
	ironlake_fdi_disable(crtc);
3474

3475
	ironlake_disable_pch_transcoder(dev_priv, pipe);
3476

3477 3478
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3479 3480 3481
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3482
		temp |= TRANS_DP_PORT_SEL_NONE;
3483
		I915_WRITE(reg, temp);
3484 3485 3486

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3487 3488
		switch (pipe) {
		case 0:
3489
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3490 3491
			break;
		case 1:
3492
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3493 3494
			break;
		case 2:
3495
			/* C shares PLL A or B */
3496
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3497 3498 3499 3500
			break;
		default:
			BUG(); /* wtf */
		}
3501 3502
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3503

3504
	/* disable PCH DPLL */
3505
	intel_disable_pch_pll(intel_crtc);
3506

3507
	ironlake_fdi_pll_disable(intel_crtc);
3508

3509
	intel_crtc->active = false;
3510
	intel_update_watermarks(dev);
3511 3512

	mutex_lock(&dev->struct_mutex);
3513
	intel_update_fbc(dev);
3514
	mutex_unlock(&dev->struct_mutex);
3515
}
3516

3517
static void haswell_crtc_disable(struct drm_crtc *crtc)
3518
{
3519 3520
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3521
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3522 3523 3524
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3525
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
3526
	bool is_pch_port;
3527

3528 3529 3530
	if (!intel_crtc->active)
		return;

3531 3532
	is_pch_port = haswell_crtc_driving_pch(crtc);

3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
	intel_crtc_update_cursor(crtc, false);

	intel_disable_plane(dev_priv, plane, pipe);

	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

	intel_disable_pipe(dev_priv, pipe);

3547
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3548 3549 3550 3551 3552

	/* Disable PF */
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);

3553
	intel_ddi_disable_pipe_clock(intel_crtc);
3554 3555 3556 3557 3558

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3559
	if (is_pch_port) {
3560
		lpt_disable_pch_transcoder(dev_priv);
3561
		intel_ddi_fdi_disable(crtc);
3562
	}
3563 3564 3565 3566 3567 3568 3569 3570 3571

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3572 3573 3574 3575 3576 3577
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3578 3579
static void haswell_crtc_off(struct drm_crtc *crtc)
{
P
Paulo Zanoni 已提交
3580 3581 3582 3583
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Stop saying we're using TRANSCODER_EDP because some other CRTC might
	 * start using it. */
D
Daniel Vetter 已提交
3584
	intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
P
Paulo Zanoni 已提交
3585

3586 3587 3588
	intel_ddi_put_crtc_pll(crtc);
}

3589 3590 3591
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3592
		struct drm_device *dev = intel_crtc->base.dev;
3593
		struct drm_i915_private *dev_priv = dev->dev_private;
3594

3595
		mutex_lock(&dev->struct_mutex);
3596 3597 3598
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3599
		mutex_unlock(&dev->struct_mutex);
3600 3601
	}

3602 3603 3604
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3605 3606
}

3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3631
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3632 3633 3634 3635
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3636
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3637
	int pipe = intel_crtc->pipe;
3638
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3639

3640 3641
	WARN_ON(!crtc->enabled);

3642 3643 3644 3645
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3646 3647
	intel_update_watermarks(dev);

3648
	intel_enable_pll(dev_priv, pipe);
3649 3650 3651 3652 3653

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3654
	intel_enable_pipe(dev_priv, pipe, false);
3655
	intel_enable_plane(dev_priv, plane, pipe);
3656 3657
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
J
Jesse Barnes 已提交
3658

3659
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3660
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3661

3662 3663
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3664
	intel_crtc_update_cursor(crtc, true);
3665

3666 3667
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3668
}
J
Jesse Barnes 已提交
3669

3670 3671 3672 3673 3674
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3675
	struct intel_encoder *encoder;
3676 3677
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3678
	u32 pctl;
3679

3680

3681 3682 3683
	if (!intel_crtc->active)
		return;

3684 3685 3686
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3687
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3688 3689
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3690
	intel_crtc_dpms_overlay(intel_crtc, false);
3691
	intel_crtc_update_cursor(crtc, false);
3692

3693 3694
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3695

3696 3697
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3698 3699 3700 3701 3702 3703 3704

	/* Disable pannel fitter if it is on this pipe. */
	pctl = I915_READ(PFIT_CONTROL);
	if ((pctl & PFIT_ENABLE) &&
	    ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
		I915_WRITE(PFIT_CONTROL, 0);

3705
	intel_disable_pll(dev_priv, pipe);
3706

3707
	intel_crtc->active = false;
3708 3709
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3710 3711
}

3712 3713 3714 3715
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3716 3717
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3718 3719 3720 3721 3722
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3741
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3742 3743 3744 3745
		break;
	}
}

3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3767 3768 3769
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3770
	struct drm_connector *connector;
3771
	struct drm_i915_private *dev_priv = dev->dev_private;
3772
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3773

3774 3775 3776
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

3777
	intel_crtc->eld_vld = false;
3778 3779
	dev_priv->display.crtc_disable(crtc);
	intel_crtc_update_sarea(crtc, false);
3780 3781
	dev_priv->display.off(crtc);

3782 3783
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3784 3785 3786

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3787
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3788
		mutex_unlock(&dev->struct_mutex);
3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3802 3803 3804
	}
}

3805
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3806
{
3807 3808 3809 3810 3811 3812
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3813 3814
}

C
Chris Wilson 已提交
3815
void intel_encoder_destroy(struct drm_encoder *encoder)
3816
{
3817
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3818 3819 3820

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3821 3822
}

3823 3824 3825 3826
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3827
{
3828 3829 3830
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3831
		intel_crtc_update_dpms(encoder->base.crtc);
3832 3833 3834
	} else {
		encoder->connectors_active = false;

3835
		intel_crtc_update_dpms(encoder->base.crtc);
3836
	}
J
Jesse Barnes 已提交
3837 3838
}

3839 3840
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3841
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3842
{
3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3872 3873
}

3874 3875 3876
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3877
{
3878
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3879

3880 3881 3882
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3883

3884 3885 3886 3887 3888 3889 3890 3891 3892
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3893
		WARN_ON(encoder->connectors_active != false);
3894

3895
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3896 3897
}

3898 3899 3900 3901
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3902
{
3903
	enum pipe pipe = 0;
3904
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3905

3906
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3907 3908
}

J
Jesse Barnes 已提交
3909
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3910
				  const struct drm_display_mode *mode,
J
Jesse Barnes 已提交
3911 3912
				  struct drm_display_mode *adjusted_mode)
{
3913
	struct drm_device *dev = crtc->dev;
3914

3915
	if (HAS_PCH_SPLIT(dev)) {
3916
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3917 3918
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3919
	}
3920

3921 3922 3923 3924 3925
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
	if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
		drm_mode_set_crtcinfo(adjusted_mode, 0);
3926

3927 3928 3929 3930 3931 3932 3933
	/* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
	 * with a hsync front porch of 0.
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
		return false;

J
Jesse Barnes 已提交
3934 3935 3936
	return true;
}

J
Jesse Barnes 已提交
3937 3938 3939 3940 3941
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3942 3943 3944 3945
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3946

3947
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3948
{
3949 3950
	return 333000;
}
J
Jesse Barnes 已提交
3951

3952 3953 3954 3955
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3956

3957 3958 3959
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3960

3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3972
		}
3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3994
		return 133000;
3995
	}
J
Jesse Barnes 已提交
3996

3997 3998 3999
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4000

4001 4002 4003
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4004 4005
}

4006
static void
4007
intel_reduce_ratio(uint32_t *num, uint32_t *den)
4008 4009 4010 4011 4012 4013 4014
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

4015 4016 4017 4018
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4019
{
4020
	m_n->tu = 64;
4021 4022
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
4023
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4024 4025
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
4026
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
4027 4028
}

4029 4030
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4031 4032 4033
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
4034
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4035 4036
}

4037 4038 4039
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
4040
 * @mode: requested mode
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
4052
 *    DP may want to dither down to 6bpc to fit larger modes
4053 4054 4055 4056 4057 4058
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4059
					 struct drm_framebuffer *fb,
4060 4061
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
4062 4063 4064 4065
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
4066
	struct intel_encoder *intel_encoder;
4067 4068 4069
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
4070
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
4082
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4083 4084 4085 4086 4087 4088 4089 4090
				display_bpc = lvds_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
4091
			if (connector->encoder != &intel_encoder->base)
4092 4093
				continue;

4094 4095 4096
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
4097
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4098 4099 4100 4101
				display_bpc = connector->display_info.bpc;
			}
		}

4102 4103 4104 4105
		if (intel_encoder->type == INTEL_OUTPUT_EDP) {
			/* Use VBT settings if we have an eDP panel */
			unsigned int edp_bpc = dev_priv->edp.bpp / 3;

4106
			if (edp_bpc && edp_bpc < display_bpc) {
4107 4108 4109 4110 4111 4112
				DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
				display_bpc = edp_bpc;
			}
			continue;
		}

4113 4114 4115 4116 4117 4118
		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
4119
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
4120 4121
				display_bpc = 12;
			} else {
4122
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
4123 4124 4125 4126 4127
				display_bpc = 8;
			}
		}
	}

4128 4129 4130 4131 4132
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

4133 4134 4135 4136 4137 4138 4139
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

4140
	switch (fb->depth) {
4141 4142 4143 4144 4145 4146 4147 4148
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
4149
		bpc = 8;
4150 4151
		break;
	case 30:
4152
		bpc = 10;
4153 4154
		break;
	case 48:
4155
		bpc = 12;
4156 4157 4158 4159 4160 4161 4162
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

4163 4164
	display_bpc = min(display_bpc, bpc);

4165 4166
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
4167

4168
	*pipe_bpp = display_bpc * 3;
4169 4170 4171 4172

	return display_bpc != bpc;
}

4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4195 4196 4197 4198 4199 4200
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4201 4202 4203
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4273 4274 4275 4276
static void vlv_update_pll(struct drm_crtc *crtc,
			   struct drm_display_mode *mode,
			   struct drm_display_mode *adjusted_mode,
			   intel_clock_t *clock, intel_clock_t *reduced_clock,
4277
			   int num_connectors)
4278 4279 4280 4281 4282 4283 4284
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll, mdiv, pdiv;
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4285 4286
	bool is_sdvo;
	u32 temp;
4287

4288 4289
	mutex_lock(&dev_priv->dpio_lock);

4290 4291
	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4292

4293 4294 4295 4296 4297 4298 4299
	dpll = DPLL_VGA_MODE_DIS;
	dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
	dpll |= DPLL_REFA_CLK_ENABLE_VLV;
	dpll |= DPLL_INTEGRATED_CLOCK_VLV;

	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
4300 4301 4302 4303 4304 4305 4306

	bestn = clock->n;
	bestm1 = clock->m1;
	bestm2 = clock->m2;
	bestp1 = clock->p1;
	bestp2 = clock->p2;

4307 4308 4309 4310
	/*
	 * In Valleyview PLL and program lane counter registers are exposed
	 * through DPIO interface
	 */
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_POST_DIV_SHIFT);
	mdiv |= (1 << DPIO_K_SHIFT);
	mdiv |= DPIO_ENABLE_CALIBRATION;
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);

	intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);

4321
	pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
4322
		(3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4323 4324
		(7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
		(5 << DPIO_CLK_BIAS_CTL_SHIFT);
4325 4326
	intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);

4327
	intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
4328 4329 4330 4331 4332 4333 4334

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
	intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);
4345

4346 4347 4348
	temp = 0;
	if (is_sdvo) {
		temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4349 4350 4351 4352 4353
		if (temp > 1)
			temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
		else
			temp = 0;
	}
4354 4355
	I915_WRITE(DPLL_MD(pipe), temp);
	POSTING_READ(DPLL_MD(pipe));
4356

4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372
	/* Now program lane control registers */
	if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
			|| intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
	{
		temp = 0x1000C4;
		if(pipe == 1)
			temp |= (1 << 21);
		intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
	}
	if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
	{
		temp = 0x1000C4;
		if(pipe == 1)
			temp |= (1 << 21);
		intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
	}
4373 4374

	mutex_unlock(&dev_priv->dpio_lock);
4375 4376
}

4377 4378 4379 4380 4381 4382 4383 4384 4385
static void i9xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4386
	struct intel_encoder *encoder;
4387 4388 4389 4390
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

4391 4392
	i9xx_update_pll_dividers(crtc, clock, reduced_clock);

4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
				dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4455 4456 4457
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
4490
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
4491 4492 4493 4494 4495
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4496
	struct intel_encoder *encoder;
4497 4498 4499
	int pipe = intel_crtc->pipe;
	u32 dpll;

4500 4501
	i9xx_update_pll_dividers(crtc, clock, reduced_clock);

4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529
	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4530 4531 4532
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4533

4534 4535 4536 4537 4538 4539
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4540 4541 4542 4543 4544 4545 4546 4547
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4548 4549 4550 4551 4552 4553 4554
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
				   struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4555
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568
	uint32_t vsyncshift;

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4569
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4570

4571
	I915_WRITE(HTOTAL(cpu_transcoder),
4572 4573
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4574
	I915_WRITE(HBLANK(cpu_transcoder),
4575 4576
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4577
	I915_WRITE(HSYNC(cpu_transcoder),
4578 4579 4580
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4581
	I915_WRITE(VTOTAL(cpu_transcoder),
4582 4583
		   (adjusted_mode->crtc_vdisplay - 1) |
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4584
	I915_WRITE(VBLANK(cpu_transcoder),
4585 4586
		   (adjusted_mode->crtc_vblank_start - 1) |
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4587
	I915_WRITE(VSYNC(cpu_transcoder),
4588 4589 4590
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4591 4592 4593 4594 4595 4596 4597 4598
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4599 4600 4601 4602 4603 4604 4605
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4606 4607 4608 4609
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
4610
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4611 4612 4613 4614 4615
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4616
	int plane = intel_crtc->plane;
4617
	int refclk, num_connectors = 0;
4618
	intel_clock_t clock, reduced_clock;
4619
	u32 dspcntr, pipeconf;
4620 4621
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
4622
	struct intel_encoder *encoder;
4623
	const intel_limit_t *limit;
4624
	int ret;
J
Jesse Barnes 已提交
4625

4626
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4627
		switch (encoder->type) {
J
Jesse Barnes 已提交
4628 4629 4630 4631
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4632
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4633
			is_sdvo = true;
4634
			if (encoder->needs_tv_clock)
4635
				is_tv = true;
J
Jesse Barnes 已提交
4636 4637 4638 4639
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
4640 4641 4642
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
4643
		}
4644

4645
		num_connectors++;
J
Jesse Barnes 已提交
4646 4647
	}

4648
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4649

4650 4651 4652 4653 4654
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4655
	limit = intel_limit(crtc, refclk);
4656 4657
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4658 4659
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4660
		return -EINVAL;
J
Jesse Barnes 已提交
4661 4662
	}

4663
	/* Ensure that the cursor is valid for the new mode before changing... */
4664
	intel_crtc_update_cursor(crtc, true);
4665

4666
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4667 4668 4669 4670 4671 4672
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4673
		has_reduced_clock = limit->find_pll(limit, crtc,
4674 4675
						    dev_priv->lvds_downclock,
						    refclk,
4676
						    &clock,
4677
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4678 4679
	}

4680 4681
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
4682

4683
	if (IS_GEN2(dev))
4684 4685 4686
		i8xx_update_pll(crtc, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4687
	else if (IS_VALLEYVIEW(dev))
4688 4689 4690
		vlv_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4691
	else
4692 4693 4694
		i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4695 4696

	/* setup pipeconf */
4697
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4698 4699 4700 4701

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4702 4703 4704 4705
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
4706

4707
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4708 4709 4710 4711 4712 4713
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4714 4715
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4716
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4717
		else
4718
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4719 4720
	}

4721
	/* default to 8bpc */
4722
	pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
4723
	if (is_dp) {
4724
		if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4725
			pipeconf |= PIPECONF_6BPC |
4726 4727 4728 4729 4730
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

4731 4732
	if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4733
			pipeconf |= PIPECONF_6BPC |
4734 4735 4736 4737 4738
					PIPECONF_ENABLE |
					I965_PIPECONF_ACTIVE;
		}
	}

4739
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4740 4741
	drm_mode_debug_printmodeline(mode);

4742 4743
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
4744
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4745
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4746
		} else {
4747
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4748 4749 4750 4751
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4752
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4753
	if (!IS_GEN2(dev) &&
4754
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4755
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4756
	else
4757
		pipeconf |= PIPECONF_PROGRESSIVE;
4758

4759
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
4760 4761 4762

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4763
	 */
4764 4765 4766 4767
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4768

4769 4770
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
4771
	intel_enable_pipe(dev_priv, pipe, false);
4772 4773 4774 4775 4776 4777

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4778
	ret = intel_pipe_set_base(crtc, x, y, fb);
4779 4780 4781 4782 4783 4784

	intel_update_watermarks(dev);

	return ret;
}

P
Paulo Zanoni 已提交
4785
static void ironlake_init_pch_refclk(struct drm_device *dev)
4786 4787 4788 4789 4790 4791
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
4792 4793 4794
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
4795 4796
	bool has_ck505 = false;
	bool can_ssc = false;
4797 4798

	/* We need to take the global config into account */
4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
4813 4814 4815
		}
	}

4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
4827 4828 4829 4830 4831 4832 4833 4834 4835 4836

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

4837 4838 4839 4840
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4841

4842 4843 4844
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
4845

4846
		/* SSC must be turned on before enabling the CPU output  */
4847
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4848
			DRM_DEBUG_KMS("Using SSC on panel\n");
4849
			temp |= DREF_SSC1_ENABLE;
4850 4851
		} else
			temp &= ~DREF_SSC1_ENABLE;
4852 4853 4854 4855 4856 4857

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

4858 4859 4860
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
4861
		if (has_cpu_edp) {
4862
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4863
				DRM_DEBUG_KMS("Using SSC on eDP\n");
4864
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4865
			}
4866 4867
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

4893 4894 4895 4896 4897 4898
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

P
Paulo Zanoni 已提交
4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

4920 4921
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
		tmp &= ~(0x3 << 6);
		tmp |= (1 << 6) | (1 << 0);
		intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
	}

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5064 5065

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5079 5080 5081 5082 5083 5084 5085 5086 5087
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

5088
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

5109
static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5110
				  struct drm_display_mode *adjusted_mode,
5111
				  bool dither)
J
Jesse Barnes 已提交
5112
{
5113
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5114 5115
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5116 5117 5118 5119
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5120
	val &= ~PIPECONF_BPC_MASK;
5121 5122
	switch (intel_crtc->bpp) {
	case 18:
5123
		val |= PIPECONF_6BPC;
5124 5125
		break;
	case 24:
5126
		val |= PIPECONF_8BPC;
5127 5128
		break;
	case 30:
5129
		val |= PIPECONF_10BPC;
5130 5131
		break;
	case 36:
5132
		val |= PIPECONF_12BPC;
5133 5134
		break;
	default:
5135 5136
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5149 5150 5151 5152 5153
	if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5154 5155 5156 5157
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
static void intel_set_pipe_csc(struct drm_crtc *crtc,
			       const struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

	if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

		if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

		if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

P
Paulo Zanoni 已提交
5223 5224 5225 5226 5227 5228
static void haswell_set_pipeconf(struct drm_crtc *crtc,
				 struct drm_display_mode *adjusted_mode,
				 bool dither)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
P
Paulo Zanoni 已提交
5230 5231
	uint32_t val;

5232
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5244 5245
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5246 5247
}

5248 5249 5250 5251 5252 5253 5254 5255 5256 5257
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    struct drm_display_mode *adjusted_mode,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5258
	const intel_limit_t *limit;
5259
	bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
J
Jesse Barnes 已提交
5260

5261 5262
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5263 5264 5265 5266
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5267
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5268
			is_sdvo = true;
5269
			if (intel_encoder->needs_tv_clock)
5270
				is_tv = true;
J
Jesse Barnes 已提交
5271 5272 5273 5274 5275 5276 5277
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
	}

5278
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5279

5280 5281 5282 5283 5284
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5285
	limit = intel_limit(crtc, refclk);
5286 5287 5288 5289
	ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			      clock);
	if (!ret)
		return false;
5290

5291
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5292 5293 5294 5295 5296 5297
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5298 5299 5300 5301 5302
		*has_reduced_clock = limit->find_pll(limit, crtc,
						     dev_priv->lvds_downclock,
						     refclk,
						     clock,
						     reduced_clock);
5303
	}
5304 5305

	if (is_sdvo && is_tv)
5306 5307 5308 5309 5310
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);

	return true;
}

5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
		      intel_crtc->pipe, intel_crtc->fdi_lanes);
	if (intel_crtc->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
			      intel_crtc->pipe, intel_crtc->fdi_lanes);
		/* Clamp lanes to avoid programming the hw with bogus values. */
		intel_crtc->fdi_lanes = 4;

		return false;
	}

	if (dev_priv->num_pipe == 2)
		return true;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    intel_crtc->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
				      intel_crtc->pipe, intel_crtc->fdi_lanes);
			/* Clamp lanes to avoid programming the hw with bogus values. */
			intel_crtc->fdi_lanes = 2;

			return false;
		}

		if (intel_crtc->fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	case PIPE_C:
		if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
			if (intel_crtc->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
					      intel_crtc->pipe, intel_crtc->fdi_lanes);
				/* Clamp lanes to avoid programming the hw with bogus values. */
				intel_crtc->fdi_lanes = 2;

				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}

		cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	default:
		BUG();
	}
}

5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5404 5405 5406
static void ironlake_set_m_n(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode)
J
Jesse Barnes 已提交
5407 5408 5409 5410
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5411
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
5412
	struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5413
	struct intel_link_m_n m_n = {0};
5414 5415
	int target_clock, pixel_multiplier, lane, link_bw;
	bool is_dp = false, is_cpu_edp = false;
J
Jesse Barnes 已提交
5416

5417 5418
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
5419 5420 5421
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5422
		case INTEL_OUTPUT_EDP:
5423
			is_dp = true;
5424
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5425
				is_cpu_edp = true;
5426
			edp_encoder = intel_encoder;
5427
			break;
J
Jesse Barnes 已提交
5428 5429
		}
	}
5430

5431
	/* FDI link */
5432 5433 5434 5435
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
5436 5437
	if (is_cpu_edp) {
		intel_edp_link_config(edp_encoder, &lane, &link_bw);
5438 5439 5440 5441 5442 5443 5444 5445 5446 5447
	} else {
		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
5448

5449 5450 5451 5452 5453 5454 5455 5456
	/* [e]DP over FDI requires target mode clock instead of link clock. */
	if (edp_encoder)
		target_clock = intel_edp_target_clock(edp_encoder, mode);
	else if (is_dp)
		target_clock = mode->clock;
	else
		target_clock = adjusted_mode->clock;

5457 5458 5459
	if (!lane)
		lane = ironlake_get_lanes_required(target_clock, link_bw,
						   intel_crtc->bpp);
5460

5461 5462 5463 5464
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
5465
	intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
5466

5467 5468 5469 5470
	I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
5471 5472
}

5473 5474 5475
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
				      struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock, u32 fp)
J
Jesse Barnes 已提交
5476
{
5477
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5478 5479
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5480 5481 5482 5483 5484
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
	int factor, pixel_multiplier, num_connectors = 0;
	bool is_lvds = false, is_sdvo = false, is_tv = false;
	bool is_dp = false, is_cpu_edp = false;
J
Jesse Barnes 已提交
5485

5486 5487
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5488 5489 5490 5491
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5492
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5493
			is_sdvo = true;
5494
			if (intel_encoder->needs_tv_clock)
5495
				is_tv = true;
J
Jesse Barnes 已提交
5496 5497 5498 5499
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
5500 5501 5502
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5503
		case INTEL_OUTPUT_EDP:
5504
			is_dp = true;
5505
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5506
				is_cpu_edp = true;
5507
			break;
J
Jesse Barnes 已提交
5508
		}
5509

5510
		num_connectors++;
J
Jesse Barnes 已提交
5511 5512
	}

5513
	/* Enable autotuning of the PLL clock (if permissible) */
5514 5515 5516 5517
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
5518
		    intel_is_dual_link_lvds(dev))
5519 5520 5521
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
5522

5523
	if (clock->m < factor * clock->n)
5524
		fp |= FP_CB_TUNE;
5525

5526
	dpll = 0;
5527

5528 5529 5530 5531 5532
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
5533
		pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5534 5535
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
5536
		}
5537 5538
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
5539
	if (is_dp && !is_cpu_edp)
5540
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5541

5542
	/* compute bitmask from p1 value */
5543
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5544
	/* also FPA1 */
5545
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5546

5547
	switch (clock->p2) {
5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5560 5561
	}

5562 5563 5564
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5565
		/* XXX: just matching BIOS for now */
5566
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5567
		dpll |= 3;
5568
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5569
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5570 5571 5572
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
	u32 dpll, fp = 0, fp2 = 0;
5590 5591
	bool ok, has_reduced_clock = false;
	bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5592 5593
	struct intel_encoder *encoder;
	int ret;
5594
	bool dither, fdi_config_ok;
5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
5606
			if (!intel_encoder_is_pch_edp(&encoder->base))
5607 5608 5609 5610 5611
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
5612
	}
J
Jesse Barnes 已提交
5613

5614 5615
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5616

5617 5618 5619 5620 5621
	ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
				     &has_reduced_clock, &reduced_clock);
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5622 5623
	}

5624 5625 5626 5627
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5628 5629
	dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
					      adjusted_mode);
5630 5631 5632 5633 5634 5635 5636 5637 5638
	if (is_lvds && dev_priv->lvds_dither)
		dither = true;

	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;

	dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
J
Jesse Barnes 已提交
5639

5640
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
5641 5642
	drm_mode_debug_printmodeline(mode);

5643 5644
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
	if (!is_cpu_edp) {
5645
		struct intel_pch_pll *pll;
5646

5647 5648 5649 5650
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
					 pipe);
5651 5652
			return -EINVAL;
		}
5653 5654
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
5655

5656
	if (is_dp && !is_cpu_edp)
5657
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
J
Jesse Barnes 已提交
5658

5659 5660 5661
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5662

5663 5664
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5665

5666
		/* Wait for the clocks to stabilize. */
5667
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
5668 5669
		udelay(150);

5670 5671 5672 5673 5674
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5675
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
5676 5677
	}

5678
	intel_crtc->lowfreq_avail = false;
5679
	if (intel_crtc->pch_pll) {
5680
		if (is_lvds && has_reduced_clock && i915_powersave) {
5681
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5682 5683
			intel_crtc->lowfreq_avail = true;
		} else {
5684
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5685 5686 5687
		}
	}

5688
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5689

5690 5691
	/* Note, this also computes intel_crtc->fdi_lanes which is used below in
	 * ironlake_check_fdi_lanes. */
5692
	ironlake_set_m_n(crtc, mode, adjusted_mode);
5693

5694
	fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5695

5696
	ironlake_set_pipeconf(crtc, adjusted_mode, dither);
J
Jesse Barnes 已提交
5697

5698
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
5699

5700 5701
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5702
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5703

5704
	ret = intel_pipe_set_base(crtc, x, y, fb);
5705 5706 5707

	intel_update_watermarks(dev);

5708 5709
	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5710
	return fdi_config_ok ? ret : -EINVAL;
J
Jesse Barnes 已提交
5711 5712
}

5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool enable = false;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (crtc->pipe != PIPE_A && crtc->base.enabled)
			enable = true;
		/* XXX: Should check for edp transcoder here, but thanks to init
		 * sequence that's not yet available. Just in case desktop eDP
		 * on PORT D is possible on haswell, too. */
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->connectors_active)
			enable = true;
	}

	/* Even the eDP panel fitter is outside the always-on well. */
	if (dev_priv->pch_pf_size)
		enable = true;

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 struct drm_display_mode *mode,
				 struct drm_display_mode *adjusted_mode,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
5754
	bool is_dp = false, is_cpu_edp = false;
P
Paulo Zanoni 已提交
5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773
	struct intel_encoder *encoder;
	int ret;
	bool dither;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
			if (!intel_encoder_is_pch_edp(&encoder->base))
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
	}

5774 5775 5776 5777 5778 5779 5780
	/* We are not sure yet this won't happen. */
	WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
	     INTEL_PCH_TYPE(dev));

	WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
	     num_connectors, pipe_name(pipe));

5781
	WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
5782 5783 5784 5785
		(PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));

	WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);

5786 5787 5788
	if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
		return -EINVAL;

P
Paulo Zanoni 已提交
5789 5790 5791 5792
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5793 5794
	dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
					      adjusted_mode);
P
Paulo Zanoni 已提交
5795 5796 5797 5798

	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
	drm_mode_debug_printmodeline(mode);

5799
	if (is_dp && !is_cpu_edp)
P
Paulo Zanoni 已提交
5800 5801 5802 5803 5804 5805
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	intel_crtc->lowfreq_avail = false;

	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);

5806 5807
	if (!is_dp || is_cpu_edp)
		ironlake_set_m_n(crtc, mode, adjusted_mode);
P
Paulo Zanoni 已提交
5808

P
Paulo Zanoni 已提交
5809
	haswell_set_pipeconf(crtc, adjusted_mode, dither);
P
Paulo Zanoni 已提交
5810

5811 5812
	intel_set_pipe_csc(crtc, adjusted_mode);

P
Paulo Zanoni 已提交
5813
	/* Set up the display plane register */
5814
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5815 5816 5817 5818 5819 5820 5821 5822
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5823
	return ret;
J
Jesse Barnes 已提交
5824 5825
}

5826 5827 5828 5829
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
5830
			       struct drm_framebuffer *fb)
5831 5832 5833
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5834 5835
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
5836 5837
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5838 5839
	int ret;

5840 5841 5842 5843 5844
	if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
		intel_crtc->cpu_transcoder = TRANSCODER_EDP;
	else
		intel_crtc->cpu_transcoder = pipe;

5845
	drm_vblank_pre_modeset(dev, pipe);
5846

5847
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5848
					      x, y, fb);
J
Jesse Barnes 已提交
5849
	drm_vblank_post_modeset(dev, pipe);
5850

5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
		encoder_funcs = encoder->base.helper_private;
		encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
	}

	return 0;
J
Jesse Barnes 已提交
5864 5865
}

5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

5911 5912 5913 5914 5915 5916
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

5935 5936 5937 5938 5939 5940
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
5941
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5983
	intel_crtc->eld_vld = true;
5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6022 6023 6024 6025 6026 6027 6028 6029 6030
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6031
	int aud_config;
6032 6033
	int aud_cntl_st;
	int aud_cntrl_st2;
6034
	int pipe = to_intel_crtc(crtc)->pipe;
6035

6036
	if (HAS_PCH_IBX(connector->dev)) {
6037 6038 6039
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6040
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6041
	} else {
6042 6043 6044
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6045
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6046 6047
	}

6048
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6049 6050

	i = I915_READ(aud_cntl_st);
6051
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6052 6053 6054
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6055 6056 6057
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6058 6059
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
6060
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6061 6062
	}

6063 6064 6065
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6066 6067 6068
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6069

6070 6071 6072 6073 6074 6075
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6076 6077 6078 6079 6080 6081 6082 6083
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6084
	i &= ~IBX_ELD_ADDRESS;
6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6121 6122 6123 6124 6125 6126
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6127
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
6128 6129 6130
	int i;

	/* The clocks have to be on to load the palette. */
6131
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6132 6133
		return;

6134
	/* use legacy palette for Ironlake */
6135
	if (HAS_PCH_SPLIT(dev))
6136
		palreg = LGC_PALETTE(intel_crtc->pipe);
6137

J
Jesse Barnes 已提交
6138 6139 6140 6141 6142 6143 6144 6145
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6157
	cntl = I915_READ(_CURACNTR);
6158 6159 6160 6161
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6162
		I915_WRITE(_CURABASE, base);
6163 6164 6165 6166 6167 6168 6169 6170

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6171
	I915_WRITE(_CURACNTR, cntl);
6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6185
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6186 6187 6188 6189 6190 6191 6192 6193
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6194
		I915_WRITE(CURCNTR(pipe), cntl);
6195 6196 6197 6198

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6199
	I915_WRITE(CURBASE(pipe), base);
6200 6201
}

J
Jesse Barnes 已提交
6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6219 6220
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6221 6222 6223 6224 6225 6226 6227 6228
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6229
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6230 6231
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6232 6233 6234 6235 6236 6237 6238
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6239
	u32 base, pos;
6240 6241 6242 6243
	bool visible;

	pos = 0;

6244
	if (on && crtc->enabled && crtc->fb) {
6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6273
	if (!visible && !intel_crtc->cursor_visible)
6274 6275
		return;

6276
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6277 6278 6279 6280 6281 6282 6283 6284 6285
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6286 6287
}

J
Jesse Barnes 已提交
6288
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6289
				 struct drm_file *file,
J
Jesse Barnes 已提交
6290 6291 6292 6293 6294 6295
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6296
	struct drm_i915_gem_object *obj;
6297
	uint32_t addr;
6298
	int ret;
J
Jesse Barnes 已提交
6299 6300 6301

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6302
		DRM_DEBUG_KMS("cursor off\n");
6303
		addr = 0;
6304
		obj = NULL;
6305
		mutex_lock(&dev->struct_mutex);
6306
		goto finish;
J
Jesse Barnes 已提交
6307 6308 6309 6310 6311 6312 6313 6314
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6315
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6316
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6317 6318
		return -ENOENT;

6319
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6320
		DRM_ERROR("buffer is to small\n");
6321 6322
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6323 6324
	}

6325
	/* we only need to pin inside GTT if cursor is non-phy */
6326
	mutex_lock(&dev->struct_mutex);
6327
	if (!dev_priv->info->cursor_needs_physical) {
6328 6329 6330 6331 6332 6333
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6334
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
6335 6336
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6337
			goto fail_locked;
6338 6339
		}

6340 6341
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6342
			DRM_ERROR("failed to release fence for cursor");
6343 6344 6345
			goto fail_unpin;
		}

6346
		addr = obj->gtt_offset;
6347
	} else {
6348
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6349
		ret = i915_gem_attach_phys_object(dev, obj,
6350 6351
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6352 6353
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6354
			goto fail_locked;
6355
		}
6356
		addr = obj->phys_obj->handle->busaddr;
6357 6358
	}

6359
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6360 6361
		I915_WRITE(CURSIZE, (height << 12) | width);

6362 6363
 finish:
	if (intel_crtc->cursor_bo) {
6364
		if (dev_priv->info->cursor_needs_physical) {
6365
			if (intel_crtc->cursor_bo != obj)
6366 6367 6368
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6369
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6370
	}
6371

6372
	mutex_unlock(&dev->struct_mutex);
6373 6374

	intel_crtc->cursor_addr = addr;
6375
	intel_crtc->cursor_bo = obj;
6376 6377 6378
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6379
	intel_crtc_update_cursor(crtc, true);
6380

J
Jesse Barnes 已提交
6381
	return 0;
6382
fail_unpin:
6383
	i915_gem_object_unpin(obj);
6384
fail_locked:
6385
	mutex_unlock(&dev->struct_mutex);
6386
fail:
6387
	drm_gem_object_unreference_unlocked(&obj->base);
6388
	return ret;
J
Jesse Barnes 已提交
6389 6390 6391 6392 6393 6394
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6395 6396
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6397

6398
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6414 6415 6416 6417 6418 6419 6420 6421 6422 6423
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6424
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6425
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6426
{
J
James Simmons 已提交
6427
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6428 6429
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6430
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
6444
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
6445
 *
6446
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6459 6460
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6461
			 struct drm_mode_fb_cmd2 *mode_cmd,
6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6503
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6504 6505 6506 6507 6508 6509 6510 6511

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6512 6513
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6514
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6535 6536
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6537 6538
		return NULL;

6539
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6540 6541 6542 6543 6544
		return NULL;

	return fb;
}

6545
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6546
				struct drm_display_mode *mode,
6547
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6548 6549
{
	struct intel_crtc *intel_crtc;
6550 6551
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6552
	struct drm_crtc *possible_crtc;
6553
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6554 6555
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6556
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6557 6558
	int i = -1;

6559 6560 6561 6562
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6563 6564
	/*
	 * Algorithm gets a little messy:
6565
	 *
J
Jesse Barnes 已提交
6566 6567
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6568
	 *
J
Jesse Barnes 已提交
6569 6570 6571 6572 6573 6574 6575
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6576

6577 6578
		mutex_lock(&crtc->mutex);

6579
		old->dpms_mode = connector->dpms;
6580 6581 6582
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6583 6584
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6585

6586
		return true;
J
Jesse Barnes 已提交
6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6604 6605
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6606 6607
	}

6608
	mutex_lock(&crtc->mutex);
6609 6610
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6611 6612

	intel_crtc = to_intel_crtc(crtc);
6613
	old->dpms_mode = connector->dpms;
6614
	old->load_detect_temp = true;
6615
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6616

6617 6618
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6619

6620 6621 6622 6623 6624 6625 6626
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6627 6628
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6629
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6630 6631
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6632 6633
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6634
	if (IS_ERR(fb)) {
6635
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6636
		mutex_unlock(&crtc->mutex);
6637
		return false;
J
Jesse Barnes 已提交
6638 6639
	}

6640
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6641
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6642 6643
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6644
		mutex_unlock(&crtc->mutex);
6645
		return false;
J
Jesse Barnes 已提交
6646
	}
6647

J
Jesse Barnes 已提交
6648
	/* let the connector get through one full cycle before testing */
6649
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6650
	return true;
J
Jesse Barnes 已提交
6651 6652
}

6653
void intel_release_load_detect_pipe(struct drm_connector *connector,
6654
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6655
{
6656 6657
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6658
	struct drm_encoder *encoder = &intel_encoder->base;
6659
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6660

6661 6662 6663 6664
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6665
	if (old->load_detect_temp) {
6666 6667 6668
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6669

6670 6671 6672 6673
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6674

6675
		mutex_unlock(&crtc->mutex);
6676
		return;
J
Jesse Barnes 已提交
6677 6678
	}

6679
	/* Switch crtc and encoder back off if necessary */
6680 6681
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6682 6683

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6684 6685 6686 6687 6688 6689 6690 6691
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6692
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6693 6694 6695 6696
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6697
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6698
	else
6699
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6700 6701

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6702 6703 6704
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6705 6706 6707 6708 6709
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6710
	if (!IS_GEN2(dev)) {
6711 6712 6713
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6714 6715
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6728
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6729 6730 6731 6732 6733
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
6734
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6746
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
6747
			} else
6748
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6761
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
6777
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6778
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6779
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
J
Jesse Barnes 已提交
6780
	struct drm_display_mode *mode;
6781 6782 6783 6784
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

6805
static void intel_increase_pllclock(struct drm_crtc *crtc)
6806 6807 6808 6809 6810
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6811 6812
	int dpll_reg = DPLL(pipe);
	int dpll;
6813

6814
	if (HAS_PCH_SPLIT(dev))
6815 6816 6817 6818 6819
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

6820
	dpll = I915_READ(dpll_reg);
6821
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
6822
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
6823

6824
		assert_panel_unlocked(dev_priv, pipe);
6825 6826 6827

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6828
		intel_wait_for_vblank(dev, pipe);
6829

6830 6831
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
6832
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
6833 6834 6835 6836 6837 6838 6839 6840 6841
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6842
	if (HAS_PCH_SPLIT(dev))
6843 6844 6845 6846 6847 6848 6849 6850 6851 6852
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
6853 6854 6855
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
6856

6857
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
6858

6859
		assert_panel_unlocked(dev_priv, pipe);
6860

6861
		dpll = I915_READ(dpll_reg);
6862 6863
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6864
		intel_wait_for_vblank(dev, pipe);
6865 6866
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
6867
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
6868 6869 6870 6871
	}

}

6872 6873 6874 6875 6876 6877
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
6878 6879 6880 6881 6882 6883 6884 6885 6886 6887
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6888
		intel_decrease_pllclock(crtc);
6889 6890 6891
	}
}

6892
void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6893
{
6894 6895
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
6896

6897
	if (!i915_powersave)
6898 6899
		return;

6900 6901 6902 6903
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6904
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
6905
			intel_increase_pllclock(crtc);
6906 6907 6908
	}
}

J
Jesse Barnes 已提交
6909 6910 6911
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
6925 6926

	drm_crtc_cleanup(crtc);
6927

J
Jesse Barnes 已提交
6928 6929 6930
	kfree(intel_crtc);
}

6931 6932 6933 6934
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
6935
	struct drm_device *dev = work->crtc->dev;
6936

6937
	mutex_lock(&dev->struct_mutex);
6938
	intel_unpin_fb_obj(work->old_fb_obj);
6939 6940
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
6941

6942 6943 6944 6945 6946 6947
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

6948 6949 6950
	kfree(work);
}

6951
static void do_intel_finish_page_flip(struct drm_device *dev,
6952
				      struct drm_crtc *crtc)
6953 6954 6955 6956
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6957
	struct drm_i915_gem_object *obj;
6958 6959 6960 6961 6962 6963 6964 6965
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
6966 6967 6968 6969 6970

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6971 6972 6973 6974
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

6975 6976 6977
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

6978 6979
	intel_crtc->unpin_work = NULL;

6980 6981
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6982

6983 6984
	drm_vblank_put(dev, intel_crtc->pipe);

6985 6986
	spin_unlock_irqrestore(&dev->event_lock, flags);

6987
	obj = work->old_fb_obj;
6988

6989
	wake_up_all(&dev_priv->pending_flip_queue);
6990 6991

	queue_work(dev_priv->wq, &work->work);
6992 6993

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6994 6995
}

6996 6997 6998 6999 7000
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7001
	do_intel_finish_page_flip(dev, crtc);
7002 7003 7004 7005 7006 7007 7008
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7009
	do_intel_finish_page_flip(dev, crtc);
7010 7011
}

7012 7013 7014 7015 7016 7017 7018
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7019 7020 7021 7022
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7023
	spin_lock_irqsave(&dev->event_lock, flags);
7024 7025
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7026 7027 7028
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7029 7030 7031 7032 7033 7034 7035 7036 7037
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7038 7039 7040 7041 7042 7043 7044 7045
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7046
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7047 7048
	int ret;

7049
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7050
	if (ret)
7051
		goto err;
7052

7053
	ret = intel_ring_begin(ring, 6);
7054
	if (ret)
7055
		goto err_unpin;
7056 7057 7058 7059 7060 7061 7062 7063

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7064 7065 7066 7067 7068
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7069
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7070
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7071 7072

	intel_mark_page_flip_active(intel_crtc);
7073
	intel_ring_advance(ring);
7074 7075 7076 7077 7078
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7090
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7091 7092
	int ret;

7093
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7094
	if (ret)
7095
		goto err;
7096

7097
	ret = intel_ring_begin(ring, 6);
7098
	if (ret)
7099
		goto err_unpin;
7100 7101 7102 7103 7104

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7105 7106 7107 7108 7109
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7110
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7111 7112
	intel_ring_emit(ring, MI_NOOP);

7113
	intel_mark_page_flip_active(intel_crtc);
7114
	intel_ring_advance(ring);
7115 7116 7117 7118 7119
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7131
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7132 7133
	int ret;

7134
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7135
	if (ret)
7136
		goto err;
7137

7138
	ret = intel_ring_begin(ring, 4);
7139
	if (ret)
7140
		goto err_unpin;
7141 7142 7143 7144 7145

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7146 7147 7148
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7149 7150 7151
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7152 7153 7154 7155 7156 7157 7158

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7159
	intel_ring_emit(ring, pf | pipesrc);
7160 7161

	intel_mark_page_flip_active(intel_crtc);
7162
	intel_ring_advance(ring);
7163 7164 7165 7166 7167
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7168 7169 7170 7171 7172 7173 7174 7175 7176 7177
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7178
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7179 7180 7181
	uint32_t pf, pipesrc;
	int ret;

7182
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7183
	if (ret)
7184
		goto err;
7185

7186
	ret = intel_ring_begin(ring, 4);
7187
	if (ret)
7188
		goto err_unpin;
7189

7190 7191 7192
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7193
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7194

7195 7196 7197 7198 7199 7200 7201
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7202
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7203
	intel_ring_emit(ring, pf | pipesrc);
7204 7205

	intel_mark_page_flip_active(intel_crtc);
7206
	intel_ring_advance(ring);
7207 7208 7209 7210 7211
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7212 7213 7214
	return ret;
}

7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7229
	uint32_t plane_bit = 0;
7230 7231 7232 7233
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7234
		goto err;
7235

7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7249
		goto err_unpin;
7250 7251
	}

7252 7253
	ret = intel_ring_begin(ring, 4);
	if (ret)
7254
		goto err_unpin;
7255

7256
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7257
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7258
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7259
	intel_ring_emit(ring, (MI_NOOP));
7260 7261

	intel_mark_page_flip_active(intel_crtc);
7262
	intel_ring_advance(ring);
7263 7264 7265 7266 7267
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7268 7269 7270
	return ret;
}

7271 7272 7273 7274 7275 7276 7277 7278
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7279 7280 7281 7282 7283 7284
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7285 7286
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7287 7288
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7289
	unsigned long flags;
7290
	int ret;
7291

7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7305 7306 7307 7308 7309
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7310
	work->crtc = crtc;
7311
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7312 7313
	INIT_WORK(&work->work, intel_unpin_work_fn);

7314 7315 7316 7317
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7318 7319 7320 7321 7322
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7323
		drm_vblank_put(dev, intel_crtc->pipe);
7324 7325

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7326 7327 7328 7329 7330
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7331 7332 7333
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7334 7335 7336
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7337

7338
	/* Reference the objects for the scheduled work. */
7339 7340
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7341 7342

	crtc->fb = fb;
7343

7344 7345
	work->pending_flip_obj = obj;

7346 7347
	work->enable_stall_check = true;

7348
	atomic_inc(&intel_crtc->unpin_work_count);
7349
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7350

7351 7352 7353
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7354

7355
	intel_disable_fbc(dev);
7356
	intel_mark_fb_busy(obj);
7357 7358
	mutex_unlock(&dev->struct_mutex);

7359 7360
	trace_i915_flip_request(intel_crtc->plane, obj);

7361
	return 0;
7362

7363
cleanup_pending:
7364
	atomic_dec(&intel_crtc->unpin_work_count);
7365
	crtc->fb = old_fb;
7366 7367
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7368 7369
	mutex_unlock(&dev->struct_mutex);

7370
cleanup:
7371 7372 7373 7374
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7375 7376
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7377 7378 7379
	kfree(work);

	return ret;
7380 7381
}

7382 7383 7384 7385 7386
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7387
bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7388
{
7389 7390
	struct intel_encoder *other_encoder;
	struct drm_crtc *crtc = &encoder->new_crtc->base;
7391

7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403
	if (WARN_ON(!crtc))
		return false;

	list_for_each_entry(other_encoder,
			    &crtc->dev->mode_config.encoder_list,
			    base.head) {

		if (&other_encoder->new_crtc->base != crtc ||
		    encoder == other_encoder)
			continue;
		else
			return true;
7404 7405
	}

7406 7407
	return false;
}
7408

7409 7410 7411 7412 7413 7414
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7415

7416
	WARN(!crtc, "checking null crtc?\n");
7417

7418
	dev = crtc->dev;
7419

7420 7421 7422 7423 7424
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7425

7426 7427 7428
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7429
}
J
Jesse Barnes 已提交
7430

7431 7432 7433 7434 7435 7436 7437
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7438
{
7439 7440
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7441

7442 7443 7444 7445 7446
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7447

7448 7449 7450 7451 7452
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7453 7454
}

7455 7456 7457 7458 7459 7460 7461 7462 7463
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7464

7465 7466 7467 7468
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7469

7470 7471 7472 7473 7474 7475
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7476 7477 7478
static struct drm_display_mode *
intel_modeset_adjusted_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode)
7479
{
7480 7481 7482 7483
	struct drm_device *dev = crtc->dev;
	struct drm_display_mode *adjusted_mode;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7484

7485 7486 7487 7488 7489 7490 7491
	adjusted_mode = drm_mode_duplicate(dev, mode);
	if (!adjusted_mode)
		return ERR_PTR(-ENOMEM);

	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7492
	 */
7493 7494
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7495

7496 7497 7498 7499 7500 7501 7502 7503
		if (&encoder->new_crtc->base != crtc)
			continue;
		encoder_funcs = encoder->base.helper_private;
		if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
						adjusted_mode))) {
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7504
	}
7505

7506 7507 7508
	if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7509
	}
7510
	DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7511

7512 7513 7514 7515
	return adjusted_mode;
fail:
	drm_mode_destroy(dev, adjusted_mode);
	return ERR_PTR(-EINVAL);
7516
}
7517

7518 7519 7520 7521 7522
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7523 7524
{
	struct intel_crtc *intel_crtc;
7525 7526 7527 7528
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7529

7530
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7531

7532 7533 7534 7535 7536 7537 7538 7539
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7540

7541 7542 7543 7544 7545 7546 7547 7548 7549
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7550 7551
	}

7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7565 7566
	}

7567 7568 7569 7570
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7571

7572 7573 7574
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7575

7576 7577 7578 7579 7580 7581 7582 7583
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
7584 7585
	}

7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

	/* We only support modeset on one single crtc, hence we need to do that
	 * only for the passed in crtc iff we change anything else than just
	 * disable crtcs.
	 *
	 * This is actually not true, to be fully compatible with the old crtc
	 * helper we automatically disable _any_ output (i.e. doesn't need to be
	 * connected to the crtc we're modesetting on) if it's disconnected.
	 * Which is a rather nutty api (since changed the output configuration
	 * without userspace's explicit request can lead to confusion), but
	 * alas. Hence we currently need to modeset on all pipes we prepare. */
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
7608
}
J
Jesse Barnes 已提交
7609

7610
static bool intel_crtc_in_use(struct drm_crtc *crtc)
7611
{
7612
	struct drm_encoder *encoder;
7613 7614
	struct drm_device *dev = crtc->dev;

7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
7655 7656 7657
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

7658
			connector->dpms = DRM_MODE_DPMS_ON;
7659
			drm_object_property_set_value(&connector->base,
7660 7661
							 dpms_property,
							 DRM_MODE_DPMS_ON);
7662 7663 7664 7665 7666 7667 7668 7669

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

7670 7671 7672 7673 7674 7675
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
		if (mask & (1 <<(intel_crtc)->pipe)) \

7676
void
7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773
intel_modeset_check_state(struct drm_device *dev)
{
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

		assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
	}
}

7774 7775 7776
int intel_set_mode(struct drm_crtc *crtc,
		   struct drm_display_mode *mode,
		   int x, int y, struct drm_framebuffer *fb)
7777 7778
{
	struct drm_device *dev = crtc->dev;
7779
	drm_i915_private_t *dev_priv = dev->dev_private;
7780
	struct drm_display_mode *adjusted_mode, *saved_mode, *saved_hwmode;
7781 7782
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
7783
	int ret = 0;
7784

7785
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
7786 7787
	if (!saved_mode)
		return -ENOMEM;
7788
	saved_hwmode = saved_mode + 1;
7789

7790
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
7791 7792 7793 7794
				     &prepare_pipes, &disable_pipes);

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      modeset_pipes, prepare_pipes, disable_pipes);
7795

7796 7797
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);
7798

7799 7800
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
7801

7802 7803 7804 7805 7806 7807 7808 7809 7810
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	adjusted_mode = NULL;
	if (modeset_pipes) {
		adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
		if (IS_ERR(adjusted_mode)) {
7811
			ret = PTR_ERR(adjusted_mode);
7812
			goto out;
7813 7814
		}
	}
7815

7816 7817 7818 7819
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
7820

7821 7822
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
7823
	 */
7824
	if (modeset_pipes)
7825
		crtc->mode = *mode;
7826

7827 7828 7829
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
7830

7831 7832 7833
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

7834 7835
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
7836
	 */
7837
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7838 7839 7840 7841 7842
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  mode, adjusted_mode,
					  x, y, fb);
		if (ret)
			goto done;
7843 7844 7845
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
7846 7847
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
7848

7849 7850 7851
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
		crtc->hwmode = *adjusted_mode;
7852

7853 7854 7855 7856 7857 7858
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
7859 7860 7861 7862

	/* FIXME: add subpixel order */
done:
	drm_mode_destroy(dev, adjusted_mode);
7863
	if (ret && crtc->enabled) {
7864 7865
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
7866 7867
	} else {
		intel_modeset_check_state(dev);
7868 7869
	}

7870 7871
out:
	kfree(saved_mode);
7872
	return ret;
7873 7874
}

7875 7876 7877 7878 7879
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

7880 7881
#undef for_each_intel_crtc_masked

7882 7883 7884 7885 7886
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

7887 7888
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
7889 7890 7891
	kfree(config);
}

7892 7893 7894 7895 7896 7897 7898
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

7899 7900 7901 7902
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
7903 7904
		return -ENOMEM;

7905 7906 7907 7908
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
7909 7910 7911 7912 7913 7914 7915 7916
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7917
		config->save_encoder_crtcs[count++] = encoder->crtc;
7918 7919 7920 7921
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7922
		config->save_connector_encoders[count++] = connector->encoder;
7923 7924 7925 7926 7927 7928 7929 7930
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
7931 7932
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7933 7934 7935
	int count;

	count = 0;
7936 7937 7938
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
7939 7940 7941
	}

	count = 0;
7942 7943 7944
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
7945 7946 7947
	}
}

7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
		} else if (set->fb->depth != set->crtc->fb->depth) {
			config->mode_changed = true;
		} else if (set->fb->bits_per_pixel !=
			   set->crtc->fb->bits_per_pixel) {
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

7971
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
7972 7973 7974 7975 7976 7977 7978 7979 7980 7981
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

7982
static int
7983 7984 7985
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
7986
{
7987
	struct drm_crtc *new_crtc;
7988 7989
	struct intel_connector *connector;
	struct intel_encoder *encoder;
7990
	int count, ro;
7991

7992
	/* The upper layers ensure that we either disable a crtc or have a list
7993 7994 7995 7996
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

7997
	count = 0;
7998 7999 8000 8001
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8002
		for (ro = 0; ro < set->num_connectors; ro++) {
8003 8004
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8005 8006 8007 8008
				break;
			}
		}

8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8024
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8025
			config->mode_changed = true;
8026 8027
		}
	}
8028
	/* connector->new_encoder is now updated for all connectors. */
8029

8030
	/* Update crtc of enabled connectors. */
8031
	count = 0;
8032 8033 8034
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8035 8036
			continue;

8037
		new_crtc = connector->new_encoder->base.crtc;
8038 8039

		for (ro = 0; ro < set->num_connectors; ro++) {
8040
			if (set->connectors[ro] == &connector->base)
8041 8042 8043 8044
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8045 8046
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8047
			return -EINVAL;
8048
		}
8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8074
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8075
			config->mode_changed = true;
8076 8077
		}
	}
8078
	/* Now we've also updated encoder->new_crtc for all encoders. */
8079

8080 8081 8082 8083 8084 8085 8086 8087 8088 8089
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8090 8091 8092
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8093

8094 8095 8096
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8097

8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8129
	ret = intel_modeset_stage_output_state(dev, set, config);
8130 8131 8132
	if (ret)
		goto fail;

8133
	if (config->mode_changed) {
8134
		if (set->mode) {
8135 8136 8137
			DRM_DEBUG_KMS("attempting to set mode from"
					" userspace\n");
			drm_mode_debug_printmodeline(set->mode);
8138 8139
		}

8140 8141 8142 8143 8144
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8145 8146
			goto fail;
		}
8147
	} else if (config->fb_changed) {
D
Daniel Vetter 已提交
8148
		ret = intel_pipe_set_base(set->crtc,
8149
					  set->x, set->y, set->fb);
8150 8151
	}

8152 8153
	intel_set_config_free(config);

8154 8155 8156
	return 0;

fail:
8157
	intel_set_config_restore_state(dev, config);
8158 8159

	/* Try to restore the config */
8160
	if (config->mode_changed &&
8161 8162
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8163 8164
		DRM_ERROR("failed to restore config after modeset failure\n");

8165 8166
out_config:
	intel_set_config_free(config);
8167 8168
	return ret;
}
8169 8170 8171 8172 8173

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8174
	.set_config = intel_crtc_set_config,
8175 8176 8177 8178
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8179 8180
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8181
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8182 8183 8184
		intel_ddi_pll_init(dev);
}

8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

8202
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8203
{
J
Jesse Barnes 已提交
8204
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8221 8222 8223
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
P
Paulo Zanoni 已提交
8224
	intel_crtc->cpu_transcoder = pipe;
8225
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8226
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8227
		intel_crtc->plane = !pipe;
8228 8229
	}

J
Jesse Barnes 已提交
8230 8231 8232 8233 8234
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

8235
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
8236

J
Jesse Barnes 已提交
8237 8238 8239
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8240
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8241
				struct drm_file *file)
8242 8243
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8244 8245
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8246

8247 8248
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8249

8250 8251
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8252

8253
	if (!drmmode_obj) {
8254 8255 8256 8257
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8258 8259
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8260

8261
	return 0;
8262 8263
}

8264
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8265
{
8266 8267
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8268 8269 8270
	int index_mask = 0;
	int entry = 0;

8271 8272 8273 8274
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8275
			index_mask |= (1 << entry);
8276 8277 8278 8279 8280

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8281 8282
		entry++;
	}
8283

J
Jesse Barnes 已提交
8284 8285 8286
	return index_mask;
}

8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8304 8305
static void intel_setup_outputs(struct drm_device *dev)
{
8306
	struct drm_i915_private *dev_priv = dev->dev_private;
8307
	struct intel_encoder *encoder;
8308
	bool dpd_is_edp = false;
8309
	bool has_lvds;
J
Jesse Barnes 已提交
8310

8311
	has_lvds = intel_lvds_init(dev);
8312 8313 8314 8315
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8316

P
Paulo Zanoni 已提交
8317
	if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
8318
		intel_crt_init(dev);
8319

P
Paulo Zanoni 已提交
8320
	if (HAS_DDI(dev)) {
8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8340
		int found;
8341 8342 8343 8344
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8345

8346
		if (I915_READ(HDMIB) & PORT_DETECTED) {
8347
			/* PCH SDVOB multiplex with HDMIB */
8348
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8349
			if (!found)
8350
				intel_hdmi_init(dev, HDMIB, PORT_B);
8351
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8352
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8353 8354 8355
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
8356
			intel_hdmi_init(dev, HDMIC, PORT_C);
8357

8358
		if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
8359
			intel_hdmi_init(dev, HDMID, PORT_D);
8360

8361
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8362
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8363

8364
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8365
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8366
	} else if (IS_VALLEYVIEW(dev)) {
8367
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8368 8369
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8370

8371 8372 8373 8374
		if (I915_READ(VLV_DISPLAY_BASE + SDVOB) & PORT_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOB, PORT_B);
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8375 8376
		}

8377 8378
		if (I915_READ(VLV_DISPLAY_BASE + SDVOC) & PORT_DETECTED)
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOC, PORT_C);
8379

8380
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8381
		bool found = false;
8382

8383
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
8384
			DRM_DEBUG_KMS("probing SDVOB\n");
8385
			found = intel_sdvo_init(dev, SDVOB, true);
8386 8387
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8388
				intel_hdmi_init(dev, SDVOB, PORT_B);
8389
			}
8390

8391 8392
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
8393
				intel_dp_init(dev, DP_B, PORT_B);
8394
			}
8395
		}
8396 8397 8398

		/* Before G4X SDVOC doesn't have its own detect register */

8399 8400
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
8401
			found = intel_sdvo_init(dev, SDVOC, false);
8402
		}
8403 8404 8405

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

8406 8407
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8408
				intel_hdmi_init(dev, SDVOC, PORT_C);
8409 8410 8411
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
8412
				intel_dp_init(dev, DP_C, PORT_C);
8413
			}
8414
		}
8415

8416 8417 8418
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
8419
			intel_dp_init(dev, DP_D, PORT_D);
8420
		}
8421
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8422 8423
		intel_dvo_init(dev);

8424
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8425 8426
		intel_tv_init(dev);

8427 8428 8429
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8430
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8431
	}
8432

P
Paulo Zanoni 已提交
8433
	intel_init_pch_refclk(dev);
8434 8435

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8436 8437 8438 8439 8440 8441 8442
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8443
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8444 8445 8446 8447 8448

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8449
						struct drm_file *file,
J
Jesse Barnes 已提交
8450 8451 8452
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8453
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8454

8455
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8456 8457 8458 8459 8460 8461 8462
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

8463 8464
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
8465
			   struct drm_mode_fb_cmd2 *mode_cmd,
8466
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
8467 8468 8469
{
	int ret;

8470 8471
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
8472
		return -EINVAL;
8473
	}
8474

8475 8476 8477
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
8478
		return -EINVAL;
8479
	}
8480

8481
	/* FIXME <= Gen4 stride limits are bit unclear */
8482 8483 8484
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
8485
		return -EINVAL;
8486
	}
8487 8488

	if (obj->tiling_mode != I915_TILING_NONE &&
8489 8490 8491
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
8492
		return -EINVAL;
8493
	}
8494

8495
	/* Reject formats not supported by any plane early. */
8496
	switch (mode_cmd->pixel_format) {
8497
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
8498 8499 8500
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8501 8502 8503
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
8504 8505
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8506
			return -EINVAL;
8507
		}
8508 8509 8510
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
8511 8512
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
8513 8514
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
8515 8516
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8517
			return -EINVAL;
8518
		}
8519
		break;
V
Ville Syrjälä 已提交
8520 8521 8522 8523
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
8524 8525
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8526
			return -EINVAL;
8527
		}
8528 8529
		break;
	default:
8530
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
8531 8532 8533
		return -EINVAL;
	}

8534 8535 8536 8537
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

8538 8539 8540
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
8541 8542 8543 8544 8545 8546 8547 8548 8549 8550 8551 8552
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
8553
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
8554
{
8555
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
8556

8557 8558
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
8559
	if (&obj->base == NULL)
8560
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
8561

8562
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
8563 8564 8565 8566
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
8567
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
8568 8569
};

8570 8571 8572 8573 8574 8575
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
P
Paulo Zanoni 已提交
8576
	if (HAS_DDI(dev)) {
P
Paulo Zanoni 已提交
8577
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
8578 8579
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
8580
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
8581 8582
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
8583
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
8584 8585
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
8586
		dev_priv->display.off = ironlake_crtc_off;
8587
		dev_priv->display.update_plane = ironlake_update_plane;
8588 8589
	} else {
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8590 8591
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
8592
		dev_priv->display.off = i9xx_crtc_off;
8593
		dev_priv->display.update_plane = i9xx_update_plane;
8594
	}
8595 8596

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
8597 8598 8599 8600
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
8601 8602 8603 8604 8605
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
8606
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
8607 8608 8609 8610 8611 8612 8613 8614
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
8615
	else if (IS_I85X(dev))
8616 8617 8618 8619 8620 8621
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

8622
	if (HAS_PCH_SPLIT(dev)) {
8623
		if (IS_GEN5(dev)) {
8624
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
8625
			dev_priv->display.write_eld = ironlake_write_eld;
8626
		} else if (IS_GEN6(dev)) {
8627
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
8628
			dev_priv->display.write_eld = ironlake_write_eld;
8629 8630 8631
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
8632
			dev_priv->display.write_eld = ironlake_write_eld;
8633 8634
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
8635 8636
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
8637
			dev_priv->display.write_eld = haswell_write_eld;
8638 8639
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
8640
		}
8641
	} else if (IS_G4X(dev)) {
8642
		dev_priv->display.write_eld = g4x_write_eld;
8643
	}
8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
8665 8666 8667
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
8668
	}
8669 8670
}

8671 8672 8673 8674 8675
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
8676
static void quirk_pipea_force(struct drm_device *dev)
8677 8678 8679 8680
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8681
	DRM_INFO("applying pipe a force quirk\n");
8682 8683
}

8684 8685 8686 8687 8688 8689 8690
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8691
	DRM_INFO("applying lvds SSC disable quirk\n");
8692 8693
}

8694
/*
8695 8696
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
8697 8698 8699 8700 8701
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
8702
	DRM_INFO("applying inverted panel brightness quirk\n");
8703 8704
}

8705 8706 8707 8708 8709 8710 8711
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

8712 8713 8714 8715 8716 8717 8718 8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737 8738 8739
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

8740
static struct intel_quirk intel_quirks[] = {
8741
	/* HP Mini needs pipe A force quirk (LP: #322104) */
8742
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
8743 8744 8745 8746 8747 8748 8749

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

8750
	/* 830/845 need to leave pipe A & dpll A up */
8751
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8752
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8753 8754 8755

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
8756 8757 8758

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
8759 8760 8761

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
8762 8763 8764

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
8765 8766 8767

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
8768 8769 8770

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
8771 8772 8773

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
8774 8775 8776 8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787 8788 8789 8790
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
8791 8792 8793 8794
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
8795 8796
}

8797 8798 8799 8800 8801
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
8802
	u32 vga_reg = i915_vgacntrl_reg(dev);
8803 8804

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8805
	outb(SR01, VGA_SR_INDEX);
8806 8807 8808 8809 8810 8811 8812 8813 8814
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

8815 8816
void intel_modeset_init_hw(struct drm_device *dev)
{
8817
	intel_init_power_well(dev);
8818

8819 8820
	intel_prepare_ddi(dev);

8821 8822
	intel_init_clock_gating(dev);

8823
	mutex_lock(&dev->struct_mutex);
8824
	intel_enable_gt_powersave(dev);
8825
	mutex_unlock(&dev->struct_mutex);
8826 8827
}

J
Jesse Barnes 已提交
8828 8829
void intel_modeset_init(struct drm_device *dev)
{
8830
	struct drm_i915_private *dev_priv = dev->dev_private;
8831
	int i, ret;
J
Jesse Barnes 已提交
8832 8833 8834 8835 8836 8837

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

8838 8839 8840
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

8841
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
8842

8843 8844
	intel_init_quirks(dev);

8845 8846
	intel_init_pm(dev);

8847 8848
	intel_init_display(dev);

8849 8850 8851 8852
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
8853 8854
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
8855
	} else {
8856 8857
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
8858
	}
B
Ben Widawsky 已提交
8859
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
8860

8861
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
8862
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
8863

8864
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
8865
		intel_crtc_init(dev, i);
8866 8867 8868
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
8869 8870
	}

P
Paulo Zanoni 已提交
8871
	intel_cpu_pll_init(dev);
8872 8873
	intel_pch_pll_init(dev);

8874 8875
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
8876
	intel_setup_outputs(dev);
8877 8878 8879

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
8880 8881
}

8882 8883 8884 8885 8886 8887 8888 8889 8890
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

8891 8892 8893 8894 8895 8896 8897 8898 8899 8900 8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

8915

8916 8917
}

8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	u32 reg, val;

	if (dev_priv->num_pipe == 1)
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

8937 8938 8939 8940
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8941
	u32 reg;
8942 8943

	/* Clear any frame start delays used for debugging left by the BIOS */
8944
	reg = PIPECONF(crtc->cpu_transcoder);
8945 8946 8947
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
8948 8949 8950
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
8951 8952 8953 8954 8955 8956 8957 8958 8959 8960 8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

8978 8979 8980 8981 8982 8983 8984 8985 8986
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025 9026 9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9061
void i915_redisable_vga(struct drm_device *dev)
9062 9063
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9064
	u32 vga_reg = i915_vgacntrl_reg(dev);
9065 9066 9067

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9068
		i915_disable_vga(dev);
9069 9070 9071
	}
}

9072 9073
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9074 9075
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9076 9077 9078 9079 9080 9081 9082 9083
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	u32 tmp;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

P
Paulo Zanoni 已提交
9084
	if (HAS_DDI(dev)) {
9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));

		if (tmp & TRANS_DDI_FUNC_ENABLE) {
			switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
			case TRANS_DDI_EDP_INPUT_A_ON:
			case TRANS_DDI_EDP_INPUT_A_ONOFF:
				pipe = PIPE_A;
				break;
			case TRANS_DDI_EDP_INPUT_B_ONOFF:
				pipe = PIPE_B;
				break;
			case TRANS_DDI_EDP_INPUT_C_ONOFF:
				pipe = PIPE_C;
				break;
			}

			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			crtc->cpu_transcoder = TRANSCODER_EDP;

			DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
				      pipe_name(pipe));
		}
	}

9109 9110 9111
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

9112
		tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
9113 9114 9115 9116 9117 9118 9119 9120 9121 9122 9123 9124
		if (tmp & PIPECONF_ENABLE)
			crtc->active = true;
		else
			crtc->active = false;

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9125
	if (HAS_DDI(dev))
9126 9127
		intel_ddi_setup_hw_pll_state(dev);

9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139 9140 9141 9142 9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
			encoder->base.crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
	}
9173

9174 9175
	if (force_restore) {
		for_each_pipe(pipe) {
9176
			intel_crtc_restore_mode(dev_priv->pipe_to_crtc_mapping[pipe]);
9177
		}
9178 9179

		i915_redisable_vga(dev);
9180 9181 9182
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9183 9184

	intel_modeset_check_state(dev);
9185 9186

	drm_mode_config_reset(dev);
9187 9188 9189 9190
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9191
	intel_modeset_init_hw(dev);
9192 9193

	intel_setup_overlay(dev);
9194

9195
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9196 9197 9198 9199
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9200 9201 9202 9203
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9204
	drm_kms_helper_poll_fini(dev);
9205 9206
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9207 9208 9209
	intel_unregister_dsm_handler();


9210 9211 9212 9213 9214 9215
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9216
		intel_increase_pllclock(crtc);
9217 9218
	}

9219
	intel_disable_fbc(dev);
9220

9221
	intel_disable_gt_powersave(dev);
9222

9223 9224
	ironlake_teardown_rc6(dev);

J
Jesse Barnes 已提交
9225 9226 9227
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

9228 9229
	mutex_unlock(&dev->struct_mutex);

9230 9231 9232 9233
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
9234
	cancel_work_sync(&dev_priv->rps.work);
9235

9236 9237 9238
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

J
Jesse Barnes 已提交
9239
	drm_mode_config_cleanup(dev);
9240 9241

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9242 9243
}

9244 9245 9246
/*
 * Return which encoder is currently attached for connector.
 */
9247
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9248
{
9249 9250
	return &intel_attached_encoder(connector)->base;
}
9251

9252 9253 9254 9255 9256 9257
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9258
}
9259 9260 9261 9262 9263 9264 9265 9266 9267 9268 9269 9270 9271 9272 9273 9274 9275

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9276 9277 9278 9279 9280 9281 9282 9283 9284 9285

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9286
	} cursor[I915_MAX_PIPES];
9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9298
	} pipe[I915_MAX_PIPES];
9299 9300 9301 9302 9303 9304 9305 9306 9307

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9308
	} plane[I915_MAX_PIPES];
9309 9310 9311 9312 9313
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9314
	drm_i915_private_t *dev_priv = dev->dev_private;
9315
	struct intel_display_error_state *error;
9316
	enum transcoder cpu_transcoder;
9317 9318 9319 9320 9321 9322
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9323
	for_each_pipe(i) {
9324 9325
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);

9326 9327 9328 9329 9330 9331 9332
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
9333
		error->plane[i].pos = I915_READ(DSPPOS(i));
9334 9335 9336 9337 9338 9339
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9340
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9341
		error->pipe[i].source = I915_READ(PIPESRC(i));
9342 9343 9344 9345 9346 9347
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9348 9349 9350 9351 9352 9353 9354 9355 9356 9357
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
9358
	drm_i915_private_t *dev_priv = dev->dev_private;
9359 9360
	int i;

9361 9362
	seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
	for_each_pipe(i) {
9363 9364 9365 9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376 9377 9378 9379 9380 9381 9382 9383 9384 9385 9386 9387 9388 9389 9390
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif