exynos_drm_fimd.c 31.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
32
#include "exynos_drm_fb.h"
33
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_plane.h"
35
#include "exynos_drm_iommu.h"
36 37

/*
38
 * FIMD stands for Fully Interactive Mobile Display and
39 40 41 42 43
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

44
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
45

46 47 48
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
49 50 51 52 53 54
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
55 56
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

57 58 59
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

60
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
61
#define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
62 63 64 65
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
66
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
67
/* color key value register for hardware window 1 ~ 4. */
68
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
69

70
/* I80 trigger control register */
71
#define TRIGCON				0x1A4
72 73
#define TRGMODE_ENABLE			(1 << 0)
#define SWTRGCMD_ENABLE			(1 << 1)
74
/* Exynos3250, 3472, 4415, 5260 5410, 5420 and 5422 only supported. */
75 76
#define HWTRGEN_ENABLE			(1 << 3)
#define HWTRGMASK_ENABLE		(1 << 4)
77
/* Exynos3250, 3472, 4415, 5260, 5420 and 5422 only supported. */
78
#define HWTRIGEN_PER_ENABLE		(1 << 31)
79 80 81 82 83 84 85 86 87 88 89 90 91 92

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

93 94 95
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

96 97 98
/* HW trigger flag on i80 panel. */
#define I80_HW_TRG     (1 << 1)

99 100
struct fimd_driver_data {
	unsigned int timing_base;
101 102 103
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
104
	unsigned int lcdblk_mic_bypass_shift;
105
	unsigned int trg_type;
106 107

	unsigned int has_shadowcon:1;
108
	unsigned int has_clksel:1;
109
	unsigned int has_limited_fmt:1;
110
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
111
	unsigned int has_vtsel:1;
112
	unsigned int has_mic_bypass:1;
113
	unsigned int has_dp_clk:1;
114 115
	unsigned int has_hw_trigger:1;
	unsigned int has_trigger_per_te:1;
116 117
};

118 119 120
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
121
	.has_limited_fmt = 1,
122 123
};

124 125 126 127 128 129 130 131
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

132
static struct fimd_driver_data exynos4_fimd_driver_data = {
133
	.timing_base = 0x0,
134 135 136
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
137
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
138
	.has_vtsel = 1,
139 140
};

141 142 143 144 145
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
146
	.trg_type = I80_HW_TRG,
147 148
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
149
	.has_vtsel = 1,
150
	.has_trigger_per_te = 1,
151 152
};

153
static struct fimd_driver_data exynos5_fimd_driver_data = {
154
	.timing_base = 0x20000,
155 156 157
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
158
	.has_shadowcon = 1,
159
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
160
	.has_vtsel = 1,
161
	.has_dp_clk = 1,
162 163
};

164 165 166 167 168 169 170 171 172 173
static struct fimd_driver_data exynos5420_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
	.lcdblk_mic_bypass_shift = 11,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
	.has_vtsel = 1,
	.has_mic_bypass = 1,
174
	.has_dp_clk = 1,
175 176
};

177
struct fimd_context {
178
	struct device			*dev;
179
	struct drm_device		*drm_dev;
180
	struct exynos_drm_crtc		*crtc;
181
	struct exynos_drm_plane		planes[WINDOWS_NR];
182
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
183 184 185
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
186
	struct regmap			*sysreg;
187
	unsigned long			irq_flags;
188
	u32				vidcon0;
189
	u32				vidcon1;
190 191 192
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
193
	bool				suspended;
194
	int				pipe;
195 196
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
197 198
	atomic_t			win_updated;
	atomic_t			triggering;
199
	u32				clkdiv;
200

201
	const struct fimd_driver_data *driver_data;
202
	struct drm_encoder *encoder;
203
	struct exynos_drm_clk		dp_clk;
204 205
};

206
static const struct of_device_id fimd_driver_dt_match[] = {
207 208
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
209 210
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
211
	{ .compatible = "samsung,exynos4210-fimd",
212
	  .data = &exynos4_fimd_driver_data },
213 214
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
215
	{ .compatible = "samsung,exynos5250-fimd",
216
	  .data = &exynos5_fimd_driver_data },
217 218
	{ .compatible = "samsung,exynos5420-fimd",
	  .data = &exynos5420_fimd_driver_data },
219 220
	{},
};
221
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
222

223 224 225 226 227 228 229 230
static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

231 232 233 234 235 236 237 238
static const uint32_t fimd_formats[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

295
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
296
{
297
	struct fimd_context *ctx = crtc->ctx;
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

314
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
315 316 317 318 319 320 321 322 323 324 325 326
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

327 328
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
329 330 331 332 333 334 335 336 337 338 339 340
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

341
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
342
{
343
	struct fimd_context *ctx = crtc->ctx;
344
	unsigned int win, ch_enabled = 0;
345 346 347

	DRM_DEBUG_KMS("%s\n", __FILE__);

348 349 350 351 352 353
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

354 355
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
356 357 358
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
359
			fimd_enable_video_output(ctx, win, false);
360

361 362 363 364
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

365 366 367 368 369
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
370
	if (ch_enabled) {
371 372 373 374 375
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
376

377
		fimd_enable_vblank(ctx->crtc);
378
		fimd_wait_for_vblank(ctx->crtc);
379 380 381 382
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
383
	}
384 385 386 387 388

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
389 390
}

391 392 393

static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
		struct drm_crtc_state *state)
394
{
395 396 397
	struct drm_display_mode *mode = &state->adjusted_mode;
	struct fimd_context *ctx = crtc->ctx;
	unsigned long ideal_clk, lcd_rate;
398 399
	u32 clkdiv;

400
	if (mode->clock == 0) {
401 402
		DRM_INFO("Mode has zero clock value.\n");
		return -EINVAL;
403 404 405 406
	}

	ideal_clk = mode->clock * 1000;

407 408 409 410 411 412 413 414
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

415 416 417 418 419 420 421
	lcd_rate = clk_get_rate(ctx->lcd_clk);
	if (2 * lcd_rate < ideal_clk) {
		DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
			 lcd_rate, ideal_clk);
		return -EINVAL;
	}

422
	/* Find the clock divider value that gets us closest to ideal_clk */
423 424 425 426 427 428 429
	clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
	if (clkdiv >= 0x200) {
		DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
		return -EINVAL;
	}

	ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
430

431
	return 0;
432 433
}

434 435 436 437 438 439
static void fimd_setup_trigger(struct fimd_context *ctx)
{
	void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
	u32 trg_type = ctx->driver_data->trg_type;
	u32 val = readl(timing_base + TRIGCON);

440
	val &= ~(TRGMODE_ENABLE);
441 442 443

	if (trg_type == I80_HW_TRG) {
		if (ctx->driver_data->has_hw_trigger)
444
			val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
445
		if (ctx->driver_data->has_trigger_per_te)
446
			val |= HWTRIGEN_PER_ENABLE;
447
	} else {
448
		val |= TRGMODE_ENABLE;
449 450 451 452 453
	}

	writel(val, timing_base + TRIGCON);
}

454
static void fimd_commit(struct exynos_drm_crtc *crtc)
455
{
456
	struct fimd_context *ctx = crtc->ctx;
457
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
458
	const struct fimd_driver_data *driver_data = ctx->driver_data;
459
	void *timing_base = ctx->regs + driver_data->timing_base;
460
	u32 val;
461

I
Inki Dae 已提交
462 463 464
	if (ctx->suspended)
		return;

465 466 467 468
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

469 470 471 472 473 474 475 476
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
477 478
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
529

530 531 532 533 534 535 536 537 538 539 540 541
	/* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
	 * bit should be cleared.
	 */
	if (driver_data->has_mic_bypass && ctx->sysreg &&
	    regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_mic_bypass_shift,
				0x1 << driver_data->lcdblk_mic_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass mic.\n");
		return;
	}

542
	/* setup horizontal and vertical display size. */
543 544 545 546
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
547
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
548

549 550
	fimd_setup_trigger(ctx);

551 552 553 554
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
555 556
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
557

558
	if (ctx->driver_data->has_clksel)
559 560
		val |= VIDCON0_CLKSEL_LCD;

561 562
	if (ctx->clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
563 564 565 566 567

	writel(val, ctx->regs + VIDCON0);
}


568
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
569
				uint32_t pixel_format, int width)
570 571 572 573 574
{
	unsigned long val;

	val = WINCONx_ENWIN;

575 576 577 578 579
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
580 581
		if (pixel_format == DRM_FORMAT_ARGB8888)
			pixel_format = DRM_FORMAT_XRGB8888;
582 583
	}

584
	switch (pixel_format) {
585
	case DRM_FORMAT_C8:
586 587 588 589
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
590 591 592 593 594 595
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
596 597 598 599
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
600
	case DRM_FORMAT_XRGB8888:
601 602 603 604
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
605 606
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
607 608 609 610 611 612 613 614 615 616 617 618 619
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

620
	/*
621 622 623 624 625
	 * Setting dma-burst to 16Word causes permanent tearing for very small
	 * buffers, e.g. cursor buffer. Burst Mode switching which based on
	 * plane size is not recommended as plane size varies alot towards the
	 * end of the screen and rapid movement causes unstable DMA, but it is
	 * still better to change dma-burst than displaying garbage.
626 627
	 */

628
	if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
629 630 631 632
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

633
	writel(val, ctx->regs + WINCON(win));
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
652 653
}

654
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
655 656 657 658 659 660 661 662 663 664 665 666
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

667 668 669 670 671 672 673
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
674
				    unsigned int win, bool protect)
675 676 677
{
	u32 reg, bits, val;

678 679 680 681 682 683 684 685 686 687
	/*
	 * SHADOWCON/PRTCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

704
static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
705 706
{
	struct fimd_context *ctx = crtc->ctx;
707
	int i;
708 709 710 711

	if (ctx->suspended)
		return;

712 713
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, true);
714 715
}

716
static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
717 718
{
	struct fimd_context *ctx = crtc->ctx;
719
	int i;
720 721 722 723

	if (ctx->suspended)
		return;

724 725
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, false);
726 727
}

728 729
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
730
{
731 732
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
733
	struct fimd_context *ctx = crtc->ctx;
734
	struct drm_framebuffer *fb = state->base.fb;
735 736 737
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
738
	unsigned int win = plane->index;
V
Ville Syrjälä 已提交
739
	unsigned int bpp = fb->format->cpp[0];
740
	unsigned int pitch = fb->pitches[0];
741

I
Inki Dae 已提交
742 743 744
	if (ctx->suspended)
		return;

745 746
	offset = state->src.x * bpp;
	offset += state->src.y * pitch;
747

748
	/* buffer start address */
749
	dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
750
	val = (unsigned long)dma_addr;
751 752 753
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
754
	size = pitch * state->crtc.h;
755
	val = (unsigned long)(dma_addr + size);
756 757 758
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
759
			(unsigned long)dma_addr, val, size);
760
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
761
			state->crtc.w, state->crtc.h);
762 763

	/* buffer size */
764 765
	buf_offsize = pitch - (state->crtc.w * bpp);
	line_size = state->crtc.w * bpp;
766 767 768 769
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
770 771 772
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
773 774 775 776
	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
		VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
777 778
	writel(val, ctx->regs + VIDOSD_A(win));

779
	last_x = state->crtc.x + state->crtc.w;
780 781
	if (last_x)
		last_x--;
782
	last_y = state->crtc.y + state->crtc.h;
783 784 785
	if (last_y)
		last_y--;

786 787 788
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

789 790
	writel(val, ctx->regs + VIDOSD_B(win));

791
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
792
			state->crtc.x, state->crtc.y, last_x, last_y);
793 794 795 796 797

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
798
			offset = VIDOSD_C(win);
799
		val = state->crtc.w * state->crtc.h;
800 801 802 803 804
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

V
Ville Syrjälä 已提交
805
	fimd_win_set_pixfmt(ctx, win, fb->format->format, state->src.w);
806 807 808

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
809
		fimd_win_set_colkey(ctx, win);
810

811
	fimd_enable_video_output(ctx, win, true);
812

813 814
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
815

816 817
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
818 819
}

820 821
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
822
{
823
	struct fimd_context *ctx = crtc->ctx;
824
	unsigned int win = plane->index;
825

826
	if (ctx->suspended)
827 828
		return;

829
	fimd_enable_video_output(ctx, win, false);
830

831 832
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
833 834
}

835
static void fimd_enable(struct exynos_drm_crtc *crtc)
836
{
837
	struct fimd_context *ctx = crtc->ctx;
838 839

	if (!ctx->suspended)
840
		return;
841 842 843

	ctx->suspended = false;

844 845
	pm_runtime_get_sync(ctx->dev);

846
	/* if vblank was enabled status, enable it again. */
847 848
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
849

850
	fimd_commit(ctx->crtc);
851 852
}

853
static void fimd_disable(struct exynos_drm_crtc *crtc)
854
{
855
	struct fimd_context *ctx = crtc->ctx;
856
	int i;
857

858
	if (ctx->suspended)
859
		return;
860 861 862 863 864 865

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
866
	for (i = 0; i < WINDOWS_NR; i++)
867
		fimd_disable_plane(crtc, &ctx->planes[i]);
868

869 870 871 872
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

873 874
	writel(0, ctx->regs + VIDCON0);

875
	pm_runtime_put_sync(ctx->dev);
876
	ctx->suspended = true;
877 878
}

879 880
static void fimd_trigger(struct device *dev)
{
881
	struct fimd_context *ctx = dev_get_drvdata(dev);
882
	const struct fimd_driver_data *driver_data = ctx->driver_data;
883 884 885
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

886
	 /*
887 888 889
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
890 891 892
	if (atomic_read(&ctx->triggering))
		return;

893
	/* Enters triggering mode */
894 895 896
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
897
	reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
898
	writel(reg, timing_base + TRIGCON);
899 900 901 902 903 904 905

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
906 907
}

908
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
909
{
910
	struct fimd_context *ctx = crtc->ctx;
911
	u32 trg_type = ctx->driver_data->trg_type;
912 913 914 915 916

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

917 918 919
	if (trg_type == I80_HW_TRG)
		goto out;

920 921 922 923 924 925 926
	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

927
out:
928 929 930 931 932
	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
933

934
	if (test_bit(0, &ctx->irq_flags))
935
		drm_crtc_handle_vblank(&ctx->crtc->base);
936 937
}

938
static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
939
{
940 941 942
	struct fimd_context *ctx = container_of(clk, struct fimd_context,
						dp_clk);
	u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
943
	writel(val, ctx->regs + DP_MIE_CLKCON);
944 945
}

946
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
947 948
	.enable = fimd_enable,
	.disable = fimd_disable,
949 950 951
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
952
	.atomic_begin = fimd_atomic_begin,
953 954
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
955
	.atomic_flush = fimd_atomic_flush,
956
	.atomic_check = fimd_atomic_check,
957
	.te_handler = fimd_te_handler,
958 959 960 961 962
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
963
	u32 val, clear_bit;
964 965 966

	val = readl(ctx->regs + VIDINTCON1);

967 968 969
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
970

971
	/* check the crtc is detached already from encoder */
972
	if (ctx->pipe < 0 || !ctx->drm_dev)
973
		goto out;
I
Inki Dae 已提交
974

975 976 977 978
	if (!ctx->i80_if)
		drm_crtc_handle_vblank(&ctx->crtc->base);

	if (ctx->i80_if) {
979
		/* Exits triggering mode */
980 981 982 983 984 985 986
		atomic_set(&ctx->triggering, 0);
	} else {
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
987
	}
988

989
out:
990 991 992
	return IRQ_HANDLED;
}

993
static int fimd_bind(struct device *dev, struct device *master, void *data)
994
{
995
	struct fimd_context *ctx = dev_get_drvdata(dev);
996
	struct drm_device *drm_dev = data;
997
	struct exynos_drm_private *priv = drm_dev->dev_private;
998
	struct exynos_drm_plane *exynos_plane;
999
	unsigned int i;
1000
	int ret;
1001

1002 1003
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
1004

1005 1006 1007 1008 1009
	for (i = 0; i < WINDOWS_NR; i++) {
		ctx->configs[i].pixel_formats = fimd_formats;
		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
		ctx->configs[i].zpos = i;
		ctx->configs[i].type = fimd_win_types[i];
1010
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1011
					1 << ctx->pipe, &ctx->configs[i]);
1012 1013 1014 1015
		if (ret)
			return ret;
	}

1016
	exynos_plane = &ctx->planes[DEFAULT_WIN];
1017 1018
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
1019
					   &fimd_crtc_ops, ctx);
1020 1021
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
1022

1023 1024 1025 1026 1027
	if (ctx->driver_data->has_dp_clk) {
		ctx->dp_clk.enable = fimd_dp_clock_enable;
		ctx->crtc->pipe_clk = &ctx->dp_clk;
	}

1028
	if (ctx->encoder)
1029
		exynos_dpi_bind(drm_dev, ctx->encoder);
1030

1031 1032
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
1033 1034

	ret = drm_iommu_attach_device(drm_dev, dev);
1035 1036 1037 1038
	if (ret)
		priv->pipe--;

	return ret;
1039 1040 1041 1042 1043
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1044
	struct fimd_context *ctx = dev_get_drvdata(dev);
1045

1046
	fimd_disable(ctx->crtc);
1047

1048
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
1049

1050 1051
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1062
	struct fimd_context *ctx;
1063
	struct device_node *i80_if_timings;
1064
	struct resource *res;
1065
	int ret;
1066

1067 1068
	if (!dev->of_node)
		return -ENODEV;
1069

1070
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1071 1072 1073
	if (!ctx)
		return -ENOMEM;

1074
	ctx->dev = dev;
1075
	ctx->suspended = true;
1076
	ctx->driver_data = of_device_get_match_data(dev);
1077

1078 1079 1080 1081
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1082

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1121 1122 1123
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1124
		return PTR_ERR(ctx->bus_clk);
1125 1126 1127 1128 1129
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1130
		return PTR_ERR(ctx->lcd_clk);
1131
	}
1132 1133 1134

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1135
	ctx->regs = devm_ioremap_resource(dev, res);
1136 1137
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1138

1139 1140
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1141 1142
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1143
		return -ENXIO;
1144 1145
	}

1146
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1147 1148
							0, "drm_fimd", ctx);
	if (ret) {
1149
		dev_err(dev, "irq request failed.\n");
1150
		return ret;
1151 1152
	}

1153
	init_waitqueue_head(&ctx->wait_vsync_queue);
1154
	atomic_set(&ctx->wait_vsync_event, 0);
1155

1156
	platform_set_drvdata(pdev, ctx);
1157

1158 1159 1160
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1161

1162
	pm_runtime_enable(dev);
1163

1164
	ret = component_add(dev, &fimd_component_ops);
1165 1166 1167 1168 1169 1170
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1171
	pm_runtime_disable(dev);
1172 1173

	return ret;
1174
}
1175

1176 1177
static int fimd_remove(struct platform_device *pdev)
{
1178
	pm_runtime_disable(&pdev->dev);
1179

1180 1181
	component_del(&pdev->dev, &fimd_component_ops);

1182
	return 0;
I
Inki Dae 已提交
1183 1184
}

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
#ifdef CONFIG_PM
static int exynos_fimd_suspend(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	return 0;
}

static int exynos_fimd_resume(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);
	int ret;

	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return ret;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return ret;
	}

	return 0;
}
#endif

static const struct dev_pm_ops exynos_fimd_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
};

1221
struct platform_driver fimd_driver = {
1222
	.probe		= fimd_probe,
1223
	.remove		= fimd_remove,
1224 1225 1226
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1227
		.pm	= &exynos_fimd_pm_ops,
1228
		.of_match_table = fimd_driver_dt_match,
1229 1230
	},
};