exynos_drm_fimd.c 31.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
32
#include "exynos_drm_fb.h"
33
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_plane.h"
35
#include "exynos_drm_iommu.h"
36 37

/*
38
 * FIMD stands for Fully Interactive Mobile Display and
39 40 41 42 43
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

44
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
45

46 47 48
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
49 50 51 52 53 54
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
55 56
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

57 58 59
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

60
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
61
#define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
62 63 64 65
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
66
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
67
/* color key value register for hardware window 1 ~ 4. */
68
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
69

70
/* I80 trigger control register */
71
#define TRIGCON				0x1A4
72 73
#define TRGMODE_ENABLE			(1 << 0)
#define SWTRGCMD_ENABLE			(1 << 1)
74
/* Exynos3250, 3472, 4415, 5260 5410, 5420 and 5422 only supported. */
75 76
#define HWTRGEN_ENABLE			(1 << 3)
#define HWTRGMASK_ENABLE		(1 << 4)
77
/* Exynos3250, 3472, 4415, 5260, 5420 and 5422 only supported. */
78
#define HWTRIGEN_PER_ENABLE		(1 << 31)
79 80 81 82 83 84 85 86 87 88 89 90 91 92

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

93 94 95
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

96 97 98
/* HW trigger flag on i80 panel. */
#define I80_HW_TRG     (1 << 1)

99 100
struct fimd_driver_data {
	unsigned int timing_base;
101 102 103
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
104
	unsigned int lcdblk_mic_bypass_shift;
105
	unsigned int trg_type;
106 107

	unsigned int has_shadowcon:1;
108
	unsigned int has_clksel:1;
109
	unsigned int has_limited_fmt:1;
110
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
111
	unsigned int has_vtsel:1;
112
	unsigned int has_mic_bypass:1;
113
	unsigned int has_dp_clk:1;
114 115
	unsigned int has_hw_trigger:1;
	unsigned int has_trigger_per_te:1;
116 117
};

118 119 120
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
121
	.has_limited_fmt = 1,
122 123
};

124 125 126 127
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
128
	.trg_type = I80_HW_TRG,
129 130
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
131
	.has_trigger_per_te = 1,
132 133
};

134
static struct fimd_driver_data exynos4_fimd_driver_data = {
135
	.timing_base = 0x0,
136 137 138
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
139
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
140
	.has_vtsel = 1,
141 142
};

143 144 145 146 147
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
148
	.trg_type = I80_HW_TRG,
149 150
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
151
	.has_vtsel = 1,
152
	.has_trigger_per_te = 1,
153 154
};

155
static struct fimd_driver_data exynos5_fimd_driver_data = {
156
	.timing_base = 0x20000,
157 158 159
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
160
	.has_shadowcon = 1,
161
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
162
	.has_vtsel = 1,
163
	.has_dp_clk = 1,
164 165
};

166 167 168 169 170 171 172 173 174 175
static struct fimd_driver_data exynos5420_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
	.lcdblk_mic_bypass_shift = 11,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
	.has_vtsel = 1,
	.has_mic_bypass = 1,
176
	.has_dp_clk = 1,
177 178
};

179
struct fimd_context {
180
	struct device			*dev;
181
	struct drm_device		*drm_dev;
182
	struct exynos_drm_crtc		*crtc;
183
	struct exynos_drm_plane		planes[WINDOWS_NR];
184
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
185 186 187
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
188
	struct regmap			*sysreg;
189
	unsigned long			irq_flags;
190
	u32				vidcon0;
191
	u32				vidcon1;
192 193 194
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
195
	bool				suspended;
196
	int				pipe;
197 198
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
199 200
	atomic_t			win_updated;
	atomic_t			triggering;
201

202
	const struct fimd_driver_data *driver_data;
203
	struct drm_encoder *encoder;
204
	struct exynos_drm_clk		dp_clk;
205 206
};

207
static const struct of_device_id fimd_driver_dt_match[] = {
208 209
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
210 211
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
212
	{ .compatible = "samsung,exynos4210-fimd",
213
	  .data = &exynos4_fimd_driver_data },
214 215
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
216
	{ .compatible = "samsung,exynos5250-fimd",
217
	  .data = &exynos5_fimd_driver_data },
218 219
	{ .compatible = "samsung,exynos5420-fimd",
	  .data = &exynos5420_fimd_driver_data },
220 221
	{},
};
222
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
223

224 225 226 227 228 229 230 231
static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

232 233 234 235 236 237 238 239
static const uint32_t fimd_formats[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

296
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
297
{
298
	struct fimd_context *ctx = crtc->ctx;
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

315
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
316 317 318 319 320 321 322 323 324 325 326 327
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

328 329
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
330 331 332 333 334 335 336 337 338 339 340 341
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

342
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
343
{
344
	struct fimd_context *ctx = crtc->ctx;
345
	unsigned int win, ch_enabled = 0;
346 347 348

	DRM_DEBUG_KMS("%s\n", __FILE__);

349 350 351 352 353 354
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

355 356
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
357 358 359
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
360
			fimd_enable_video_output(ctx, win, false);
361

362 363 364 365
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

366 367 368 369 370
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
371
	if (ch_enabled) {
372 373 374 375 376
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
377

378
		fimd_enable_vblank(ctx->crtc);
379
		fimd_wait_for_vblank(ctx->crtc);
380 381 382 383
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
384
	}
385 386 387 388 389

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
390 391
}

392 393 394
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
395
	unsigned long ideal_clk;
396 397
	u32 clkdiv;

398 399 400 401 402 403 404
	if (mode->clock == 0) {
		DRM_ERROR("Mode has zero clock value.\n");
		return 0xff;
	}

	ideal_clk = mode->clock * 1000;

405 406 407 408 409 410 411 412
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

413
	/* Find the clock divider value that gets us closest to ideal_clk */
414
	clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
415 416 417 418

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

419 420 421 422 423 424
static void fimd_setup_trigger(struct fimd_context *ctx)
{
	void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
	u32 trg_type = ctx->driver_data->trg_type;
	u32 val = readl(timing_base + TRIGCON);

425
	val &= ~(TRGMODE_ENABLE);
426 427 428

	if (trg_type == I80_HW_TRG) {
		if (ctx->driver_data->has_hw_trigger)
429
			val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
430
		if (ctx->driver_data->has_trigger_per_te)
431
			val |= HWTRIGEN_PER_ENABLE;
432
	} else {
433
		val |= TRGMODE_ENABLE;
434 435 436 437 438
	}

	writel(val, timing_base + TRIGCON);
}

439
static void fimd_commit(struct exynos_drm_crtc *crtc)
440
{
441
	struct fimd_context *ctx = crtc->ctx;
442
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
443
	const struct fimd_driver_data *driver_data = ctx->driver_data;
444 445
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
446

I
Inki Dae 已提交
447 448 449
	if (ctx->suspended)
		return;

450 451 452 453
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

454 455 456 457 458 459 460 461
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
462 463
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
514

515 516 517 518 519 520 521 522 523 524 525 526
	/* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
	 * bit should be cleared.
	 */
	if (driver_data->has_mic_bypass && ctx->sysreg &&
	    regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_mic_bypass_shift,
				0x1 << driver_data->lcdblk_mic_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass mic.\n");
		return;
	}

527
	/* setup horizontal and vertical display size. */
528 529 530 531
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
532
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
533

534 535
	fimd_setup_trigger(ctx);

536 537 538 539
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
540 541
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
542

543
	if (ctx->driver_data->has_clksel)
544 545
		val |= VIDCON0_CLKSEL_LCD;

546 547 548
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
549 550 551 552 553

	writel(val, ctx->regs + VIDCON0);
}


554
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
555
				uint32_t pixel_format, int width)
556 557 558 559 560
{
	unsigned long val;

	val = WINCONx_ENWIN;

561 562 563 564 565
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
566 567
		if (pixel_format == DRM_FORMAT_ARGB8888)
			pixel_format = DRM_FORMAT_XRGB8888;
568 569
	}

570
	switch (pixel_format) {
571
	case DRM_FORMAT_C8:
572 573 574 575
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
576 577 578 579 580 581
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
582 583 584 585
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
586
	case DRM_FORMAT_XRGB8888:
587 588 589 590
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
591 592
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
593 594 595 596 597 598 599 600 601 602 603 604 605
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

606
	/*
607 608 609 610 611
	 * Setting dma-burst to 16Word causes permanent tearing for very small
	 * buffers, e.g. cursor buffer. Burst Mode switching which based on
	 * plane size is not recommended as plane size varies alot towards the
	 * end of the screen and rapid movement causes unstable DMA, but it is
	 * still better to change dma-burst than displaying garbage.
612 613
	 */

614
	if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
615 616 617 618
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

619
	writel(val, ctx->regs + WINCON(win));
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
638 639
}

640
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
641 642 643 644 645 646 647 648 649 650 651 652
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

653 654 655 656 657 658 659
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
660
				    unsigned int win, bool protect)
661 662 663
{
	u32 reg, bits, val;

664 665 666 667 668 669 670 671 672 673
	/*
	 * SHADOWCON/PRTCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

690
static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
691 692
{
	struct fimd_context *ctx = crtc->ctx;
693
	int i;
694 695 696 697

	if (ctx->suspended)
		return;

698 699
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, true);
700 701
}

702
static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
703 704
{
	struct fimd_context *ctx = crtc->ctx;
705
	int i;
706 707 708 709

	if (ctx->suspended)
		return;

710 711
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, false);
712 713
}

714 715
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
716
{
717 718
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
719
	struct fimd_context *ctx = crtc->ctx;
720
	struct drm_framebuffer *fb = state->base.fb;
721 722 723
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
724
	unsigned int win = plane->index;
725 726
	unsigned int bpp = fb->bits_per_pixel >> 3;
	unsigned int pitch = fb->pitches[0];
727

I
Inki Dae 已提交
728 729 730
	if (ctx->suspended)
		return;

731 732
	offset = state->src.x * bpp;
	offset += state->src.y * pitch;
733

734
	/* buffer start address */
735
	dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
736
	val = (unsigned long)dma_addr;
737 738 739
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
740
	size = pitch * state->crtc.h;
741
	val = (unsigned long)(dma_addr + size);
742 743 744
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
745
			(unsigned long)dma_addr, val, size);
746
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
747
			state->crtc.w, state->crtc.h);
748 749

	/* buffer size */
750 751
	buf_offsize = pitch - (state->crtc.w * bpp);
	line_size = state->crtc.w * bpp;
752 753 754 755
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
756 757 758
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
759 760 761 762
	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
		VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
763 764
	writel(val, ctx->regs + VIDOSD_A(win));

765
	last_x = state->crtc.x + state->crtc.w;
766 767
	if (last_x)
		last_x--;
768
	last_y = state->crtc.y + state->crtc.h;
769 770 771
	if (last_y)
		last_y--;

772 773 774
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

775 776
	writel(val, ctx->regs + VIDOSD_B(win));

777
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
778
			state->crtc.x, state->crtc.y, last_x, last_y);
779 780 781 782 783

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
784
			offset = VIDOSD_C(win);
785
		val = state->crtc.w * state->crtc.h;
786 787 788 789 790
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

791
	fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
792 793 794

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
795
		fimd_win_set_colkey(ctx, win);
796

797
	fimd_enable_video_output(ctx, win, true);
798

799 800
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
801

802 803
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
804 805
}

806 807
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
808
{
809
	struct fimd_context *ctx = crtc->ctx;
810
	unsigned int win = plane->index;
811

812
	if (ctx->suspended)
813 814
		return;

815
	fimd_enable_video_output(ctx, win, false);
816

817 818
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
819 820
}

821
static void fimd_enable(struct exynos_drm_crtc *crtc)
822
{
823
	struct fimd_context *ctx = crtc->ctx;
824 825

	if (!ctx->suspended)
826
		return;
827 828 829

	ctx->suspended = false;

830 831
	pm_runtime_get_sync(ctx->dev);

832
	/* if vblank was enabled status, enable it again. */
833 834
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
835

836
	fimd_commit(ctx->crtc);
837 838
}

839
static void fimd_disable(struct exynos_drm_crtc *crtc)
840
{
841
	struct fimd_context *ctx = crtc->ctx;
842
	int i;
843

844
	if (ctx->suspended)
845
		return;
846 847 848 849 850 851

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
852
	for (i = 0; i < WINDOWS_NR; i++)
853
		fimd_disable_plane(crtc, &ctx->planes[i]);
854

855 856 857 858
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

859 860
	writel(0, ctx->regs + VIDCON0);

861
	pm_runtime_put_sync(ctx->dev);
862
	ctx->suspended = true;
863 864
}

865 866
static void fimd_trigger(struct device *dev)
{
867
	struct fimd_context *ctx = dev_get_drvdata(dev);
868
	const struct fimd_driver_data *driver_data = ctx->driver_data;
869 870 871
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

872
	 /*
873 874 875
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
876 877 878
	if (atomic_read(&ctx->triggering))
		return;

879
	/* Enters triggering mode */
880 881 882
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
883
	reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
884
	writel(reg, timing_base + TRIGCON);
885 886 887 888 889 890 891

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
892 893
}

894
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
895
{
896
	struct fimd_context *ctx = crtc->ctx;
897
	u32 trg_type = ctx->driver_data->trg_type;
898 899 900 901 902

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

903 904 905
	if (trg_type == I80_HW_TRG)
		goto out;

906 907 908 909 910 911 912
	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

913
out:
914 915 916 917 918
	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
919

920
	if (test_bit(0, &ctx->irq_flags))
921
		drm_crtc_handle_vblank(&ctx->crtc->base);
922 923
}

924
static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
925
{
926 927 928
	struct fimd_context *ctx = container_of(clk, struct fimd_context,
						dp_clk);
	u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
929
	writel(val, ctx->regs + DP_MIE_CLKCON);
930 931
}

932
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
933 934
	.enable = fimd_enable,
	.disable = fimd_disable,
935 936 937
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
938
	.atomic_begin = fimd_atomic_begin,
939 940
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
941
	.atomic_flush = fimd_atomic_flush,
942
	.te_handler = fimd_te_handler,
943 944 945 946 947
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
948
	u32 val, clear_bit, start, start_s;
949
	int win;
950 951 952

	val = readl(ctx->regs + VIDINTCON1);

953 954 955
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
956

957
	/* check the crtc is detached already from encoder */
958
	if (ctx->pipe < 0 || !ctx->drm_dev)
959
		goto out;
I
Inki Dae 已提交
960

961 962 963
	if (!ctx->i80_if)
		drm_crtc_handle_vblank(&ctx->crtc->base);

964 965 966 967 968 969
	for (win = 0 ; win < WINDOWS_NR ; win++) {
		struct exynos_drm_plane *plane = &ctx->planes[win];

		if (!plane->pending_fb)
			continue;

970 971 972 973
		start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
		start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
		if (start == start_s)
			exynos_drm_crtc_finish_update(ctx->crtc, plane);
974
	}
975

976
	if (ctx->i80_if) {
977
		/* Exits triggering mode */
978 979 980 981 982 983 984
		atomic_set(&ctx->triggering, 0);
	} else {
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
985
	}
986

987
out:
988 989 990
	return IRQ_HANDLED;
}

991
static int fimd_bind(struct device *dev, struct device *master, void *data)
992
{
993
	struct fimd_context *ctx = dev_get_drvdata(dev);
994
	struct drm_device *drm_dev = data;
995
	struct exynos_drm_private *priv = drm_dev->dev_private;
996
	struct exynos_drm_plane *exynos_plane;
997
	unsigned int i;
998
	int ret;
999

1000 1001
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
1002

1003 1004 1005 1006 1007
	for (i = 0; i < WINDOWS_NR; i++) {
		ctx->configs[i].pixel_formats = fimd_formats;
		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
		ctx->configs[i].zpos = i;
		ctx->configs[i].type = fimd_win_types[i];
1008
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1009
					1 << ctx->pipe, &ctx->configs[i]);
1010 1011 1012 1013
		if (ret)
			return ret;
	}

1014
	exynos_plane = &ctx->planes[DEFAULT_WIN];
1015 1016
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
1017
					   &fimd_crtc_ops, ctx);
1018 1019
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
1020

1021 1022 1023 1024 1025
	if (ctx->driver_data->has_dp_clk) {
		ctx->dp_clk.enable = fimd_dp_clock_enable;
		ctx->crtc->pipe_clk = &ctx->dp_clk;
	}

1026
	if (ctx->encoder)
1027
		exynos_dpi_bind(drm_dev, ctx->encoder);
1028

1029 1030
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
1031 1032

	ret = drm_iommu_attach_device(drm_dev, dev);
1033 1034 1035 1036
	if (ret)
		priv->pipe--;

	return ret;
1037 1038 1039 1040 1041
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1042
	struct fimd_context *ctx = dev_get_drvdata(dev);
1043

1044
	fimd_disable(ctx->crtc);
1045

1046
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
1047

1048 1049
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1060
	struct fimd_context *ctx;
1061
	struct device_node *i80_if_timings;
1062
	struct resource *res;
1063
	int ret;
1064

1065 1066
	if (!dev->of_node)
		return -ENODEV;
1067

1068
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1069 1070 1071
	if (!ctx)
		return -ENOMEM;

1072
	ctx->dev = dev;
1073
	ctx->suspended = true;
1074
	ctx->driver_data = of_device_get_match_data(dev);
1075

1076 1077 1078 1079
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1119 1120 1121
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1122
		return PTR_ERR(ctx->bus_clk);
1123 1124 1125 1126 1127
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1128
		return PTR_ERR(ctx->lcd_clk);
1129
	}
1130 1131 1132

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1133
	ctx->regs = devm_ioremap_resource(dev, res);
1134 1135
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1136

1137 1138
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1139 1140
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1141
		return -ENXIO;
1142 1143
	}

1144
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1145 1146
							0, "drm_fimd", ctx);
	if (ret) {
1147
		dev_err(dev, "irq request failed.\n");
1148
		return ret;
1149 1150
	}

1151
	init_waitqueue_head(&ctx->wait_vsync_queue);
1152
	atomic_set(&ctx->wait_vsync_event, 0);
1153

1154
	platform_set_drvdata(pdev, ctx);
1155

1156 1157 1158
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1159

1160
	pm_runtime_enable(dev);
1161

1162
	ret = component_add(dev, &fimd_component_ops);
1163 1164 1165 1166 1167 1168
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1169
	pm_runtime_disable(dev);
1170 1171

	return ret;
1172
}
1173

1174 1175
static int fimd_remove(struct platform_device *pdev)
{
1176
	pm_runtime_disable(&pdev->dev);
1177

1178 1179
	component_del(&pdev->dev, &fimd_component_ops);

1180
	return 0;
I
Inki Dae 已提交
1181 1182
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
#ifdef CONFIG_PM
static int exynos_fimd_suspend(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	return 0;
}

static int exynos_fimd_resume(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);
	int ret;

	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return ret;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return ret;
	}

	return 0;
}
#endif

static const struct dev_pm_ops exynos_fimd_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
};

1219
struct platform_driver fimd_driver = {
1220
	.probe		= fimd_probe,
1221
	.remove		= fimd_remove,
1222 1223 1224
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1225
		.pm	= &exynos_fimd_pm_ops,
1226
		.of_match_table = fimd_driver_dt_match,
1227 1228
	},
};