exynos_drm_fimd.c 30.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31 32 33
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_plane.h"
35
#include "exynos_drm_iommu.h"
36 37

/*
38
 * FIMD stands for Fully Interactive Mobile Display and
39 40 41 42 43
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

44
#define FIMD_DEFAULT_FRAMERATE 60
45
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
46

47 48 49
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
50 51 52 53 54 55
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

58 59 60
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

61 62 63 64 65
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
66
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
67
/* color key value register for hardware window 1 ~ 4. */
68
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
69

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

88 89 90
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

91 92
struct fimd_driver_data {
	unsigned int timing_base;
93 94 95
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
96 97

	unsigned int has_shadowcon:1;
98
	unsigned int has_clksel:1;
99
	unsigned int has_limited_fmt:1;
100
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
101
	unsigned int has_vtsel:1;
102 103
};

104 105 106
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
107
	.has_limited_fmt = 1,
108 109
};

110 111 112 113 114 115 116 117
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

118
static struct fimd_driver_data exynos4_fimd_driver_data = {
119
	.timing_base = 0x0,
120 121 122
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
123
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
124
	.has_vtsel = 1,
125 126
};

127 128 129 130 131 132 133
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
134
	.has_vtsel = 1,
135 136
};

137
static struct fimd_driver_data exynos5_fimd_driver_data = {
138
	.timing_base = 0x20000,
139 140 141
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
142
	.has_shadowcon = 1,
143
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
144
	.has_vtsel = 1,
145 146
};

147
struct fimd_context {
148
	struct device			*dev;
149
	struct drm_device		*drm_dev;
150
	struct exynos_drm_crtc		*crtc;
151
	struct exynos_drm_plane		planes[WINDOWS_NR];
152 153 154
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
155
	struct regmap			*sysreg;
156 157
	unsigned int			default_win;
	unsigned long			irq_flags;
158
	u32				vidcon0;
159
	u32				vidcon1;
160 161 162
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
163
	bool				suspended;
164
	int				pipe;
165 166
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
167 168
	atomic_t			win_updated;
	atomic_t			triggering;
169

170
	struct exynos_drm_panel_info panel;
171
	struct fimd_driver_data *driver_data;
172
	struct exynos_drm_display *display;
173 174
};

175
static const struct of_device_id fimd_driver_dt_match[] = {
176 177
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
178 179
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
180
	{ .compatible = "samsung,exynos4210-fimd",
181
	  .data = &exynos4_fimd_driver_data },
182 183
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
184
	{ .compatible = "samsung,exynos5250-fimd",
185 186 187
	  .data = &exynos5_fimd_driver_data },
	{},
};
188
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
189

190 191 192
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
193 194 195
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

196
	return (struct fimd_driver_data *)of_id->data;
197 198
}

199
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
200
{
201
	struct fimd_context *ctx = crtc->ctx;
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

218 219 220 221 222 223 224 225 226 227 228 229 230
static void fimd_enable_video_output(struct fimd_context *ctx, int win,
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

231 232 233 234 235 236 237 238 239 240 241 242 243
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx, int win,
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

244
static void fimd_clear_channel(struct fimd_context *ctx)
245 246 247 248 249 250 251
{
	int win, ch_enabled = 0;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
252 253 254
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
255
			fimd_enable_video_output(ctx, win, false);
256

257 258 259 260
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

261 262 263 264 265
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
266 267 268 269
	if (ch_enabled) {
		unsigned int state = ctx->suspended;

		ctx->suspended = 0;
270
		fimd_wait_for_vblank(ctx->crtc);
271 272
		ctx->suspended = state;
	}
273 274
}

275
static int fimd_iommu_attach_devices(struct fimd_context *ctx,
276
			struct drm_device *drm_dev)
277 278
{

279
	/* attach this sub driver to iommu mapping if supported. */
280
	if (is_drm_iommu_supported(ctx->drm_dev)) {
281 282
		int ret;

283 284 285 286
		/*
		 * If any channel is already active, iommu will throw
		 * a PAGE FAULT when enabled. So clear any channel if enabled.
		 */
287
		fimd_clear_channel(ctx);
288 289 290 291 292 293
		ret = drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
		if (ret) {
			DRM_ERROR("drm_iommu_attach failed.\n");
			return ret;
		}

294
	}
295

296
	return 0;
297 298
}

299
static void fimd_iommu_detach_devices(struct fimd_context *ctx)
300
{
301 302 303
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(ctx->drm_dev))
		drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
304 305
}

306 307 308 309 310 311
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

312 313 314 315 316 317 318 319
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

320 321 322 323 324 325
	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

326
static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
327 328 329 330 331 332 333 334 335
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	if (adjusted_mode->vrefresh == 0)
		adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;

	return true;
}

336
static void fimd_commit(struct exynos_drm_crtc *crtc)
337
{
338
	struct fimd_context *ctx = crtc->ctx;
339
	struct drm_display_mode *mode = &crtc->base.mode;
340 341 342
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
343

I
Inki Dae 已提交
344 345 346
	if (ctx->suspended)
		return;

347 348 349 350
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

351 352 353 354 355 356 357 358
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
359 360
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
411 412

	/* setup horizontal and vertical display size. */
413 414 415 416
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
417
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
418

419 420 421 422
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
423 424
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
425

426
	if (ctx->driver_data->has_clksel)
427 428
		val |= VIDCON0_CLKSEL_LCD;

429 430 431
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
432 433 434 435

	writel(val, ctx->regs + VIDCON0);
}

436
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
437
{
438
	struct fimd_context *ctx = crtc->ctx;
439 440
	u32 val;

441 442 443
	if (ctx->suspended)
		return -EPERM;

444 445 446 447 448
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

449 450 451 452 453 454 455 456 457 458 459 460
		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}
461 462 463 464 465 466 467

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

468
static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
469
{
470
	struct fimd_context *ctx = crtc->ctx;
471 472
	u32 val;

473 474 475
	if (ctx->suspended)
		return;

476 477 478 479 480
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

481 482 483 484 485 486 487
		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

488 489 490 491
		writel(val, ctx->regs + VIDINTCON0);
	}
}

492
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
493
{
494
	struct exynos_drm_plane *plane = &ctx->planes[win];
495 496 497 498
	unsigned long val;

	val = WINCONx_ENWIN;

499 500 501 502 503
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
504 505
		if (plane->pixel_format == DRM_FORMAT_ARGB8888)
			plane->pixel_format = DRM_FORMAT_XRGB8888;
506 507
	}

508
	switch (plane->pixel_format) {
509
	case DRM_FORMAT_C8:
510 511 512 513
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
514 515 516 517 518 519
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
520 521 522 523
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
524
	case DRM_FORMAT_XRGB8888:
525 526 527 528
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
529 530
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
531 532 533 534 535 536 537 538 539 540 541 542 543
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

544
	DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
545

546 547 548
	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
549 550
	 * switching which is based on plane size is not recommended as
	 * plane size varies alot towards the end of the screen and rapid
551 552 553
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

554
	if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
555 556 557 558
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

559
	writel(val, ctx->regs + WINCON(win));
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
578 579
}

580
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
581 582 583 584 585 586 587 588 589 590 591 592
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

593 594 595 596 597 598 599
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
600
				    unsigned int win, bool protect)
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

620
static void fimd_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
621
{
622
	struct fimd_context *ctx = crtc->ctx;
623 624 625 626
	struct exynos_drm_plane *plane;
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
627

I
Inki Dae 已提交
628 629 630
	if (ctx->suspended)
		return;

631
	if (win < 0 || win >= WINDOWS_NR)
632 633
		return;

634
	plane = &ctx->planes[win];
635

636 637
	/* If suspended, enable this on resume */
	if (ctx->suspended) {
638
		plane->resume = true;
639 640 641
		return;
	}

642
	/*
643
	 * SHADOWCON/PRTCON register is used for enabling timing.
644 645 646 647 648 649 650 651 652
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
653
	fimd_shadow_protect_win(ctx, win, true);
654

655

656 657
	offset = plane->src_x * (plane->bpp >> 3);
	offset += plane->src_y * plane->pitch;
658

659
	/* buffer start address */
660 661
	dma_addr = plane->dma_addr[0] + offset;
	val = (unsigned long)dma_addr;
662 663 664
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
665
	size = plane->pitch * plane->crtc_height;
666
	val = (unsigned long)(dma_addr + size);
667 668 669
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
670
			(unsigned long)dma_addr, val, size);
671
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
672
			plane->crtc_width, plane->crtc_height);
673 674

	/* buffer size */
675
	buf_offsize = plane->pitch - (plane->crtc_width * (plane->bpp >> 3));
676 677 678 679 680
	line_size = plane->crtc_width * (plane->bpp >> 3);
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
681 682 683
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
684 685 686 687
	val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
		VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
688 689
	writel(val, ctx->regs + VIDOSD_A(win));

690
	last_x = plane->crtc_x + plane->crtc_width;
691 692
	if (last_x)
		last_x--;
693
	last_y = plane->crtc_y + plane->crtc_height;
694 695 696
	if (last_y)
		last_y--;

697 698 699
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

700 701
	writel(val, ctx->regs + VIDOSD_B(win));

702
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
703
			plane->crtc_x, plane->crtc_y, last_x, last_y);
704 705 706 707 708

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
709
			offset = VIDOSD_C(win);
710
		val = plane->crtc_width * plane->crtc_height;
711 712 713 714 715
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

716
	fimd_win_set_pixfmt(ctx, win);
717 718 719

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
720
		fimd_win_set_colkey(ctx, win);
721

722
	fimd_enable_video_output(ctx, win, true);
723

724 725
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
726

727 728 729
	/* Enable DMA channel and unprotect windows */
	fimd_shadow_protect_win(ctx, win, false);

730
	plane->enabled = true;
731 732 733

	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
734 735
}

736
static void fimd_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
737
{
738
	struct fimd_context *ctx = crtc->ctx;
739
	struct exynos_drm_plane *plane;
740

741
	if (win < 0 || win >= WINDOWS_NR)
742 743
		return;

744
	plane = &ctx->planes[win];
745

746 747
	if (ctx->suspended) {
		/* do not resume this window*/
748
		plane->resume = false;
749 750 751
		return;
	}

752
	/* protect windows */
753
	fimd_shadow_protect_win(ctx, win, true);
754

755
	fimd_enable_video_output(ctx, win, false);
756

757 758
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
759

760
	/* unprotect windows */
761
	fimd_shadow_protect_win(ctx, win, false);
762

763
	plane->enabled = false;
764 765
}

766
static void fimd_window_suspend(struct fimd_context *ctx)
767
{
768
	struct exynos_drm_plane *plane;
769 770 771
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
772 773 774
		plane = &ctx->planes[i];
		plane->resume = plane->enabled;
		if (plane->enabled)
775
			fimd_win_disable(ctx->crtc, i);
776 777 778
	}
}

779
static void fimd_window_resume(struct fimd_context *ctx)
780
{
781
	struct exynos_drm_plane *plane;
782 783 784
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
785 786 787
		plane = &ctx->planes[i];
		plane->enabled = plane->resume;
		plane->resume = false;
788 789 790
	}
}

791
static void fimd_apply(struct fimd_context *ctx)
792
{
793
	struct exynos_drm_plane *plane;
794 795 796
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
797 798
		plane = &ctx->planes[i];
		if (plane->enabled)
799
			fimd_win_commit(ctx->crtc, i);
800
		else
801
			fimd_win_disable(ctx->crtc, i);
802 803
	}

804
	fimd_commit(ctx->crtc);
805 806
}

807
static int fimd_poweron(struct fimd_context *ctx)
808 809 810 811 812 813 814 815
{
	int ret;

	if (!ctx->suspended)
		return 0;

	ctx->suspended = false;

816 817
	pm_runtime_get_sync(ctx->dev);

818 819 820 821 822 823 824 825 826 827 828 829 830 831
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		goto bus_clk_err;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		goto lcd_clk_err;
	}

	/* if vblank was enabled status, enable it again. */
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
832
		ret = fimd_enable_vblank(ctx->crtc);
833 834 835 836 837 838
		if (ret) {
			DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
			goto enable_vblank_err;
		}
	}

839
	fimd_window_resume(ctx);
840

841
	fimd_apply(ctx);
842 843 844 845 846 847 848 849 850 851 852 853

	return 0;

enable_vblank_err:
	clk_disable_unprepare(ctx->lcd_clk);
lcd_clk_err:
	clk_disable_unprepare(ctx->bus_clk);
bus_clk_err:
	ctx->suspended = true;
	return ret;
}

854
static int fimd_poweroff(struct fimd_context *ctx)
855 856 857 858 859 860 861 862 863
{
	if (ctx->suspended)
		return 0;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
864
	fimd_window_suspend(ctx);
865 866 867 868

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

869 870
	pm_runtime_put_sync(ctx->dev);

871 872 873 874
	ctx->suspended = true;
	return 0;
}

875
static void fimd_dpms(struct exynos_drm_crtc *crtc, int mode)
876
{
877
	DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
878 879 880

	switch (mode) {
	case DRM_MODE_DPMS_ON:
881
		fimd_poweron(crtc->ctx);
882 883 884 885
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
886
		fimd_poweroff(crtc->ctx);
887 888 889 890 891 892 893
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
}

894 895
static void fimd_trigger(struct device *dev)
{
896
	struct fimd_context *ctx = dev_get_drvdata(dev);
897 898 899 900
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

901
	 /*
902 903 904
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
905 906 907
	if (atomic_read(&ctx->triggering))
		return;

908
	/* Enters triggering mode */
909 910 911 912 913
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
914 915 916 917 918 919 920

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
921 922
}

923
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
924
{
925
	struct fimd_context *ctx = crtc->ctx;
926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
943

944
	if (test_bit(0, &ctx->irq_flags))
945
		drm_handle_vblank(ctx->drm_dev, ctx->pipe);
946 947
}

948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	/*
	 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
	 * clock. On these SoCs the bootloader may enable it but any
	 * power domain off/on will reset it to disable state.
	 */
	if (ctx->driver_data != &exynos5_fimd_driver_data)
		return;

	val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
	writel(DP_MIE_CLK_DP_ENABLE, ctx->regs + DP_MIE_CLKCON);
}

965
static struct exynos_drm_crtc_ops fimd_crtc_ops = {
966
	.dpms = fimd_dpms,
967
	.mode_fixup = fimd_mode_fixup,
968 969 970 971 972 973
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
	.win_commit = fimd_win_commit,
	.win_disable = fimd_win_disable,
974
	.te_handler = fimd_te_handler,
975
	.clock_enable = fimd_dp_clock_enable,
976 977 978 979 980
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
981
	u32 val, clear_bit;
982 983 984

	val = readl(ctx->regs + VIDINTCON1);

985 986 987
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
988

989
	/* check the crtc is detached already from encoder */
990
	if (ctx->pipe < 0 || !ctx->drm_dev)
991
		goto out;
I
Inki Dae 已提交
992

993
	if (ctx->i80_if) {
994 995
		exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);

996
		/* Exits triggering mode */
997 998
		atomic_set(&ctx->triggering, 0);
	} else {
999 1000 1001
		drm_handle_vblank(ctx->drm_dev, ctx->pipe);
		exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);

1002 1003 1004 1005 1006
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
1007
	}
1008

1009
out:
1010 1011 1012
	return IRQ_HANDLED;
}

1013
static int fimd_bind(struct device *dev, struct device *master, void *data)
1014
{
1015
	struct fimd_context *ctx = dev_get_drvdata(dev);
1016
	struct drm_device *drm_dev = data;
1017
	struct exynos_drm_private *priv = drm_dev->dev_private;
1018 1019
	struct exynos_drm_plane *exynos_plane;
	enum drm_plane_type type;
1020 1021
	unsigned int zpos;
	int ret;
1022

1023 1024
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
1025

1026 1027 1028 1029
	for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
		type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
						DRM_PLANE_TYPE_OVERLAY;
		ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
1030
					1 << ctx->pipe, type, zpos);
1031 1032 1033 1034 1035 1036 1037
		if (ret)
			return ret;
	}

	exynos_plane = &ctx->planes[ctx->default_win];
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
1038
					   &fimd_crtc_ops, ctx);
1039 1040
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
1041

1042 1043 1044
	if (ctx->display)
		exynos_drm_create_enc_conn(drm_dev, ctx->display);

1045 1046 1047 1048
	ret = fimd_iommu_attach_devices(ctx, drm_dev);
	if (ret)
		return ret;

1049 1050 1051 1052 1053 1054 1055
	return 0;

}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1056
	struct fimd_context *ctx = dev_get_drvdata(dev);
1057

1058
	fimd_dpms(ctx->crtc, DRM_MODE_DPMS_OFF);
1059

1060 1061
	fimd_iommu_detach_devices(ctx);

1062
	if (ctx->display)
1063
		exynos_dpi_remove(ctx->display);
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1074
	struct fimd_context *ctx;
1075
	struct device_node *i80_if_timings;
1076
	struct resource *res;
1077
	int ret;
1078

1079 1080
	if (!dev->of_node)
		return -ENODEV;
1081

1082
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1083 1084 1085 1086
	if (!ctx)
		return -ENOMEM;

	ret = exynos_drm_component_add(dev, EXYNOS_DEVICE_TYPE_CRTC,
1087
				       EXYNOS_DISPLAY_TYPE_LCD);
1088 1089
	if (ret)
		return ret;
1090

1091
	ctx->dev = dev;
1092
	ctx->suspended = true;
1093
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1094

1095 1096 1097 1098
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1099

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1138 1139 1140
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1141 1142
		ret = PTR_ERR(ctx->bus_clk);
		goto err_del_component;
1143 1144 1145 1146 1147
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1148 1149
		ret = PTR_ERR(ctx->lcd_clk);
		goto err_del_component;
1150
	}
1151 1152 1153

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1154
	ctx->regs = devm_ioremap_resource(dev, res);
1155 1156 1157 1158
	if (IS_ERR(ctx->regs)) {
		ret = PTR_ERR(ctx->regs);
		goto err_del_component;
	}
1159

1160 1161
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1162 1163
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1164 1165
		ret = -ENXIO;
		goto err_del_component;
1166 1167
	}

1168
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1169 1170
							0, "drm_fimd", ctx);
	if (ret) {
1171
		dev_err(dev, "irq request failed.\n");
1172
		goto err_del_component;
1173 1174
	}

1175
	init_waitqueue_head(&ctx->wait_vsync_queue);
1176
	atomic_set(&ctx->wait_vsync_event, 0);
1177

1178
	platform_set_drvdata(pdev, ctx);
1179

1180
	ctx->display = exynos_dpi_probe(dev);
1181 1182 1183 1184
	if (IS_ERR(ctx->display)) {
		ret = PTR_ERR(ctx->display);
		goto err_del_component;
	}
1185

1186
	pm_runtime_enable(dev);
1187

1188
	ret = component_add(dev, &fimd_component_ops);
1189 1190 1191 1192 1193 1194
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1195
	pm_runtime_disable(dev);
1196 1197

err_del_component:
1198
	exynos_drm_component_del(dev, EXYNOS_DEVICE_TYPE_CRTC);
1199
	return ret;
1200
}
1201

1202 1203
static int fimd_remove(struct platform_device *pdev)
{
1204
	pm_runtime_disable(&pdev->dev);
1205

1206 1207 1208
	component_del(&pdev->dev, &fimd_component_ops);
	exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);

1209
	return 0;
I
Inki Dae 已提交
1210 1211
}

1212
struct platform_driver fimd_driver = {
1213
	.probe		= fimd_probe,
1214
	.remove		= fimd_remove,
1215 1216 1217
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1218
		.of_match_table = fimd_driver_dt_match,
1219 1220
	},
};