exynos_drm_fimd.c 24.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22

23
#include <video/of_display_timing.h>
24
#include <video/of_videomode.h>
25
#include <video/samsung_fimd.h>
26 27 28 29 30
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
31
#include "exynos_drm_iommu.h"
32 33

/*
34
 * FIMD stands for Fully Interactive Mobile Display and
35 36 37 38 39
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

40 41
#define FIMD_DEFAULT_FRAMERATE 60

42 43 44
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
45 46 47 48 49 50
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
51 52 53 54 55 56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
58
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
59
/* color key value register for hardware window 1 ~ 4. */
60
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
61 62 63 64

/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

65
#define get_fimd_manager(mgr)	platform_get_drvdata(to_platform_device(dev))
66

67 68
struct fimd_driver_data {
	unsigned int timing_base;
69 70

	unsigned int has_shadowcon:1;
71
	unsigned int has_clksel:1;
72
	unsigned int has_limited_fmt:1;
73 74
};

75 76 77
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
78
	.has_limited_fmt = 1,
79 80
};

81
static struct fimd_driver_data exynos4_fimd_driver_data = {
82
	.timing_base = 0x0,
83
	.has_shadowcon = 1,
84 85
};

86
static struct fimd_driver_data exynos5_fimd_driver_data = {
87
	.timing_base = 0x20000,
88
	.has_shadowcon = 1,
89 90
};

91 92 93
struct fimd_win_data {
	unsigned int		offset_x;
	unsigned int		offset_y;
94 95 96 97
	unsigned int		ovl_width;
	unsigned int		ovl_height;
	unsigned int		fb_width;
	unsigned int		fb_height;
98
	unsigned int		bpp;
99
	unsigned int		pixel_format;
I
Inki Dae 已提交
100
	dma_addr_t		dma_addr;
101 102
	unsigned int		buf_offsize;
	unsigned int		line_size;	/* bytes */
103
	bool			enabled;
104
	bool			resume;
105 106 107
};

struct fimd_context {
108
	struct device			*dev;
109
	struct drm_device		*drm_dev;
110 111 112
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
113
	struct drm_display_mode		mode;
114 115 116 117
	struct fimd_win_data		win_data[WINDOWS_NR];
	unsigned int			default_win;
	unsigned long			irq_flags;
	u32				vidcon1;
118
	bool				suspended;
119
	int				pipe;
120 121
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
122

123
	struct exynos_drm_panel_info panel;
124
	struct fimd_driver_data *driver_data;
125 126
};

127
static const struct of_device_id fimd_driver_dt_match[] = {
128 129
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
130
	{ .compatible = "samsung,exynos4210-fimd",
131
	  .data = &exynos4_fimd_driver_data },
132
	{ .compatible = "samsung,exynos5250-fimd",
133 134 135 136
	  .data = &exynos5_fimd_driver_data },
	{},
};

137 138 139
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
140 141 142
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

143
	return (struct fimd_driver_data *)of_id->data;
144 145
}

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}


static void fimd_clear_channel(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	int win, ch_enabled = 0;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
		u32 val = readl(ctx->regs + SHADOWCON);
		if (val & SHADOWCON_CHx_ENABLE(win)) {
			val &= ~SHADOWCON_CHx_ENABLE(win);
			writel(val, ctx->regs + SHADOWCON);
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
	if (ch_enabled)
		fimd_wait_for_vblank(mgr);
}

188
static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
189
			struct drm_device *drm_dev, int pipe)
190
{
191
	struct fimd_context *ctx = mgr->ctx;
192 193

	ctx->drm_dev = drm_dev;
194
	ctx->pipe = pipe;
195

196 197 198 199 200 201 202 203 204
	/*
	 * enable drm irq mode.
	 * - with irq_enabled = true, we can use the vblank feature.
	 *
	 * P.S. note that we wouldn't use drm irq handler but
	 *	just specific driver own one instead because
	 *	drm framework supports only one irq handler.
	 */
	drm_dev->irq_enabled = true;
205

206 207 208 209 210 211
	/*
	 * with vblank_disable_allowed = true, vblank interrupt will be disabled
	 * by drm timer once a current process gives up ownership of
	 * vblank event.(after drm_vblank_put function is called)
	 */
	drm_dev->vblank_disable_allowed = true;
212

213
	/* attach this sub driver to iommu mapping if supported. */
214 215 216 217 218 219
	if (is_drm_iommu_supported(ctx->drm_dev)) {
		/*
		 * If any channel is already active, iommu will throw
		 * a PAGE FAULT when enabled. So clear any channel if enabled.
		 */
		fimd_clear_channel(mgr);
220
		drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
221
	}
222

223
	return 0;
224 225
}

226
static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
227
{
228
	struct fimd_context *ctx = mgr->ctx;
229

230 231 232
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(ctx->drm_dev))
		drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
233 234
}

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	if (adjusted_mode->vrefresh == 0)
		adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;

	return true;
}

static void fimd_mode_set(struct exynos_drm_manager *mgr,
		const struct drm_display_mode *in_mode)
{
	struct fimd_context *ctx = mgr->ctx;

	drm_mode_copy(&ctx->mode, in_mode);
}

265
static void fimd_commit(struct exynos_drm_manager *mgr)
266
{
267
	struct fimd_context *ctx = mgr->ctx;
268
	struct drm_display_mode *mode = &ctx->mode;
269
	struct fimd_driver_data *driver_data;
270
	u32 val, clkdiv, vidcon1;
271
	int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
272

273
	driver_data = ctx->driver_data;
I
Inki Dae 已提交
274 275 276
	if (ctx->suspended)
		return;

277 278 279 280
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

281 282 283 284 285 286 287
	/* setup polarity values */
	vidcon1 = ctx->vidcon1;
	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
		vidcon1 |= VIDCON1_INV_VSYNC;
	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
		vidcon1 |= VIDCON1_INV_HSYNC;
	writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
288 289

	/* setup vertical timing values. */
290
	vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
291 292
	vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
	vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
293 294 295 296

	val = VIDTCON0_VBPD(vbpd - 1) |
		VIDTCON0_VFPD(vfpd - 1) |
		VIDTCON0_VSPW(vsync_len - 1);
297
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
298 299

	/* setup horizontal timing values.  */
300
	hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
301 302
	hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
	hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
303 304 305 306

	val = VIDTCON1_HBPD(hbpd - 1) |
		VIDTCON1_HFPD(hfpd - 1) |
		VIDTCON1_HSPW(hsync_len - 1);
307
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
308 309

	/* setup horizontal and vertical display size. */
310 311 312 313
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
314
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
315

316 317 318 319 320
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
	val = VIDCON0_ENVID | VIDCON0_ENVID_F;
321

322
	if (ctx->driver_data->has_clksel)
323 324
		val |= VIDCON0_CLKSEL_LCD;

325 326 327
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
328 329 330 331

	writel(val, ctx->regs + VIDCON0);
}

332
static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
333
{
334
	struct fimd_context *ctx = mgr->ctx;
335 336
	u32 val;

337 338 339
	if (ctx->suspended)
		return -EPERM;

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;
		val |= VIDINTCON0_INT_FRAME;

		val &= ~VIDINTCON0_FRAMESEL0_MASK;
		val |= VIDINTCON0_FRAMESEL0_VSYNC;
		val &= ~VIDINTCON0_FRAMESEL1_MASK;
		val |= VIDINTCON0_FRAMESEL1_NONE;

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

357
static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
358
{
359
	struct fimd_context *ctx = mgr->ctx;
360 361
	u32 val;

362 363 364
	if (ctx->suspended)
		return;

365 366 367 368 369 370 371 372 373 374
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_FRAME;
		val &= ~VIDINTCON0_INT_ENABLE;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

375 376
static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
			struct exynos_drm_overlay *overlay)
377
{
378
	struct fimd_context *ctx = mgr->ctx;
379
	struct fimd_win_data *win_data;
380
	int win;
381
	unsigned long offset;
382 383

	if (!overlay) {
384
		DRM_ERROR("overlay is NULL\n");
385 386 387
		return;
	}

388 389 390 391
	win = overlay->zpos;
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

392
	if (win < 0 || win >= WINDOWS_NR)
393 394
		return;

395 396 397 398 399
	offset = overlay->fb_x * (overlay->bpp >> 3);
	offset += overlay->fb_y * overlay->pitch;

	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);

400
	win_data = &ctx->win_data[win];
401

402 403 404 405 406 407
	win_data->offset_x = overlay->crtc_x;
	win_data->offset_y = overlay->crtc_y;
	win_data->ovl_width = overlay->crtc_width;
	win_data->ovl_height = overlay->crtc_height;
	win_data->fb_width = overlay->fb_width;
	win_data->fb_height = overlay->fb_height;
S
Seung-Woo Kim 已提交
408
	win_data->dma_addr = overlay->dma_addr[0] + offset;
409
	win_data->bpp = overlay->bpp;
410
	win_data->pixel_format = overlay->pixel_format;
411 412 413 414 415 416 417 418
	win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
				(overlay->bpp >> 3);
	win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);

	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
			win_data->offset_x, win_data->offset_y);
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
419
	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
420 421
	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
			overlay->fb_width, overlay->crtc_width);
422 423
}

424
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
425 426 427 428 429 430
{
	struct fimd_win_data *win_data = &ctx->win_data[win];
	unsigned long val;

	val = WINCONx_ENWIN;

431 432 433 434 435 436 437 438 439
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
		if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
			win_data->pixel_format = DRM_FORMAT_XRGB8888;
	}

440 441
	switch (win_data->pixel_format) {
	case DRM_FORMAT_C8:
442 443 444 445
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
446 447 448 449 450 451
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
452 453 454 455
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
456
	case DRM_FORMAT_XRGB8888:
457 458 459 460
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
461 462
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);

	writel(val, ctx->regs + WINCON(win));
}

481
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
482 483 484 485 486 487 488 489 490 491 492 493
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
							int win, bool protect)
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

521
static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
522
{
523
	struct fimd_context *ctx = mgr->ctx;
524
	struct fimd_win_data *win_data;
525
	int win = zpos;
526
	unsigned long val, alpha, size;
527 528
	unsigned int last_x;
	unsigned int last_y;
529

I
Inki Dae 已提交
530 531 532
	if (ctx->suspended)
		return;

533 534 535
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

536
	if (win < 0 || win >= WINDOWS_NR)
537 538 539 540
		return;

	win_data = &ctx->win_data[win];

541 542 543 544 545 546
	/* If suspended, enable this on resume */
	if (ctx->suspended) {
		win_data->resume = true;
		return;
	}

547
	/*
548
	 * SHADOWCON/PRTCON register is used for enabling timing.
549 550 551 552 553 554 555 556 557
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
558
	fimd_shadow_protect_win(ctx, win, true);
559 560

	/* buffer start address */
I
Inki Dae 已提交
561
	val = (unsigned long)win_data->dma_addr;
562 563 564
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
565
	size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
I
Inki Dae 已提交
566
	val = (unsigned long)(win_data->dma_addr + size);
567 568 569
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
I
Inki Dae 已提交
570
			(unsigned long)win_data->dma_addr, val, size);
571 572
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
573 574 575

	/* buffer size */
	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
576 577 578
		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
579 580 581 582
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
583 584 585
		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
586 587
	writel(val, ctx->regs + VIDOSD_A(win));

588 589 590 591 592 593 594
	last_x = win_data->offset_x + win_data->ovl_width;
	if (last_x)
		last_x--;
	last_y = win_data->offset_y + win_data->ovl_height;
	if (last_y)
		last_y--;

595 596 597
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

598 599
	writel(val, ctx->regs + VIDOSD_B(win));

600
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
601
			win_data->offset_x, win_data->offset_y, last_x, last_y);
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		alpha = VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(alpha, ctx->regs + VIDOSD_C(win));
	}

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
617
			offset = VIDOSD_C(win);
618
		val = win_data->ovl_width * win_data->ovl_height;
619 620 621 622 623
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

624
	fimd_win_set_pixfmt(ctx, win);
625 626 627

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
628
		fimd_win_set_colkey(ctx, win);
629

630 631 632 633 634
	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val |= WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

635
	/* Enable DMA channel and unprotect windows */
636 637 638 639 640 641 642
	fimd_shadow_protect_win(ctx, win, false);

	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val |= SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}
643 644

	win_data->enabled = true;
645 646
}

647
static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
648
{
649
	struct fimd_context *ctx = mgr->ctx;
650
	struct fimd_win_data *win_data;
651
	int win = zpos;
652 653
	u32 val;

654 655 656
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

657
	if (win < 0 || win >= WINDOWS_NR)
658 659
		return;

660 661
	win_data = &ctx->win_data[win];

662 663 664 665 666 667
	if (ctx->suspended) {
		/* do not resume this window*/
		win_data->resume = false;
		return;
	}

668
	/* protect windows */
669
	fimd_shadow_protect_win(ctx, win, true);
670 671 672 673 674 675 676

	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val &= ~WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

	/* unprotect windows */
677 678 679 680 681 682 683
	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val &= ~SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}

	fimd_shadow_protect_win(ctx, win, false);
684 685

	win_data->enabled = false;
686 687
}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static void fimd_clear_win(struct fimd_context *ctx, int win)
{
	writel(0, ctx->regs + WINCON(win));
	writel(0, ctx->regs + VIDOSD_A(win));
	writel(0, ctx->regs + VIDOSD_B(win));
	writel(0, ctx->regs + VIDOSD_C(win));

	if (win == 1 || win == 2)
		writel(0, ctx->regs + VIDOSD_D(win));

	fimd_shadow_protect_win(ctx, win, false);
}

static void fimd_window_suspend(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->resume = win_data->enabled;
		if (win_data->enabled)
			fimd_win_disable(mgr, i);
	}
	fimd_wait_for_vblank(mgr);
}

static void fimd_window_resume(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->enabled = win_data->resume;
		win_data->resume = false;
	}
}

static void fimd_apply(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		if (win_data->enabled)
			fimd_win_commit(mgr, i);
	}

	fimd_commit(mgr);
}

static int fimd_poweron(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	int ret;

	if (!ctx->suspended)
		return 0;

	ctx->suspended = false;

754 755
	pm_runtime_get_sync(ctx->dev);

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		goto bus_clk_err;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		goto lcd_clk_err;
	}

	/* if vblank was enabled status, enable it again. */
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		ret = fimd_enable_vblank(mgr);
		if (ret) {
			DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
			goto enable_vblank_err;
		}
	}

	fimd_window_resume(mgr);

	fimd_apply(mgr);

	return 0;

enable_vblank_err:
	clk_disable_unprepare(ctx->lcd_clk);
lcd_clk_err:
	clk_disable_unprepare(ctx->bus_clk);
bus_clk_err:
	ctx->suspended = true;
	return ret;
}

static int fimd_poweroff(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;

	if (ctx->suspended)
		return 0;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
	fimd_window_suspend(mgr);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

809 810
	pm_runtime_put_sync(ctx->dev);

811 812 813 814
	ctx->suspended = true;
	return 0;
}

815 816
static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
{
817
	DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
818 819 820

	switch (mode) {
	case DRM_MODE_DPMS_ON:
821
		fimd_poweron(mgr);
822 823 824 825
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
826
		fimd_poweroff(mgr);
827 828 829 830 831 832 833
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
}

834
static struct exynos_drm_manager_ops fimd_manager_ops = {
835
	.initialize = fimd_mgr_initialize,
836
	.remove = fimd_mgr_remove,
837
	.dpms = fimd_dpms,
838 839
	.mode_fixup = fimd_mode_fixup,
	.mode_set = fimd_mode_set,
840 841 842 843 844 845 846
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
	.win_mode_set = fimd_win_mode_set,
	.win_commit = fimd_win_commit,
	.win_disable = fimd_win_disable,
847 848
};

849
static struct exynos_drm_manager fimd_manager = {
850 851
	.type = EXYNOS_DISPLAY_TYPE_LCD,
	.ops = &fimd_manager_ops,
852 853
};

854 855 856 857 858 859 860 861 862 863 864
static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
	u32 val;

	val = readl(ctx->regs + VIDINTCON1);

	if (val & VIDINTCON1_INT_FRAME)
		/* VSYNC interrupt */
		writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);

865
	/* check the crtc is detached already from encoder */
866
	if (ctx->pipe < 0 || !ctx->drm_dev)
867
		goto out;
I
Inki Dae 已提交
868

869 870
	drm_handle_vblank(ctx->drm_dev, ctx->pipe);
	exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
871

872 873 874
	/* set wait vsync event to zero and wake up queue. */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
875
		wake_up(&ctx->wait_vsync_queue);
876
	}
877
out:
878 879 880
	return IRQ_HANDLED;
}

881 882 883 884 885 886 887
static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct fimd_context *ctx;
	struct resource *res;
	int win;
	int ret = -EINVAL;
888

889 890 891
	if (!dev->of_node)
		return -ENODEV;

892
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
893 894 895
	if (!ctx)
		return -ENOMEM;

896
	ctx->dev = dev;
897
	ctx->suspended = true;
898

899 900 901 902
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
903

904 905 906 907 908 909 910 911 912 913 914
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
		return PTR_ERR(ctx->bus_clk);
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
		return PTR_ERR(ctx->lcd_clk);
	}
915 916 917

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

918
	ctx->regs = devm_ioremap_resource(dev, res);
919 920
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
921

922
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
923 924
	if (!res) {
		dev_err(dev, "irq request failed.\n");
925
		return -ENXIO;
926 927
	}

928
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
929 930
							0, "drm_fimd", ctx);
	if (ret) {
931
		dev_err(dev, "irq request failed.\n");
932
		return ret;
933 934
	}

935
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
936
	init_waitqueue_head(&ctx->wait_vsync_queue);
937
	atomic_set(&ctx->wait_vsync_event, 0);
938

939
	platform_set_drvdata(pdev, &fimd_manager);
940

941 942 943
	fimd_manager.ctx = ctx;
	exynos_drm_manager_register(&fimd_manager);

944 945
	exynos_dpi_probe(ctx->dev);

946 947 948 949 950
	pm_runtime_enable(dev);

	for (win = 0; win < WINDOWS_NR; win++)
		fimd_clear_win(ctx, win);

951 952 953
	return 0;
}

954
static int fimd_remove(struct platform_device *pdev)
955
{
956
	struct exynos_drm_manager *mgr = platform_get_drvdata(pdev);
957

958 959
	exynos_dpi_remove(&pdev->dev);

960
	exynos_drm_manager_unregister(&fimd_manager);
961

962
	fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
963

964
	pm_runtime_disable(&pdev->dev);
965 966

	return 0;
I
Inki Dae 已提交
967 968
}

969
struct platform_driver fimd_driver = {
970
	.probe		= fimd_probe,
971
	.remove		= fimd_remove,
972 973 974
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
975
		.of_match_table = fimd_driver_dt_match,
976 977
	},
};