exynos_drm_fimd.c 28.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31 32 33
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_plane.h"
35
#include "exynos_drm_iommu.h"
36 37

/*
38
 * FIMD stands for Fully Interactive Mobile Display and
39 40 41 42 43
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

44
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
45

46 47 48
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
49 50 51 52 53 54
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
55 56
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

57 58 59
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

60
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
61
#define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
62 63 64 65
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
66
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
67
/* color key value register for hardware window 1 ~ 4. */
68
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
69

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

88 89
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5
90
#define CURSOR_WIN	4
91

92 93
struct fimd_driver_data {
	unsigned int timing_base;
94 95 96
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
97 98

	unsigned int has_shadowcon:1;
99
	unsigned int has_clksel:1;
100
	unsigned int has_limited_fmt:1;
101
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
102
	unsigned int has_vtsel:1;
103 104
};

105 106 107
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
108
	.has_limited_fmt = 1,
109 110
};

111 112 113 114 115 116 117 118
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

119
static struct fimd_driver_data exynos4_fimd_driver_data = {
120
	.timing_base = 0x0,
121 122 123
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
124
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
125
	.has_vtsel = 1,
126 127
};

128 129 130 131 132 133 134
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
135
	.has_vtsel = 1,
136 137
};

138
static struct fimd_driver_data exynos5_fimd_driver_data = {
139
	.timing_base = 0x20000,
140 141 142
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
143
	.has_shadowcon = 1,
144
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
145
	.has_vtsel = 1,
146 147
};

148
struct fimd_context {
149
	struct device			*dev;
150
	struct drm_device		*drm_dev;
151
	struct exynos_drm_crtc		*crtc;
152
	struct exynos_drm_plane		planes[WINDOWS_NR];
153 154 155
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
156
	struct regmap			*sysreg;
157
	unsigned long			irq_flags;
158
	u32				vidcon0;
159
	u32				vidcon1;
160 161 162
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
163
	bool				suspended;
164
	int				pipe;
165 166
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
167 168
	atomic_t			win_updated;
	atomic_t			triggering;
169

170
	struct exynos_drm_panel_info panel;
171
	struct fimd_driver_data *driver_data;
172
	struct drm_encoder *encoder;
173 174
};

175
static const struct of_device_id fimd_driver_dt_match[] = {
176 177
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
178 179
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
180
	{ .compatible = "samsung,exynos4210-fimd",
181
	  .data = &exynos4_fimd_driver_data },
182 183
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
184
	{ .compatible = "samsung,exynos5250-fimd",
185 186 187
	  .data = &exynos5_fimd_driver_data },
	{},
};
188
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
189

190 191 192 193 194 195 196 197
static const uint32_t fimd_formats[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

198 199 200
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
201 202 203
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

204
	return (struct fimd_driver_data *)of_id->data;
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

263
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
264
{
265
	struct fimd_context *ctx = crtc->ctx;
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

282
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
283 284 285 286 287 288 289 290 291 292 293 294
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

295 296
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
297 298 299 300 301 302 303 304 305 306 307 308
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

309
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
310
{
311
	struct fimd_context *ctx = crtc->ctx;
312
	unsigned int win, ch_enabled = 0;
313 314 315

	DRM_DEBUG_KMS("%s\n", __FILE__);

316 317 318 319 320 321
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

322 323
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
324 325 326
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
327
			fimd_enable_video_output(ctx, win, false);
328

329 330 331 332
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

333 334 335 336 337
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
338
	if (ch_enabled) {
339 340 341 342 343
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
344

345
		fimd_enable_vblank(ctx->crtc);
346
		fimd_wait_for_vblank(ctx->crtc);
347 348 349 350
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
351
	}
352 353 354 355 356

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
357 358
}

359 360 361 362 363 364
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

365 366 367 368 369 370 371 372
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

373 374 375 376 377 378
	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

379
static void fimd_commit(struct exynos_drm_crtc *crtc)
380
{
381
	struct fimd_context *ctx = crtc->ctx;
382
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
383 384 385
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
386

I
Inki Dae 已提交
387 388 389
	if (ctx->suspended)
		return;

390 391 392 393
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

394 395 396 397 398 399 400 401
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
402 403
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
454 455

	/* setup horizontal and vertical display size. */
456 457 458 459
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
460
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
461

462 463 464 465
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
466 467
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
468

469
	if (ctx->driver_data->has_clksel)
470 471
		val |= VIDCON0_CLKSEL_LCD;

472 473 474
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
475 476 477 478 479

	writel(val, ctx->regs + VIDCON0);
}


480 481
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
				struct drm_framebuffer *fb)
482 483 484 485 486
{
	unsigned long val;

	val = WINCONx_ENWIN;

487 488 489 490 491
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
492 493
		if (fb->pixel_format == DRM_FORMAT_ARGB8888)
			fb->pixel_format = DRM_FORMAT_XRGB8888;
494 495
	}

496
	switch (fb->pixel_format) {
497
	case DRM_FORMAT_C8:
498 499 500 501
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
502 503 504 505 506 507
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
508 509 510 511
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
512
	case DRM_FORMAT_XRGB8888:
513 514 515 516
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
517 518
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
519 520 521 522 523 524 525 526 527 528 529 530 531
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

532
	DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
533

534 535 536
	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
537 538
	 * switching which is based on plane size is not recommended as
	 * plane size varies alot towards the end of the screen and rapid
539 540 541
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

542
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
543 544 545 546
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

547
	writel(val, ctx->regs + WINCON(win));
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
566 567
}

568
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
569 570 571 572 573 574 575 576 577 578 579 580
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

581 582 583 584 585 586 587
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
588
				    unsigned int win, bool protect)
589 590 591
{
	u32 reg, bits, val;

592 593 594 595 596 597 598 599 600 601
	/*
	 * SHADOWCON/PRTCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
static void fimd_atomic_begin(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
{
	struct fimd_context *ctx = crtc->ctx;

	if (ctx->suspended)
		return;

	fimd_shadow_protect_win(ctx, plane->zpos, true);
}

static void fimd_atomic_flush(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
{
	struct fimd_context *ctx = crtc->ctx;

	if (ctx->suspended)
		return;

	fimd_shadow_protect_win(ctx, plane->zpos, false);
}

640 641
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
642
{
643
	struct fimd_context *ctx = crtc->ctx;
644
	struct drm_plane_state *state = plane->base.state;
645 646 647
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
648
	unsigned int win = plane->zpos;
649 650
	unsigned int bpp = state->fb->bits_per_pixel >> 3;
	unsigned int pitch = state->fb->pitches[0];
651

I
Inki Dae 已提交
652 653 654
	if (ctx->suspended)
		return;

655 656
	offset = plane->src_x * bpp;
	offset += plane->src_y * pitch;
657

658
	/* buffer start address */
659 660
	dma_addr = plane->dma_addr[0] + offset;
	val = (unsigned long)dma_addr;
661 662 663
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
664
	size = pitch * plane->crtc_h;
665
	val = (unsigned long)(dma_addr + size);
666 667 668
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
669
			(unsigned long)dma_addr, val, size);
670
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
671
			plane->crtc_w, plane->crtc_h);
672 673

	/* buffer size */
674 675
	buf_offsize = pitch - (plane->crtc_w * bpp);
	line_size = plane->crtc_w * bpp;
676 677 678 679
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
680 681 682
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
683 684 685 686
	val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
		VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
687 688
	writel(val, ctx->regs + VIDOSD_A(win));

689
	last_x = plane->crtc_x + plane->crtc_w;
690 691
	if (last_x)
		last_x--;
692
	last_y = plane->crtc_y + plane->crtc_h;
693 694 695
	if (last_y)
		last_y--;

696 697 698
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

699 700
	writel(val, ctx->regs + VIDOSD_B(win));

701
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
702
			plane->crtc_x, plane->crtc_y, last_x, last_y);
703 704 705 706 707

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
708
			offset = VIDOSD_C(win);
709
		val = plane->crtc_w * plane->crtc_h;
710 711 712 713 714
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

715
	fimd_win_set_pixfmt(ctx, win, state->fb);
716 717 718

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
719
		fimd_win_set_colkey(ctx, win);
720

721
	fimd_enable_video_output(ctx, win, true);
722

723 724
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
725

726 727
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
728 729
}

730 731
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
732
{
733
	struct fimd_context *ctx = crtc->ctx;
734
	unsigned int win = plane->zpos;
735

736
	if (ctx->suspended)
737 738
		return;

739
	fimd_enable_video_output(ctx, win, false);
740

741 742
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
743 744
}

745
static void fimd_enable(struct exynos_drm_crtc *crtc)
746
{
747
	struct fimd_context *ctx = crtc->ctx;
748
	int ret;
749 750

	if (!ctx->suspended)
751
		return;
752 753 754

	ctx->suspended = false;

755 756
	pm_runtime_get_sync(ctx->dev);

757 758 759 760 761 762 763 764 765 766 767
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return;
	}
768 769

	/* if vblank was enabled status, enable it again. */
770 771
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
772

773
	fimd_commit(ctx->crtc);
774 775
}

776
static void fimd_disable(struct exynos_drm_crtc *crtc)
777
{
778
	struct fimd_context *ctx = crtc->ctx;
779
	int i;
780

781
	if (ctx->suspended)
782
		return;
783 784 785 786 787 788

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
789
	for (i = 0; i < WINDOWS_NR; i++)
790
		fimd_disable_plane(crtc, &ctx->planes[i]);
791

792 793 794 795
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

796 797
	writel(0, ctx->regs + VIDCON0);

798 799 800
	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

801 802
	pm_runtime_put_sync(ctx->dev);

803
	ctx->suspended = true;
804 805
}

806 807
static void fimd_trigger(struct device *dev)
{
808
	struct fimd_context *ctx = dev_get_drvdata(dev);
809 810 811 812
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

813
	 /*
814 815 816
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
817 818 819
	if (atomic_read(&ctx->triggering))
		return;

820
	/* Enters triggering mode */
821 822 823 824 825
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
826 827 828 829 830 831 832

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
833 834
}

835
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
836
{
837
	struct fimd_context *ctx = crtc->ctx;
838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
855

856
	if (test_bit(0, &ctx->irq_flags))
857
		drm_crtc_handle_vblank(&ctx->crtc->base);
858 859
}

860 861 862 863 864 865 866 867 868 869 870 871 872 873
static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	/*
	 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
	 * clock. On these SoCs the bootloader may enable it but any
	 * power domain off/on will reset it to disable state.
	 */
	if (ctx->driver_data != &exynos5_fimd_driver_data)
		return;

	val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
874
	writel(val, ctx->regs + DP_MIE_CLKCON);
875 876
}

877
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
878 879
	.enable = fimd_enable,
	.disable = fimd_disable,
880 881 882 883
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
884
	.atomic_begin = fimd_atomic_begin,
885 886
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
887
	.atomic_flush = fimd_atomic_flush,
888
	.te_handler = fimd_te_handler,
889
	.clock_enable = fimd_dp_clock_enable,
890 891 892 893 894
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
895
	u32 val, clear_bit, start, start_s;
896
	int win;
897 898 899

	val = readl(ctx->regs + VIDINTCON1);

900 901 902
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
903

904
	/* check the crtc is detached already from encoder */
905
	if (ctx->pipe < 0 || !ctx->drm_dev)
906
		goto out;
I
Inki Dae 已提交
907

908 909 910
	if (!ctx->i80_if)
		drm_crtc_handle_vblank(&ctx->crtc->base);

911 912 913 914 915 916
	for (win = 0 ; win < WINDOWS_NR ; win++) {
		struct exynos_drm_plane *plane = &ctx->planes[win];

		if (!plane->pending_fb)
			continue;

917 918 919 920
		start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
		start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
		if (start == start_s)
			exynos_drm_crtc_finish_update(ctx->crtc, plane);
921
	}
922

923
	if (ctx->i80_if) {
924
		/* Exits triggering mode */
925 926 927 928 929 930 931
		atomic_set(&ctx->triggering, 0);
	} else {
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
932
	}
933

934
out:
935 936 937
	return IRQ_HANDLED;
}

938
static int fimd_bind(struct device *dev, struct device *master, void *data)
939
{
940
	struct fimd_context *ctx = dev_get_drvdata(dev);
941
	struct drm_device *drm_dev = data;
942
	struct exynos_drm_private *priv = drm_dev->dev_private;
943 944
	struct exynos_drm_plane *exynos_plane;
	enum drm_plane_type type;
945 946
	unsigned int zpos;
	int ret;
947

948 949
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
950

951
	for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
952
		type = exynos_plane_get_type(zpos, CURSOR_WIN);
953
		ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
954 955
					1 << ctx->pipe, type, fimd_formats,
					ARRAY_SIZE(fimd_formats), zpos);
956 957 958 959
		if (ret)
			return ret;
	}

960
	exynos_plane = &ctx->planes[DEFAULT_WIN];
961 962
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
963
					   &fimd_crtc_ops, ctx);
964 965
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
966

967
	if (ctx->encoder)
968
		exynos_dpi_bind(drm_dev, ctx->encoder);
969

970 971
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
972 973

	ret = drm_iommu_attach_device(drm_dev, dev);
974 975 976 977
	if (ret)
		priv->pipe--;

	return ret;
978 979 980 981 982
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
983
	struct fimd_context *ctx = dev_get_drvdata(dev);
984

985
	fimd_disable(ctx->crtc);
986

987
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
988

989 990
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
991 992 993 994 995 996 997 998 999 1000
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1001
	struct fimd_context *ctx;
1002
	struct device_node *i80_if_timings;
1003
	struct resource *res;
1004
	int ret;
1005

1006 1007
	if (!dev->of_node)
		return -ENODEV;
1008

1009
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1010 1011 1012
	if (!ctx)
		return -ENOMEM;

1013
	ctx->dev = dev;
1014
	ctx->suspended = true;
1015
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1016

1017 1018 1019 1020
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1021

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1060 1061 1062
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1063
		return PTR_ERR(ctx->bus_clk);
1064 1065 1066 1067 1068
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1069
		return PTR_ERR(ctx->lcd_clk);
1070
	}
1071 1072 1073

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1074
	ctx->regs = devm_ioremap_resource(dev, res);
1075 1076
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1077

1078 1079
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1080 1081
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1082
		return -ENXIO;
1083 1084
	}

1085
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1086 1087
							0, "drm_fimd", ctx);
	if (ret) {
1088
		dev_err(dev, "irq request failed.\n");
1089
		return ret;
1090 1091
	}

1092
	init_waitqueue_head(&ctx->wait_vsync_queue);
1093
	atomic_set(&ctx->wait_vsync_event, 0);
1094

1095
	platform_set_drvdata(pdev, ctx);
1096

1097 1098 1099
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1100

1101
	pm_runtime_enable(dev);
1102

1103
	ret = component_add(dev, &fimd_component_ops);
1104 1105 1106 1107 1108 1109
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1110
	pm_runtime_disable(dev);
1111 1112

	return ret;
1113
}
1114

1115 1116
static int fimd_remove(struct platform_device *pdev)
{
1117
	pm_runtime_disable(&pdev->dev);
1118

1119 1120
	component_del(&pdev->dev, &fimd_component_ops);

1121
	return 0;
I
Inki Dae 已提交
1122 1123
}

1124
struct platform_driver fimd_driver = {
1125
	.probe		= fimd_probe,
1126
	.remove		= fimd_remove,
1127 1128 1129
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1130
		.of_match_table = fimd_driver_dt_match,
1131 1132
	},
};