omap4.dtsi 24.1 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16

/ {
	compatible = "ti,omap4430", "ti,omap4";
17
	interrupt-parent = <&wakeupgen>;
18 19

	aliases {
N
Nishanth Menon 已提交
20 21 22 23
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
24 25 26 27
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
28 29
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a9";
36
			device_type = "cpu";
37
			next-level-cache = <&L2>;
38
			reg = <0x0>;
39 40 41 42 43

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */
44 45 46
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
47
			device_type = "cpu";
48
			next-level-cache = <&L2>;
49
			reg = <0x1>;
50 51 52
		};
	};

53 54 55 56 57 58
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
59
		interrupt-parent = <&gic>;
60 61
	};

62 63 64 65 66 67 68
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

69
	local-timer@48240600 {
70
		compatible = "arm,cortex-a9-twd-timer";
71
		clocks = <&mpu_periphclk>;
72
		reg = <0x48240600 0x20>;
73
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
74 75 76 77 78 79 80 81 82
		interrupt-parent = <&gic>;
	};

	wakeupgen: interrupt-controller@48281000 {
		compatible = "ti,omap4-wugen-mpu";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48281000 0x1000>;
		interrupt-parent = <&gic>;
83 84
	};

85
	/*
86
	 * The soc node represents the soc top level view. It is used for IPs
87 88 89 90
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
91 92 93
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
94
			sram = <&ocmcram>;
95 96 97 98 99 100 101 102 103 104 105
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
106 107 108 109 110
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
111
	 * Since it will not bring real advantage to represent that in DT for
112 113 114 115
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
116
		compatible = "ti,omap4-l3-noc", "simple-bus";
117 118 119
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
120
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
121 122 123
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
124 125
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
126

127 128 129 130 131
		l4_cfg: l4@4a000000 {
			compatible = "ti,omap4-l4-cfg", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges = <0 0x4a000000 0x1000000>;
T
Tero Kristo 已提交
132

133 134 135
			cm1: cm1@4000 {
				compatible = "ti,omap4-cm1";
				reg = <0x4000 0x2000>;
T
Tero Kristo 已提交
136

137 138 139 140
				cm1_clocks: clocks {
					#address-cells = <1>;
					#size-cells = <0>;
				};
T
Tero Kristo 已提交
141

142 143
				cm1_clockdomains: clockdomains {
				};
T
Tero Kristo 已提交
144 145
			};

146 147 148
			cm2: cm2@8000 {
				compatible = "ti,omap4-cm2";
				reg = <0x8000 0x3000>;
T
Tero Kristo 已提交
149

150 151 152 153
				cm2_clocks: clocks {
					#address-cells = <1>;
					#size-cells = <0>;
				};
T
Tero Kristo 已提交
154

155 156
				cm2_clockdomains: clockdomains {
				};
T
Tero Kristo 已提交
157 158
			};

159 160 161
			omap4_scm_core: scm@2000 {
				compatible = "ti,omap4-scm-core", "simple-bus";
				reg = <0x2000 0x1000>;
T
Tero Kristo 已提交
162
				#address-cells = <1>;
163 164 165 166 167 168 169 170 171
				#size-cells = <1>;
				ranges = <0 0x2000 0x1000>;

				scm_conf: scm_conf@0 {
					compatible = "syscon";
					reg = <0x0 0x800>;
					#address-cells = <1>;
					#size-cells = <1>;
				};
T
Tero Kristo 已提交
172 173
			};

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
			omap4_padconf_core: scm@100000 {
				compatible = "ti,omap4-scm-padconf-core",
					     "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x100000 0x1000>;

				omap4_pmx_core: pinmux@40 {
					compatible = "ti,omap4-padconf",
						     "pinctrl-single";
					reg = <0x40 0x0196>;
					#address-cells = <1>;
					#size-cells = <0>;
					#interrupt-cells = <1>;
					interrupt-controller;
					pinctrl-single,register-width = <16>;
					pinctrl-single,function-mask = <0x7fff>;
				};

				omap4_padconf_global: omap4_padconf_global@5a0 {
					compatible = "syscon";
					reg = <0x5a0 0x170>;
					#address-cells = <1>;
					#size-cells = <1>;

					pbias_regulator: pbias_regulator {
						compatible = "ti,pbias-omap";
						reg = <0x60 0x4>;
						syscon = <&omap4_padconf_global>;
						pbias_mmc_reg: pbias_mmc_omap4 {
							regulator-name = "pbias_mmc_omap4";
							regulator-min-microvolt = <1800000>;
							regulator-max-microvolt = <3000000>;
						};
					};
				};
T
Tero Kristo 已提交
210 211
			};

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
			l4_wkup: l4@300000 {
				compatible = "ti,omap4-l4-wkup", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x300000 0x40000>;

				counter32k: counter@4000 {
					compatible = "ti,omap-counter32k";
					reg = <0x4000 0x20>;
					ti,hwmods = "counter_32k";
				};

				prm: prm@6000 {
					compatible = "ti,omap4-prm";
					reg = <0x6000 0x3000>;
					interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;

					prm_clocks: clocks {
						#address-cells = <1>;
						#size-cells = <0>;
					};

					prm_clockdomains: clockdomains {
					};
				};

				scrm: scrm@a000 {
					compatible = "ti,omap4-scrm";
					reg = <0xa000 0x2000>;

					scrm_clocks: clocks {
						#address-cells = <1>;
						#size-cells = <0>;
					};

					scrm_clockdomains: clockdomains {
					};
				};

				omap4_pmx_wkup: pinmux@1e040 {
					compatible = "ti,omap4-padconf",
						     "pinctrl-single";
					reg = <0x1e040 0x0038>;
					#address-cells = <1>;
					#size-cells = <0>;
					#interrupt-cells = <1>;
					interrupt-controller;
					pinctrl-single,register-width = <16>;
					pinctrl-single,function-mask = <0x7fff>;
				};
B
Balaji T K 已提交
262 263 264
			};
		};

265 266 267 268 269
		ocmcram: ocmcram@40304000 {
			compatible = "mmio-sram";
			reg = <0x40304000 0xa000>; /* 40k */
		};

270 271 272
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
273 274 275 276
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
277
			#dma-cells = <1>;
278 279
			dma-channels = <32>;
			dma-requests = <127>;
280 281
		};

B
Benoit Cousson 已提交
282 283
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
284
			reg = <0x4a310000 0x200>;
285
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
286
			ti,hwmods = "gpio1";
287
			ti,gpio-always-on;
B
Benoit Cousson 已提交
288 289 290
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
291
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
292 293 294 295
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
296
			reg = <0x48055000 0x200>;
297
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
298 299 300 301
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
302
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
303 304 305 306
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
307
			reg = <0x48057000 0x200>;
308
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
309 310 311 312
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
313
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
314 315 316 317
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
318
			reg = <0x48059000 0x200>;
319
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
320 321 322 323
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
324
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
325 326 327 328
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
329
			reg = <0x4805b000 0x200>;
330
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
331 332 333 334
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
335
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
336 337 338 339
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
340
			reg = <0x4805d000 0x200>;
341
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
342 343 344 345
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
346
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
347
		};
348

349 350 351 352 353
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
354
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
355 356 357
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
358
			ti,no-idle-on-init;
359 360
			clocks = <&l3_div_ck>;
			clock-names = "fck";
361 362
		};

363
		uart1: serial@4806a000 {
364
			compatible = "ti,omap4-uart";
365
			reg = <0x4806a000 0x100>;
366
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
367 368 369 370
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

371
		uart2: serial@4806c000 {
372
			compatible = "ti,omap4-uart";
373
			reg = <0x4806c000 0x100>;
374
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
375 376 377 378
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

379
		uart3: serial@48020000 {
380
			compatible = "ti,omap4-uart";
381
			reg = <0x48020000 0x100>;
382
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
383 384 385 386
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

387
		uart4: serial@4806e000 {
388
			compatible = "ti,omap4-uart";
389
			reg = <0x4806e000 0x100>;
390
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
391 392 393
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
394

S
Suman Anna 已提交
395 396 397 398
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
399
			#hwlock-cells = <1>;
S
Suman Anna 已提交
400 401
		};

402 403
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
404
			reg = <0x48070000 0x100>;
405
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
406 407 408 409 410 411 412
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
413
			reg = <0x48072000 0x100>;
414
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
415 416 417 418 419 420 421
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
422
			reg = <0x48060000 0x100>;
423
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
424 425 426 427 428 429 430
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
431
			reg = <0x48350000 0x100>;
432
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
433 434 435 436
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
437 438 439

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
440
			reg = <0x48098000 0x200>;
441
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
442 443 444 445
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
446 447 448 449 450 451 452 453 454 455
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
456 457 458 459
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
460
			reg = <0x4809a000 0x200>;
461
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
462 463 464 465
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
466 467 468 469 470
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
471 472 473 474
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
475
			reg = <0x480b8000 0x200>;
476
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
477 478 479 480
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
481 482
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
483 484 485 486
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
487
			reg = <0x480ba000 0x200>;
488
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
489 490 491 492
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
493 494
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
495
		};
496 497 498

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
499
			reg = <0x4809c000 0x400>;
500
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
501 502 503
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
504 505
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
B
Balaji T K 已提交
506
			pbias-supply = <&pbias_mmc_reg>;
507 508 509 510
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
511
			reg = <0x480b4000 0x400>;
512
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
513 514
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
515 516
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
517 518 519 520
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
521
			reg = <0x480ad000 0x400>;
522
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
523 524
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
525 526
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
527 528 529 530
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
531
			reg = <0x480d1000 0x400>;
532
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
533 534
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
535 536
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
537 538 539 540
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
541
			reg = <0x480d5000 0x400>;
542
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
543 544
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
545 546
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
547
		};
548

549 550 551 552 553
		mmu_dsp: mmu@4a066000 {
			compatible = "ti,omap4-iommu";
			reg = <0x4a066000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_dsp";
554
			#iommu-cells = <0>;
555 556 557 558 559 560 561
		};

		mmu_ipu: mmu@55082000 {
			compatible = "ti,omap4-iommu";
			reg = <0x55082000 0x100>;
			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_ipu";
562
			#iommu-cells = <0>;
563 564 565
			ti,iommu-bus-err-back;
		};

566 567
		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
568
			reg = <0x4a314000 0x80>;
569
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
570 571
			ti,hwmods = "wd_timer2";
		};
572 573 574 575 576

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
577
			reg-names = "mpu", "dma";
578
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
579
			ti,hwmods = "mcpdm";
580 581 582
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
583
			status = "disabled";
584
		};
585 586 587 588 589

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
590
			reg-names = "mpu", "dma";
591
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
592
			ti,hwmods = "dmic";
593 594
			dmas = <&sdma 67>;
			dma-names = "up_link";
595
			status = "disabled";
596
		};
597

598 599 600 601 602
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
603
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
604 605 606
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
607 608 609
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
610
			status = "disabled";
611 612 613 614 615 616 617
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
618
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
619 620 621
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
622 623 624
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
625
			status = "disabled";
626 627 628 629 630 631 632
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
633
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
634 635 636
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
637 638 639
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
640
			status = "disabled";
641 642 643 644 645 646
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
647
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
648 649 650
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
651 652 653
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
654
			status = "disabled";
655 656
		};

657 658
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
659
			reg = <0x4a31c000 0x80>;
660
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
661
			reg-names = "mpu";
662 663
			ti,hwmods = "kbd";
		};
664

665 666 667 668 669 670 671
		dmm@4e000000 {
			compatible = "ti,omap4-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

672 673
		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
674
			reg = <0x4c000000 0x100>;
675
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
676
			ti,hwmods = "emif1";
677
			ti,no-idle-on-init;
678 679 680 681 682 683 684 685
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
686
			reg = <0x4d000000 0x100>;
687
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
688
			ti,hwmods = "emif2";
689
			ti,no-idle-on-init;
690 691 692 693 694
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
695

696
		ocp2scp@4a0ad000 {
697
			compatible = "ti,omap-ocp2scp";
698
			reg = <0x4a0ad000 0x1f>;
699 700 701 702
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
703 704 705
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
706
				ctrl-module = <&omap_control_usb2phy>;
707 708
				clocks = <&usb_phy_cm_clk32k>;
				clock-names = "wkupclk";
709
				#phy-cells = <0>;
710
			};
711
		};
J
Jon Hunter 已提交
712

S
Suman Anna 已提交
713 714 715 716 717
		mailbox: mailbox@4a0f4000 {
			compatible = "ti,omap4-mailbox";
			reg = <0x4a0f4000 0x200>;
			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mailbox";
718
			#mbox-cells = <1>;
S
Suman Anna 已提交
719 720
			ti,mbox-num-users = <3>;
			ti,mbox-num-fifos = <8>;
721 722 723 724 725 726 727 728
			mbox_ipu: mbox_ipu {
				ti,mbox-tx = <0 0 0>;
				ti,mbox-rx = <1 0 0>;
			};
			mbox_dsp: mbox_dsp {
				ti,mbox-tx = <3 0 0>;
				ti,mbox-rx = <2 0 0>;
			};
S
Suman Anna 已提交
729 730
		};

J
Jon Hunter 已提交
731
		timer1: timer@4a318000 {
732
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
733
			reg = <0x4a318000 0x80>;
734
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
735 736 737 738 739
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
740
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
741
			reg = <0x48032000 0x80>;
742
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
743 744 745 746
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
747
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
748
			reg = <0x48034000 0x80>;
749
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
750 751 752 753
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
754
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
755
			reg = <0x48036000 0x80>;
756
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
757 758 759
			ti,hwmods = "timer4";
		};

760
		timer5: timer@40138000 {
761
			compatible = "ti,omap4430-timer";
762 763
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
764
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
765 766 767 768
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

769
		timer6: timer@4013a000 {
770
			compatible = "ti,omap4430-timer";
771 772
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
773
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
774 775 776 777
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

778
		timer7: timer@4013c000 {
779
			compatible = "ti,omap4430-timer";
780 781
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
782
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
783 784 785 786
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

787
		timer8: timer@4013e000 {
788
			compatible = "ti,omap4430-timer";
789 790
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
791
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
792 793 794 795 796 797
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
798
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
799
			reg = <0x4803e000 0x80>;
800
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
801 802 803 804 805
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
806
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
807
			reg = <0x48086000 0x80>;
808
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
809 810 811 812 813
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
814
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
815
			reg = <0x48088000 0x80>;
816
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
817 818 819
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
820 821 822 823

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
824
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
825 826 827 828 829 830 831 832 833 834
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
835 836 837 838 839 840
			clocks = <&init_60m_fclk>,
				 <&xclk60mhsp1_ck>,
				 <&xclk60mhsp2_ck>;
			clock-names = "refclk_60m_int",
				      "refclk_60m_ext_p1",
				      "refclk_60m_ext_p2";
841 842

			usbhsohci: ohci@4a064800 {
843
				compatible = "ti,ohci-omap3";
844 845
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
846
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
847 848 849
			};

			usbhsehci: ehci@4a064c00 {
850
				compatible = "ti,ehci-omap";
851 852
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
853
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
854 855
			};
		};
856

857 858 859 860 861 862 863 864 865 866
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usbotg: control-phy@4a00233c {
			compatible = "ti,control-phy-otghs";
			reg = <0x4a00233c 0x4>;
			reg-names = "otghs_control";
867
		};
868 869 870 871

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
872
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
873 874 875
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
876 877
			phys = <&usb2_phy>;
			phy-names = "usb2-phy";
878 879 880
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
881
			ctrl-module = <&omap_control_usbotg>;
882
		};
J
Joel Fernandes 已提交
883 884 885 886 887 888 889 890 891

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
892 893 894 895 896 897 898 899 900

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926

		abb_mpu: regulator-abb-mpu {
			compatible = "ti,abb-v2";
			regulator-name = "abb_mpu";
			#address-cells = <0>;
			#size-cells = <0>;
			ti,tranxdone-status-mask = <0x80>;
			clocks = <&sys_clkin_ck>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			status = "disabled";
		};

		abb_iva: regulator-abb-iva {
			compatible = "ti,abb-v2";
			regulator-name = "abb_iva";
			#address-cells = <0>;
			#size-cells = <0>;
			ti,tranxdone-status-mask = <0x80000000>;
			clocks = <&sys_clkin_ck>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			status = "disabled";
		};
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952

		dss: dss@58000000 {
			compatible = "ti,omap4-dss";
			reg = <0x58000000 0x80>;
			status = "disabled";
			ti,hwmods = "dss_core";
			clocks = <&dss_dss_clk>;
			clock-names = "fck";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			dispc@58001000 {
				compatible = "ti,omap4-dispc";
				reg = <0x58001000 0x1000>;
				interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
				ti,hwmods = "dss_dispc";
				clocks = <&dss_dss_clk>;
				clock-names = "fck";
			};

			rfbi: encoder@58002000  {
				compatible = "ti,omap4-rfbi";
				reg = <0x58002000 0x1000>;
				status = "disabled";
				ti,hwmods = "dss_rfbi";
T
Tomi Valkeinen 已提交
953
				clocks = <&dss_dss_clk>, <&l3_div_ck>;
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
				clock-names = "fck", "ick";
			};

			venc: encoder@58003000 {
				compatible = "ti,omap4-venc";
				reg = <0x58003000 0x1000>;
				status = "disabled";
				ti,hwmods = "dss_venc";
				clocks = <&dss_tv_clk>;
				clock-names = "fck";
			};

			dsi1: encoder@58004000 {
				compatible = "ti,omap4-dsi";
				reg = <0x58004000 0x200>,
				      <0x58004200 0x40>,
				      <0x58004300 0x20>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi1";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			dsi2: encoder@58005000 {
				compatible = "ti,omap4-dsi";
				reg = <0x58005000 0x200>,
				      <0x58005200 0x40>,
				      <0x58005300 0x20>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi2";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			hdmi: encoder@58006000 {
				compatible = "ti,omap4-hdmi";
				reg = <0x58006000 0x200>,
				      <0x58006200 0x100>,
				      <0x58006300 0x100>,
				      <0x58006400 0x1000>;
				reg-names = "wp", "pll", "phy", "core";
				interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_hdmi";
				clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
1004 1005
				dmas = <&sdma 76>;
				dma-names = "audio_tx";
1006 1007
			};
		};
1008 1009
	};
};
T
Tero Kristo 已提交
1010 1011

/include/ "omap44xx-clocks.dtsi"