omap4.dtsi 22.1 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16 17 18 19

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
20 21 22 23
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
24 25 26 27
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
28 29
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a9";
36
			device_type = "cpu";
37
			next-level-cache = <&L2>;
38
			reg = <0x0>;
39 40 41 42 43

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */
44 45 46
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
47
			device_type = "cpu";
48
			next-level-cache = <&L2>;
49
			reg = <0x1>;
50 51 52
		};
	};

53 54 55 56 57 58 59 60
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

61 62 63 64 65 66 67
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

68
	local-timer@48240600 {
69 70
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
71
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
72 73
	};

74
	/*
75
	 * The soc node represents the soc top level view. It is used for IPs
76 77 78 79
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
80 81 82 83 84 85 86 87 88 89 90 91 92 93
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
94 95 96 97 98
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
99
	 * Since it will not bring real advantage to represent that in DT for
100 101 102 103
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
104
		compatible = "ti,omap4-l3-noc", "simple-bus";
105 106 107
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
108
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
109 110 111
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
112 113
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
114

T
Tero Kristo 已提交
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
		cm1: cm1@4a004000 {
			compatible = "ti,omap4-cm1";
			reg = <0x4a004000 0x2000>;

			cm1_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm1_clockdomains: clockdomains {
			};
		};

		prm: prm@4a306000 {
			compatible = "ti,omap4-prm";
			reg = <0x4a306000 0x3000>;

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm2: cm2@4a008000 {
			compatible = "ti,omap4-cm2";
			reg = <0x4a008000 0x3000>;

			cm2_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm2_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4a30a000 {
			compatible = "ti,omap4-scrm";
			reg = <0x4a30a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
167 168 169 170 171 172
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

173 174 175 176 177
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
178 179
			#interrupt-cells = <1>;
			interrupt-controller;
180 181 182 183 184 185 186 187
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
188 189
			#interrupt-cells = <1>;
			interrupt-controller;
190 191 192 193
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

B
Balaji T K 已提交
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
		omap4_padconf_global: tisyscon@4a1005a0 {
			compatible = "syscon";
			reg = <0x4a1005a0 0x170>;
		};

		pbias_regulator: pbias_regulator {
			compatible = "ti,pbias-omap";
			reg = <0x60 0x4>;
			syscon = <&omap4_padconf_global>;
			pbias_mmc_reg: pbias_mmc_omap4 {
				regulator-name = "pbias_mmc_omap4";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <3000000>;
			};
		};

210 211 212
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
213 214 215 216
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
217 218 219 220 221
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
222 223
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
224
			reg = <0x4a310000 0x200>;
225
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
226
			ti,hwmods = "gpio1";
227
			ti,gpio-always-on;
B
Benoit Cousson 已提交
228 229 230
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
231
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
232 233 234 235
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
236
			reg = <0x48055000 0x200>;
237
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
238 239 240 241
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
242
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
243 244 245 246
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
247
			reg = <0x48057000 0x200>;
248
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
249 250 251 252
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
253
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
254 255 256 257
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
258
			reg = <0x48059000 0x200>;
259
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
260 261 262 263
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
264
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
265 266 267 268
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
269
			reg = <0x4805b000 0x200>;
270
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
271 272 273 274
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
275
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
276 277 278 279
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
280
			reg = <0x4805d000 0x200>;
281
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
282 283 284 285
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
286
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
287
		};
288

289 290 291 292 293
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
294
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
295 296 297
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
298
			ti,no-idle-on-init;
299 300
			clocks = <&l3_div_ck>;
			clock-names = "fck";
301 302
		};

303
		uart1: serial@4806a000 {
304
			compatible = "ti,omap4-uart";
305
			reg = <0x4806a000 0x100>;
306
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
307 308 309 310
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

311
		uart2: serial@4806c000 {
312
			compatible = "ti,omap4-uart";
313
			reg = <0x4806c000 0x100>;
314
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
315 316 317 318
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

319
		uart3: serial@48020000 {
320
			compatible = "ti,omap4-uart";
321
			reg = <0x48020000 0x100>;
322
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
323 324 325 326
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

327
		uart4: serial@4806e000 {
328
			compatible = "ti,omap4-uart";
329
			reg = <0x4806e000 0x100>;
330
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
331 332 333
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
334

S
Suman Anna 已提交
335 336 337 338
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
339
			#hwlock-cells = <1>;
S
Suman Anna 已提交
340 341
		};

342 343
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
344
			reg = <0x48070000 0x100>;
345
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
346 347 348 349 350 351 352
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
353
			reg = <0x48072000 0x100>;
354
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
355 356 357 358 359 360 361
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
362
			reg = <0x48060000 0x100>;
363
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
364 365 366 367 368 369 370
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
371
			reg = <0x48350000 0x100>;
372
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
373 374 375 376
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
377 378 379

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
380
			reg = <0x48098000 0x200>;
381
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
382 383 384 385
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
386 387 388 389 390 391 392 393 394 395
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
396 397 398 399
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
400
			reg = <0x4809a000 0x200>;
401
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
402 403 404 405
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
406 407 408 409 410
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
411 412 413 414
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
415
			reg = <0x480b8000 0x200>;
416
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
417 418 419 420
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
421 422
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
423 424 425 426
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
427
			reg = <0x480ba000 0x200>;
428
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
429 430 431 432
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
433 434
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
435
		};
436 437 438

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
439
			reg = <0x4809c000 0x400>;
440
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
441 442 443
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
444 445
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
B
Balaji T K 已提交
446
			pbias-supply = <&pbias_mmc_reg>;
447 448 449 450
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
451
			reg = <0x480b4000 0x400>;
452
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
453 454
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
455 456
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
457 458 459 460
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
461
			reg = <0x480ad000 0x400>;
462
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
463 464
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
465 466
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
467 468 469 470
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
471
			reg = <0x480d1000 0x400>;
472
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
473 474
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
475 476
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
477 478 479 480
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
481
			reg = <0x480d5000 0x400>;
482
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
483 484
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
485 486
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
487
		};
488

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
		mmu_dsp: mmu@4a066000 {
			compatible = "ti,omap4-iommu";
			reg = <0x4a066000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_dsp";
		};

		mmu_ipu: mmu@55082000 {
			compatible = "ti,omap4-iommu";
			reg = <0x55082000 0x100>;
			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_ipu";
			ti,iommu-bus-err-back;
		};

504 505
		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
506
			reg = <0x4a314000 0x80>;
507
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
508 509
			ti,hwmods = "wd_timer2";
		};
510 511 512 513 514

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
515
			reg-names = "mpu", "dma";
516
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
517
			ti,hwmods = "mcpdm";
518 519 520
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
521
			status = "disabled";
522
		};
523 524 525 526 527

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
528
			reg-names = "mpu", "dma";
529
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
530
			ti,hwmods = "dmic";
531 532
			dmas = <&sdma 67>;
			dma-names = "up_link";
533
			status = "disabled";
534
		};
535

536 537 538 539 540
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
541
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
542 543 544
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
545 546 547
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
548
			status = "disabled";
549 550 551 552 553 554 555
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
556
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
557 558 559
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
560 561 562
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
563
			status = "disabled";
564 565 566 567 568 569 570
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
571
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
572 573 574
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
575 576 577
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
578
			status = "disabled";
579 580 581 582 583 584
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
585
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
586 587 588
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
589 590 591
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
592
			status = "disabled";
593 594
		};

595 596
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
597
			reg = <0x4a31c000 0x80>;
598
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
599
			reg-names = "mpu";
600 601
			ti,hwmods = "kbd";
		};
602

603 604 605 606 607 608 609
		dmm@4e000000 {
			compatible = "ti,omap4-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

610 611
		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
612
			reg = <0x4c000000 0x100>;
613
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
614
			ti,hwmods = "emif1";
615
			ti,no-idle-on-init;
616 617 618 619 620 621 622 623
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
624
			reg = <0x4d000000 0x100>;
625
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
626
			ti,hwmods = "emif2";
627
			ti,no-idle-on-init;
628 629 630 631 632
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
633

634
		ocp2scp@4a0ad000 {
635
			compatible = "ti,omap-ocp2scp";
636
			reg = <0x4a0ad000 0x1f>;
637 638 639 640
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
641 642 643
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
644
				ctrl-module = <&omap_control_usb2phy>;
645
				#phy-cells = <0>;
646
			};
647
		};
J
Jon Hunter 已提交
648 649

		timer1: timer@4a318000 {
650
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
651
			reg = <0x4a318000 0x80>;
652
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
653 654 655 656 657
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
658
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
659
			reg = <0x48032000 0x80>;
660
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
661 662 663 664
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
665
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
666
			reg = <0x48034000 0x80>;
667
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
668 669 670 671
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
672
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
673
			reg = <0x48036000 0x80>;
674
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
675 676 677
			ti,hwmods = "timer4";
		};

678
		timer5: timer@40138000 {
679
			compatible = "ti,omap4430-timer";
680 681
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
682
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
683 684 685 686
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

687
		timer6: timer@4013a000 {
688
			compatible = "ti,omap4430-timer";
689 690
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
691
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
692 693 694 695
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

696
		timer7: timer@4013c000 {
697
			compatible = "ti,omap4430-timer";
698 699
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
700
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
701 702 703 704
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

705
		timer8: timer@4013e000 {
706
			compatible = "ti,omap4430-timer";
707 708
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
709
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
710 711 712 713 714 715
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
716
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
717
			reg = <0x4803e000 0x80>;
718
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
719 720 721 722 723
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
724
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
725
			reg = <0x48086000 0x80>;
726
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
727 728 729 730 731
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
732
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
733
			reg = <0x48088000 0x80>;
734
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
735 736 737
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
738 739 740 741

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
742
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
743 744 745 746 747 748 749 750 751 752
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
753 754 755 756 757 758
			clocks = <&init_60m_fclk>,
				 <&xclk60mhsp1_ck>,
				 <&xclk60mhsp2_ck>;
			clock-names = "refclk_60m_int",
				      "refclk_60m_ext_p1",
				      "refclk_60m_ext_p2";
759 760

			usbhsohci: ohci@4a064800 {
761
				compatible = "ti,ohci-omap3";
762 763
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
764
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
765 766 767
			};

			usbhsehci: ehci@4a064c00 {
768
				compatible = "ti,ehci-omap";
769 770
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
771
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
772 773
			};
		};
774

775 776 777 778 779 780 781 782 783 784
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usbotg: control-phy@4a00233c {
			compatible = "ti,control-phy-otghs";
			reg = <0x4a00233c 0x4>;
			reg-names = "otghs_control";
785
		};
786 787 788 789

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
790
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
791 792 793
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
794 795
			phys = <&usb2_phy>;
			phy-names = "usb2-phy";
796 797 798
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
799
			ctrl-module = <&omap_control_usbotg>;
800
		};
J
Joel Fernandes 已提交
801 802 803 804 805 806 807 808 809

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
810 811 812 813 814 815 816 817 818

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844

		abb_mpu: regulator-abb-mpu {
			compatible = "ti,abb-v2";
			regulator-name = "abb_mpu";
			#address-cells = <0>;
			#size-cells = <0>;
			ti,tranxdone-status-mask = <0x80>;
			clocks = <&sys_clkin_ck>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			status = "disabled";
		};

		abb_iva: regulator-abb-iva {
			compatible = "ti,abb-v2";
			regulator-name = "abb_iva";
			#address-cells = <0>;
			#size-cells = <0>;
			ti,tranxdone-status-mask = <0x80000000>;
			clocks = <&sys_clkin_ck>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			status = "disabled";
		};
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923

		dss: dss@58000000 {
			compatible = "ti,omap4-dss";
			reg = <0x58000000 0x80>;
			status = "disabled";
			ti,hwmods = "dss_core";
			clocks = <&dss_dss_clk>;
			clock-names = "fck";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			dispc@58001000 {
				compatible = "ti,omap4-dispc";
				reg = <0x58001000 0x1000>;
				interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
				ti,hwmods = "dss_dispc";
				clocks = <&dss_dss_clk>;
				clock-names = "fck";
			};

			rfbi: encoder@58002000  {
				compatible = "ti,omap4-rfbi";
				reg = <0x58002000 0x1000>;
				status = "disabled";
				ti,hwmods = "dss_rfbi";
				clocks = <&dss_dss_clk>, <&dss_fck>;
				clock-names = "fck", "ick";
			};

			venc: encoder@58003000 {
				compatible = "ti,omap4-venc";
				reg = <0x58003000 0x1000>;
				status = "disabled";
				ti,hwmods = "dss_venc";
				clocks = <&dss_tv_clk>;
				clock-names = "fck";
			};

			dsi1: encoder@58004000 {
				compatible = "ti,omap4-dsi";
				reg = <0x58004000 0x200>,
				      <0x58004200 0x40>,
				      <0x58004300 0x20>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi1";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			dsi2: encoder@58005000 {
				compatible = "ti,omap4-dsi";
				reg = <0x58005000 0x200>,
				      <0x58005200 0x40>,
				      <0x58005300 0x20>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi2";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			hdmi: encoder@58006000 {
				compatible = "ti,omap4-hdmi";
				reg = <0x58006000 0x200>,
				      <0x58006200 0x100>,
				      <0x58006300 0x100>,
				      <0x58006400 0x1000>;
				reg-names = "wp", "pll", "phy", "core";
				interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_hdmi";
				clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};
		};
924 925
	};
};
T
Tero Kristo 已提交
926 927

/include/ "omap44xx-clocks.dtsi"