omap4.dtsi 16.7 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16 17 18 19

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
20 21 22 23
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
24 25
	};

26
	cpus {
27 28 29
		#address-cells = <1>;
		#size-cells = <0>;

30 31
		cpu@0 {
			compatible = "arm,cortex-a9";
32
			device_type = "cpu";
33
			next-level-cache = <&L2>;
34
			reg = <0x0>;
35 36 37
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
38
			device_type = "cpu";
39
			next-level-cache = <&L2>;
40
			reg = <0x1>;
41 42 43
		};
	};

44 45 46 47 48 49 50 51
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

52 53 54 55 56 57 58
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

59
	local-timer@48240600 {
60 61
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
62
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
63 64
	};

65 66 67 68 69 70
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
71 72 73 74 75 76 77 78 79 80 81 82 83 84
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
85 86 87 88 89 90 91 92 93 94
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
95
		compatible = "ti,omap4-l3-noc", "simple-bus";
96 97 98
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
99
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
100 101 102
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
103 104
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
105

J
Jon Hunter 已提交
106 107 108 109 110 111
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

129 130 131
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
132 133 134 135
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
136 137 138 139 140
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
141 142
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
143
			reg = <0x4a310000 0x200>;
144
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
145
			ti,hwmods = "gpio1";
146
			ti,gpio-always-on;
B
Benoit Cousson 已提交
147 148 149
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
150
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
151 152 153 154
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
155
			reg = <0x48055000 0x200>;
156
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
157 158 159 160
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
161
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
162 163 164 165
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
166
			reg = <0x48057000 0x200>;
167
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
168 169 170 171
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
172
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
173 174 175 176
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
177
			reg = <0x48059000 0x200>;
178
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
179 180 181 182
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
183
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
184 185 186 187
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
188
			reg = <0x4805b000 0x200>;
189
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
190 191 192 193
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
194
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
195 196 197 198
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
199
			reg = <0x4805d000 0x200>;
200
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
201 202 203 204
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
205
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
206
		};
207

208 209 210 211 212
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
213
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
214 215 216
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
217
			ti,no-idle-on-init;
218 219
		};

220
		uart1: serial@4806a000 {
221
			compatible = "ti,omap4-uart";
222
			reg = <0x4806a000 0x100>;
223
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
224 225 226 227
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

228
		uart2: serial@4806c000 {
229
			compatible = "ti,omap4-uart";
230
			reg = <0x4806c000 0x100>;
231
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
232 233 234 235
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

236
		uart3: serial@48020000 {
237
			compatible = "ti,omap4-uart";
238
			reg = <0x48020000 0x100>;
239
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
240 241 242 243
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

244
		uart4: serial@4806e000 {
245
			compatible = "ti,omap4-uart";
246
			reg = <0x4806e000 0x100>;
247
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
248 249 250
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
251 252 253

		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
254
			reg = <0x48070000 0x100>;
255
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
256 257 258 259 260 261 262
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
263
			reg = <0x48072000 0x100>;
264
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
265 266 267 268 269 270 271
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
272
			reg = <0x48060000 0x100>;
273
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
274 275 276 277 278 279 280
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
281
			reg = <0x48350000 0x100>;
282
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
283 284 285 286
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
287 288 289

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
290
			reg = <0x48098000 0x200>;
291
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
292 293 294 295
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
296 297 298 299 300 301 302 303 304 305
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
306 307 308 309
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
310
			reg = <0x4809a000 0x200>;
311
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
312 313 314 315
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
316 317 318 319 320
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
321 322 323 324
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
325
			reg = <0x480b8000 0x200>;
326
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
327 328 329 330
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
331 332
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
333 334 335 336
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
337
			reg = <0x480ba000 0x200>;
338
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
339 340 341 342
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
343 344
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
345
		};
346 347 348

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
349
			reg = <0x4809c000 0x400>;
350
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
351 352 353
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
354 355
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
356 357 358 359
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
360
			reg = <0x480b4000 0x400>;
361
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
362 363
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
364 365
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
366 367 368 369
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
370
			reg = <0x480ad000 0x400>;
371
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
372 373
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
374 375
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
376 377 378 379
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
380
			reg = <0x480d1000 0x400>;
381
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
382 383
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
384 385
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
386 387 388 389
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
390
			reg = <0x480d5000 0x400>;
391
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
392 393
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
394 395
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
396
		};
397 398 399

		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
400
			reg = <0x4a314000 0x80>;
401
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
402 403
			ti,hwmods = "wd_timer2";
		};
404 405 406 407 408

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
409
			reg-names = "mpu", "dma";
410
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
411
			ti,hwmods = "mcpdm";
412 413 414
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
415
		};
416 417 418 419 420

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
421
			reg-names = "mpu", "dma";
422
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
423
			ti,hwmods = "dmic";
424 425
			dmas = <&sdma 67>;
			dma-names = "up_link";
426
		};
427

428 429 430 431 432
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
433
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
434 435 436
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
437 438 439
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
440 441 442 443 444 445 446
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
447
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
448 449 450
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
451 452 453
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
454 455 456 457 458 459 460
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
461
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
462 463 464
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
465 466 467
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
468 469 470 471 472 473
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
474
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
475 476 477
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
478 479 480
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
481 482
		};

483 484
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
485
			reg = <0x4a31c000 0x80>;
486
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
487
			reg-names = "mpu";
488 489
			ti,hwmods = "kbd";
		};
490 491 492

		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
493
			reg = <0x4c000000 0x100>;
494
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
495
			ti,hwmods = "emif1";
496
			ti,no-idle-on-init;
497 498 499 500 501 502 503 504
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
505
			reg = <0x4d000000 0x100>;
506
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
507
			ti,hwmods = "emif2";
508
			ti,no-idle-on-init;
509 510 511 512 513
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
514

515
		ocp2scp@4a0ad000 {
516
			compatible = "ti,omap-ocp2scp";
517
			reg = <0x4a0ad000 0x1f>;
518 519 520 521
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
522 523 524 525 526
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
				ctrl-module = <&omap_control_usb>;
			};
527
		};
J
Jon Hunter 已提交
528 529

		timer1: timer@4a318000 {
530
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
531
			reg = <0x4a318000 0x80>;
532
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
533 534 535 536 537
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
538
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
539
			reg = <0x48032000 0x80>;
540
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
541 542 543 544
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
545
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
546
			reg = <0x48034000 0x80>;
547
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
548 549 550 551
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
552
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
553
			reg = <0x48036000 0x80>;
554
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
555 556 557
			ti,hwmods = "timer4";
		};

558
		timer5: timer@40138000 {
559
			compatible = "ti,omap4430-timer";
560 561
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
562
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
563 564 565 566
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

567
		timer6: timer@4013a000 {
568
			compatible = "ti,omap4430-timer";
569 570
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
571
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
572 573 574 575
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

576
		timer7: timer@4013c000 {
577
			compatible = "ti,omap4430-timer";
578 579
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
580
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
581 582 583 584
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

585
		timer8: timer@4013e000 {
586
			compatible = "ti,omap4430-timer";
587 588
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
589
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
590 591 592 593 594 595
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
596
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
597
			reg = <0x4803e000 0x80>;
598
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
599 600 601 602 603
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
604
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
605
			reg = <0x48086000 0x80>;
606
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
607 608 609 610 611
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
612
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
613
			reg = <0x48088000 0x80>;
614
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
615 616 617
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
618 619 620 621

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
622
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
638
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
639 640 641 642 643 644
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
645
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
646 647
			};
		};
648 649 650 651 652 653 654 655

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a00233c 0x4>;
			reg-names = "control_dev_conf", "otghs_control";
			ti,type = <1>;
		};
656 657 658 659

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
660
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
661 662 663 664 665 666 667 668
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
			ti,has-mailbox;
		};
J
Joel Fernandes 已提交
669 670 671 672 673 674 675 676 677

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
678 679 680 681 682 683 684 685 686

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
687 688
	};
};