omap4.dtsi 16.1 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11

12
#include "skeleton.dtsi"
13 14 15 16 17 18

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
19 20 21 22
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
23 24
	};

25 26 27
	cpus {
		cpu@0 {
			compatible = "arm,cortex-a9";
28
			next-level-cache = <&L2>;
29 30 31
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
32
			next-level-cache = <&L2>;
33 34 35
		};
	};

36 37 38 39 40 41 42 43
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

44 45 46 47 48 49 50
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

51 52 53
	local-timer@0x48240600 {
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
54
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
55 56
	};

57 58 59 60 61 62
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
63 64 65 66 67 68 69 70 71 72 73 74 75 76
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
77 78 79 80 81 82 83 84 85 86
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
87
		compatible = "ti,omap4-l3-noc", "simple-bus";
88 89 90
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
91
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
92 93 94
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
95 96
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
97

J
Jon Hunter 已提交
98 99 100 101 102 103
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

121 122 123
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
124 125 126 127
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
128 129 130 131 132
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
133 134
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
135
			reg = <0x4a310000 0x200>;
136
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
137
			ti,hwmods = "gpio1";
138
			ti,gpio-always-on;
B
Benoit Cousson 已提交
139 140 141
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
142
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
143 144 145 146
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
147
			reg = <0x48055000 0x200>;
148
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
149 150 151 152
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
153
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
154 155 156 157
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
158
			reg = <0x48057000 0x200>;
159
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
160 161 162 163
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
164
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
165 166 167 168
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
169
			reg = <0x48059000 0x200>;
170
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
171 172 173 174
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
175
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
176 177 178 179
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
180
			reg = <0x4805b000 0x200>;
181
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
182 183 184 185
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
186
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
187 188 189 190
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
191
			reg = <0x4805d000 0x200>;
192
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
193 194 195 196
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
197
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
198
		};
199

200 201 202 203 204
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
205
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
206 207 208 209 210
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

211
		uart1: serial@4806a000 {
212
			compatible = "ti,omap4-uart";
213
			reg = <0x4806a000 0x100>;
214
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
215 216 217 218
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

219
		uart2: serial@4806c000 {
220
			compatible = "ti,omap4-uart";
221
			reg = <0x4806c000 0x100>;
222
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
223 224 225 226
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

227
		uart3: serial@48020000 {
228
			compatible = "ti,omap4-uart";
229
			reg = <0x48020000 0x100>;
230
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
231 232 233 234
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

235
		uart4: serial@4806e000 {
236
			compatible = "ti,omap4-uart";
237
			reg = <0x4806e000 0x100>;
238
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
239 240 241
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
242 243 244

		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
245
			reg = <0x48070000 0x100>;
246
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
247 248 249 250 251 252 253
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
254
			reg = <0x48072000 0x100>;
255
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
256 257 258 259 260 261 262
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
263
			reg = <0x48060000 0x100>;
264
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
265 266 267 268 269 270 271
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
272
			reg = <0x48350000 0x100>;
273
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
274 275 276 277
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
278 279 280

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
281
			reg = <0x48098000 0x200>;
282
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
283 284 285 286
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
287 288 289 290 291 292 293 294 295 296
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
297 298 299 300
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
301
			reg = <0x4809a000 0x200>;
302
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
303 304 305 306
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
307 308 309 310 311
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
312 313 314 315
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
316
			reg = <0x480b8000 0x200>;
317
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
318 319 320 321
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
322 323
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
324 325 326 327
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
328
			reg = <0x480ba000 0x200>;
329
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
330 331 332 333
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
334 335
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
336
		};
337 338 339

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
340
			reg = <0x4809c000 0x400>;
341
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
342 343 344
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
345 346
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
347 348 349 350
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
351
			reg = <0x480b4000 0x400>;
352
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
353 354
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
355 356
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
357 358 359 360
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
361
			reg = <0x480ad000 0x400>;
362
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
363 364
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
365 366
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
367 368 369 370
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
371
			reg = <0x480d1000 0x400>;
372
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
373 374
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
375 376
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
377 378 379 380
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
381
			reg = <0x480d5000 0x400>;
382
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
383 384
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
385 386
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
387
		};
388 389 390

		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
391
			reg = <0x4a314000 0x80>;
392
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
393 394
			ti,hwmods = "wd_timer2";
		};
395 396 397 398 399

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
400
			reg-names = "mpu", "dma";
401
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
402
			ti,hwmods = "mcpdm";
403 404 405
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
406
		};
407 408 409 410 411

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
412
			reg-names = "mpu", "dma";
413
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
414
			ti,hwmods = "dmic";
415 416
			dmas = <&sdma 67>;
			dma-names = "up_link";
417
		};
418

419 420 421 422 423
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
424
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
425 426 427
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
428 429 430
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
431 432 433 434 435 436 437
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
438
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
439 440 441
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
442 443 444
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
445 446 447 448 449 450 451
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
452
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
453 454 455
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
456 457 458
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
459 460 461 462 463 464
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
465
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
466 467 468
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
469 470 471
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
472 473
		};

474 475
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
476
			reg = <0x4a31c000 0x80>;
477
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
478
			reg-names = "mpu";
479 480
			ti,hwmods = "kbd";
		};
481 482 483

		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
484
			reg = <0x4c000000 0x100>;
485
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
486 487 488 489 490 491 492 493 494
			ti,hwmods = "emif1";
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
495
			reg = <0x4d000000 0x100>;
496
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
497 498 499 500 501 502
			ti,hwmods = "emif2";
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
503

504
		ocp2scp@4a0ad000 {
505
			compatible = "ti,omap-ocp2scp";
506
			reg = <0x4a0ad000 0x1f>;
507 508 509 510
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
511 512 513 514 515
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
				ctrl-module = <&omap_control_usb>;
			};
516
		};
J
Jon Hunter 已提交
517 518

		timer1: timer@4a318000 {
519
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
520
			reg = <0x4a318000 0x80>;
521
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
522 523 524 525 526
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
527
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
528
			reg = <0x48032000 0x80>;
529
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
530 531 532 533
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
534
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
535
			reg = <0x48034000 0x80>;
536
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
537 538 539 540
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
541
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
542
			reg = <0x48036000 0x80>;
543
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
544 545 546
			ti,hwmods = "timer4";
		};

547
		timer5: timer@40138000 {
548
			compatible = "ti,omap4430-timer";
549 550
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
551
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
552 553 554 555
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

556
		timer6: timer@4013a000 {
557
			compatible = "ti,omap4430-timer";
558 559
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
560
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
561 562 563 564
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

565
		timer7: timer@4013c000 {
566
			compatible = "ti,omap4430-timer";
567 568
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
569
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
570 571 572 573
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

574
		timer8: timer@4013e000 {
575
			compatible = "ti,omap4430-timer";
576 577
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
578
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
579 580 581 582 583 584
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
585
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
586
			reg = <0x4803e000 0x80>;
587
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
588 589 590 591 592
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
593
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
594
			reg = <0x48086000 0x80>;
595
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
596 597 598 599 600
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
601
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
602
			reg = <0x48088000 0x80>;
603
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
604 605 606
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
607 608 609 610

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
611
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
627
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
628 629 630 631 632 633
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
634
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
635 636
			};
		};
637 638 639 640 641 642 643 644

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a00233c 0x4>;
			reg-names = "control_dev_conf", "otghs_control";
			ti,type = <1>;
		};
645 646 647 648

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
649
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
650 651 652 653 654 655 656 657
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
			ti,has-mailbox;
		};
658 659
	};
};