omap4.dtsi 16.7 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16 17 18 19

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
20 21 22 23
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
24 25
	};

26
	cpus {
27 28 29
		#address-cells = <1>;
		#size-cells = <0>;

30 31
		cpu@0 {
			compatible = "arm,cortex-a9";
32
			device_type = "cpu";
33
			next-level-cache = <&L2>;
34
			reg = <0x0>;
35 36 37
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
38
			device_type = "cpu";
39
			next-level-cache = <&L2>;
40
			reg = <0x1>;
41 42 43
		};
	};

44 45 46 47 48 49 50 51
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

52 53 54 55 56 57 58
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

59
	local-timer@48240600 {
60 61
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
62
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
63 64
	};

65 66 67 68 69 70
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
71 72 73 74 75 76 77 78 79 80 81 82 83 84
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
85 86 87 88 89 90 91 92 93 94
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
95
		compatible = "ti,omap4-l3-noc", "simple-bus";
96 97 98
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
99
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
100 101 102
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
103 104
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
105

J
Jon Hunter 已提交
106 107 108 109 110 111
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

129 130 131
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
132 133 134 135
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
136 137 138 139 140
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
141 142
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
143
			reg = <0x4a310000 0x200>;
144
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
145
			ti,hwmods = "gpio1";
146
			ti,gpio-always-on;
B
Benoit Cousson 已提交
147 148 149
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
150
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
151 152 153 154
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
155
			reg = <0x48055000 0x200>;
156
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
157 158 159 160
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
161
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
162 163 164 165
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
166
			reg = <0x48057000 0x200>;
167
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
168 169 170 171
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
172
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
173 174 175 176
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
177
			reg = <0x48059000 0x200>;
178
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
179 180 181 182
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
183
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
184 185 186 187
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
188
			reg = <0x4805b000 0x200>;
189
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
190 191 192 193
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
194
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
195 196 197 198
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
199
			reg = <0x4805d000 0x200>;
200
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
201 202 203 204
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
205
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
206
		};
207

208 209 210 211 212
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
213
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
214 215 216 217 218
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

219
		uart1: serial@4806a000 {
220
			compatible = "ti,omap4-uart";
221
			reg = <0x4806a000 0x100>;
222
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
223 224 225 226
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

227
		uart2: serial@4806c000 {
228
			compatible = "ti,omap4-uart";
229
			reg = <0x4806c000 0x100>;
230
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
231 232 233 234
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

235
		uart3: serial@48020000 {
236
			compatible = "ti,omap4-uart";
237
			reg = <0x48020000 0x100>;
238
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
239 240 241 242
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

243
		uart4: serial@4806e000 {
244
			compatible = "ti,omap4-uart";
245
			reg = <0x4806e000 0x100>;
246
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
247 248 249
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
250 251 252

		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
253
			reg = <0x48070000 0x100>;
254
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
255 256 257 258 259 260 261
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
262
			reg = <0x48072000 0x100>;
263
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
264 265 266 267 268 269 270
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
271
			reg = <0x48060000 0x100>;
272
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
273 274 275 276 277 278 279
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
280
			reg = <0x48350000 0x100>;
281
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
282 283 284 285
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
286 287 288

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
289
			reg = <0x48098000 0x200>;
290
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
291 292 293 294
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
295 296 297 298 299 300 301 302 303 304
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
305 306 307 308
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
309
			reg = <0x4809a000 0x200>;
310
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
311 312 313 314
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
315 316 317 318 319
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
320 321 322 323
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
324
			reg = <0x480b8000 0x200>;
325
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
326 327 328 329
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
330 331
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
332 333 334 335
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
336
			reg = <0x480ba000 0x200>;
337
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
338 339 340 341
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
342 343
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
344
		};
345 346 347

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
348
			reg = <0x4809c000 0x400>;
349
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
350 351 352
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
353 354
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
355 356 357 358
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
359
			reg = <0x480b4000 0x400>;
360
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
361 362
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
363 364
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
365 366 367 368
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
369
			reg = <0x480ad000 0x400>;
370
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
371 372
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
373 374
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
375 376 377 378
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
379
			reg = <0x480d1000 0x400>;
380
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
381 382
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
383 384
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
385 386 387 388
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
389
			reg = <0x480d5000 0x400>;
390
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
391 392
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
393 394
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
395
		};
396 397 398

		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
399
			reg = <0x4a314000 0x80>;
400
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
401 402
			ti,hwmods = "wd_timer2";
		};
403 404 405 406 407

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
408
			reg-names = "mpu", "dma";
409
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
410
			ti,hwmods = "mcpdm";
411 412 413
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
414
		};
415 416 417 418 419

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
420
			reg-names = "mpu", "dma";
421
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
422
			ti,hwmods = "dmic";
423 424
			dmas = <&sdma 67>;
			dma-names = "up_link";
425
		};
426

427 428 429 430 431
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
432
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
433 434 435
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
436 437 438
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
439 440 441 442 443 444 445
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
446
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
447 448 449
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
450 451 452
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
453 454 455 456 457 458 459
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
460
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
461 462 463
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
464 465 466
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
467 468 469 470 471 472
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
473
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
474 475 476
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
477 478 479
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
480 481
		};

482 483
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
484
			reg = <0x4a31c000 0x80>;
485
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
486
			reg-names = "mpu";
487 488
			ti,hwmods = "kbd";
		};
489 490 491

		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
492
			reg = <0x4c000000 0x100>;
493
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
494 495 496 497 498 499 500 501 502
			ti,hwmods = "emif1";
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
503
			reg = <0x4d000000 0x100>;
504
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
505 506 507 508 509 510
			ti,hwmods = "emif2";
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
511

512
		ocp2scp@4a0ad000 {
513
			compatible = "ti,omap-ocp2scp";
514
			reg = <0x4a0ad000 0x1f>;
515 516 517 518
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
519 520 521 522 523
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
				ctrl-module = <&omap_control_usb>;
			};
524
		};
J
Jon Hunter 已提交
525 526

		timer1: timer@4a318000 {
527
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
528
			reg = <0x4a318000 0x80>;
529
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
530 531 532 533 534
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
535
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
536
			reg = <0x48032000 0x80>;
537
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
538 539 540 541
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
542
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
543
			reg = <0x48034000 0x80>;
544
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
545 546 547 548
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
549
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
550
			reg = <0x48036000 0x80>;
551
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
552 553 554
			ti,hwmods = "timer4";
		};

555
		timer5: timer@40138000 {
556
			compatible = "ti,omap4430-timer";
557 558
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
559
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
560 561 562 563
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

564
		timer6: timer@4013a000 {
565
			compatible = "ti,omap4430-timer";
566 567
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
568
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
569 570 571 572
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

573
		timer7: timer@4013c000 {
574
			compatible = "ti,omap4430-timer";
575 576
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
577
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
578 579 580 581
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

582
		timer8: timer@4013e000 {
583
			compatible = "ti,omap4430-timer";
584 585
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
586
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
587 588 589 590 591 592
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
593
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
594
			reg = <0x4803e000 0x80>;
595
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
596 597 598 599 600
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
601
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
602
			reg = <0x48086000 0x80>;
603
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
604 605 606 607 608
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
609
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
610
			reg = <0x48088000 0x80>;
611
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
612 613 614
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
615 616 617 618

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
619
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
635
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
636 637 638 639 640 641
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
642
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
643 644
			};
		};
645 646 647 648 649 650 651 652

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a00233c 0x4>;
			reg-names = "control_dev_conf", "otghs_control";
			ti,type = <1>;
		};
653 654 655 656

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
657
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
658 659 660 661 662 663 664 665
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
			ti,has-mailbox;
		};
J
Joel Fernandes 已提交
666 667 668 669 670 671 672 673 674

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
675 676 677 678 679 680 681 682 683

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
684 685
	};
};