core.c 43.9 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48
								\
49 50
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
51 52
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
53 54
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
55
	})
56 57 58 59 60 61 62 63

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

64 65 66 67 68 69 70
/* The set of bus widths supported by the DMA controller */
#define DW_DMA_BUSWIDTHS			  \
	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	| \
	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		| \
	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		| \
	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)

71 72
/*----------------------------------------------------------------------*/

73 74 75 76 77
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

78 79
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
80
	return to_dw_desc(dwc->active_list.next);
81 82 83 84 85 86 87
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
88
	unsigned long flags;
89

90
	spin_lock_irqsave(&dwc->lock, flags);
91
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
92
		i++;
93 94 95 96 97
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
98
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
99
	}
100
	spin_unlock_irqrestore(&dwc->lock, flags);
101

102
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
103 104 105 106 107 108 109 110 111 112

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
113 114
	unsigned long flags;

115 116 117
	if (desc) {
		struct dw_desc *child;

118
		spin_lock_irqsave(&dwc->lock, flags);
119
		list_for_each_entry(child, &desc->tx_list, desc_node)
120
			dev_vdbg(chan2dev(&dwc->chan),
121 122
					"moving child desc %p to freelist\n",
					child);
123
		list_splice_init(&desc->tx_list, &dwc->free_list);
124
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
125
		list_add(&desc->desc_node, &dwc->free_list);
126
		spin_unlock_irqrestore(&dwc->lock, flags);
127 128 129
	}
}

130 131 132 133 134 135 136 137 138
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

139 140
	cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
	cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
141 142 143 144 145 146 147 148 149 150 151

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

152 153
/*----------------------------------------------------------------------*/

154
static inline unsigned int dwc_fast_ffs(unsigned long long v)
155 156 157 158 159 160 161 162 163 164 165 166 167 168
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

169
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
170 171 172 173 174 175 176 177 178 179
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

180 181 182 183 184 185 186
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

187 188
/*----------------------------------------------------------------------*/

189 190 191 192 193 194 195
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

196 197 198 199
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
200 201 202 203 204 205 206
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
207 208 209

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
210 211
}

212 213 214 215
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
216
	unsigned long	was_soft_llp;
217 218 219

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
220
		dev_err(chan2dev(&dwc->chan),
221 222
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
223
		dwc_dump_chan_regs(dwc);
224 225 226 227 228

		/* The tasklet will hopefully advance the queue... */
		return;
	}

229 230 231 232 233
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
234
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
235 236 237 238 239
			return;
		}

		dwc_initialize(dwc);

240
		dwc->residue = first->total_len;
241
		dwc->tx_node_active = &first->tx_list;
242

243
		/* Submit first block */
244 245 246 247 248
		dwc_do_single_block(dwc, first);

		return;
	}

249 250
	dwc_initialize(dwc);

251 252 253 254 255 256 257
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

258 259
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
260 261
	struct dw_desc *desc;

262 263 264 265
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
266 267 268
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
269 270
}

271 272 273
/*----------------------------------------------------------------------*/

static void
274 275
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
276
{
277 278
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
279
	struct dma_async_tx_descriptor	*txd = &desc->txd;
280
	struct dw_desc			*child;
281
	unsigned long			flags;
282

283
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
284

285
	spin_lock_irqsave(&dwc->lock, flags);
286
	dma_cookie_complete(txd);
287 288 289 290
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
291

292 293 294 295 296
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

297
	list_splice_init(&desc->tx_list, &dwc->free_list);
298 299
	list_move(&desc->desc_node, &dwc->free_list);

300
	dma_descriptor_unmap(txd);
301 302
	spin_unlock_irqrestore(&dwc->lock, flags);

303
	if (callback)
304 305 306 307 308 309 310
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
311
	unsigned long flags;
312

313
	spin_lock_irqsave(&dwc->lock, flags);
314
	if (dma_readl(dw, CH_EN) & dwc->mask) {
315
		dev_err(chan2dev(&dwc->chan),
316 317 318
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
319
		dwc_chan_disable(dw, dwc);
320 321 322 323 324 325 326
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
327
	dwc_dostart_first_queued(dwc);
328

329 330
	spin_unlock_irqrestore(&dwc->lock, flags);

331
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
332
		dwc_descriptor_complete(dwc, desc, true);
333 334
}

335 336 337 338 339 340 341 342 343
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

344 345 346 347 348 349
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
350
	unsigned long flags;
351

352
	spin_lock_irqsave(&dwc->lock, flags);
353 354 355 356 357 358
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
359 360

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
361 362 363 364 365 366 367 368 369 370
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
371 372 373 374 375 376
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

377
				child = to_dw_desc(active);
378 379

				/* Submit next block */
380
				dwc_do_single_block(dwc, child);
381

382
				spin_unlock_irqrestore(&dwc->lock, flags);
383 384
				return;
			}
385

386 387 388
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
389 390 391

		dwc->residue = 0;

392 393
		spin_unlock_irqrestore(&dwc->lock, flags);

394 395 396 397
		dwc_complete_all(dw, dwc);
		return;
	}

398
	if (list_empty(&dwc->active_list)) {
399
		dwc->residue = 0;
400
		spin_unlock_irqrestore(&dwc->lock, flags);
401
		return;
402
	}
403

404 405
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
406
		spin_unlock_irqrestore(&dwc->lock, flags);
407
		return;
408
	}
409

410
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
411 412

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
413
		/* Initial residue value */
414 415
		dwc->residue = desc->total_len;

416
		/* Check first descriptors addr */
417 418
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
419
			return;
420
		}
421

422
		/* Check first descriptors llp */
423
		if (desc->lli.llp == llp) {
424
			/* This one is currently in progress */
425
			dwc->residue -= dwc_get_sent(dwc);
426
			spin_unlock_irqrestore(&dwc->lock, flags);
427
			return;
428
		}
429

430 431
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
432
			if (child->lli.llp == llp) {
433
				/* Currently in progress */
434
				dwc->residue -= dwc_get_sent(dwc);
435
				spin_unlock_irqrestore(&dwc->lock, flags);
436
				return;
437
			}
438 439
			dwc->residue -= child->len;
		}
440 441 442 443 444

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
445
		spin_unlock_irqrestore(&dwc->lock, flags);
446
		dwc_descriptor_complete(dwc, desc, true);
447
		spin_lock_irqsave(&dwc->lock, flags);
448 449
	}

450
	dev_err(chan2dev(&dwc->chan),
451 452 453
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
454
	dwc_chan_disable(dw, dwc);
455

456
	dwc_dostart_first_queued(dwc);
457
	spin_unlock_irqrestore(&dwc->lock, flags);
458 459
}

460
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
461
{
462 463
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
464 465 466 467 468 469
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
470
	unsigned long flags;
471 472 473

	dwc_scan_descriptors(dw, dwc);

474 475
	spin_lock_irqsave(&dwc->lock, flags);

476 477 478 479 480 481 482
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
483
	list_move(dwc->queue.next, dwc->active_list.prev);
484 485 486 487 488 489 490

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
491
	 * WARN may seem harsh, but since this only happens
492 493 494 495 496
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
497 498
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
499
	dwc_dump_lli(dwc, &bad_desc->lli);
500
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
501 502
		dwc_dump_lli(dwc, &child->lli);

503 504
	spin_unlock_irqrestore(&dwc->lock, flags);

505
	/* Pretend the descriptor completed successfully */
506
	dwc_descriptor_complete(dwc, bad_desc, true);
507 508
}

509 510
/* --------------------- Cyclic DMA API extensions -------------------- */

511
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
512 513 514 515 516 517
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

518
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
519 520 521 522 523 524
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

525
/* Called with dwc->lock held and all DMAC interrupts disabled */
526
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
527
		u32 status_block, u32 status_err, u32 status_xfer)
528
{
529 530
	unsigned long flags;

531
	if (status_block & dwc->mask) {
532 533 534 535 536
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));
537
		dma_writel(dw, CLEAR.BLOCK, dwc->mask);
538 539 540

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
541 542

		if (callback)
543 544 545 546 547 548 549 550 551 552 553
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

554 555 556
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
557 558 559

		spin_lock_irqsave(&dwc->lock, flags);

560
		dwc_dump_chan_regs(dwc);
561

562
		dwc_chan_disable(dw, dwc);
563

564
		/* Make sure DMA does not restart by loading a new list */
565 566 567 568
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

569
		dma_writel(dw, CLEAR.BLOCK, dwc->mask);
570 571 572 573 574
		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
575 576

		spin_unlock_irqrestore(&dwc->lock, flags);
577
	}
578 579 580

	/* Re-enable interrupts */
	channel_set_bit(dw, MASK.BLOCK, dwc->mask);
581 582 583 584
}

/* ------------------------------------------------------------------------- */

585 586 587 588
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
589
	u32 status_block;
590 591 592 593
	u32 status_xfer;
	u32 status_err;
	int i;

594
	status_block = dma_readl(dw, RAW.BLOCK);
595
	status_xfer = dma_readl(dw, RAW.XFER);
596 597
	status_err = dma_readl(dw, RAW.ERROR);

598
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
599 600 601

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
602
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
603 604
			dwc_handle_cyclic(dw, dwc, status_block, status_err,
					status_xfer);
605
		else if (status_err & (1 << i))
606
			dwc_handle_error(dw, dwc);
607
		else if (status_xfer & (1 << i))
608 609 610
			dwc_scan_descriptors(dw, dwc);
	}

611
	/* Re-enable interrupts */
612 613 614 615 616 617 618
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
619
	u32 status;
620

621 622 623 624 625
	/* Check if we have any interrupt from the DMAC which is not in use */
	if (!dw->in_use)
		return IRQ_NONE;

	status = dma_readl(dw, STATUS_INT);
626 627 628
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
629
	if (!status)
630
		return IRQ_NONE;
631 632 633 634 635 636

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
637
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
638 639 640 641 642 643 644 645 646 647
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
648
		channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
666
	unsigned long		flags;
667

668
	spin_lock_irqsave(&dwc->lock, flags);
669
	cookie = dma_cookie_assign(tx);
670 671 672 673 674 675 676

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

677 678
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
679

680
	spin_unlock_irqrestore(&dwc->lock, flags);
681 682 683 684 685 686 687 688 689

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
690
	struct dw_dma		*dw = to_dw_dma(chan->device);
691 692 693 694 695 696 697
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
698
	unsigned int		data_width;
699 700
	u32			ctllo;

701
	dev_vdbg(chan2dev(chan),
702 703
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
704 705

	if (unlikely(!len)) {
706
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
707 708 709
		return NULL;
	}

710 711
	dwc->direction = DMA_MEM_TO_MEM;

712 713
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
714

715
	src_width = dst_width = min_t(unsigned int, data_width,
716
				      dwc_fast_ffs(src | dest | len));
717

718
	ctllo = DWC_DEFAULT_CTLLO(chan)
719 720 721 722 723 724 725 726 727
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
728
					   dwc->block_size);
729 730 731 732 733 734 735 736 737

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
738
		desc->len = xfer_count << src_width;
739 740 741 742 743 744

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
745
					&first->tx_list);
746 747 748 749 750 751 752 753 754 755
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
756
	first->total_len = len;
757 758 759 760 761 762 763 764 765 766

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
767
		unsigned int sg_len, enum dma_transfer_direction direction,
768
		unsigned long flags, void *context)
769 770
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
771
	struct dw_dma		*dw = to_dw_dma(chan->device);
772
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
773 774 775 776 777 778
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
779
	unsigned int		data_width;
780 781 782 783
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

784
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
785

786
	if (unlikely(!is_slave_direction(direction) || !sg_len))
787 788
		return NULL;

789 790
	dwc->direction = direction;

791 792 793
	prev = first = NULL;

	switch (direction) {
794
	case DMA_MEM_TO_DEV:
795
		reg_width = __ffs(sconfig->dst_addr_width);
796 797
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
798 799
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
800 801 802 803 804
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

805
		data_width = dw->data_width[dwc->src_master];
806

807 808
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
809
			u32		len, dlen, mem;
810

811
			mem = sg_dma_address(sg);
812
			len = sg_dma_len(sg);
813

814
			mem_width = min_t(unsigned int,
815
					  data_width, dwc_fast_ffs(mem | len));
816

817
slave_sg_todev_fill_desc:
818
			desc = dwc_desc_get(dwc);
819
			if (!desc)
820 821 822 823 824
				goto err_desc_get;

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
825 826
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
827 828 829 830 831 832 833 834
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
835
			desc->len = dlen;
836 837 838 839 840 841

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
842
						&first->tx_list);
843 844
			}
			prev = desc;
845 846 847 848
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
849 850
		}
		break;
851
	case DMA_DEV_TO_MEM:
852
		reg_width = __ffs(sconfig->src_addr_width);
853 854
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
855 856
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
857 858 859 860
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
861

862
		data_width = dw->data_width[dwc->dst_master];
863

864 865
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
866
			u32		len, dlen, mem;
867

868
			mem = sg_dma_address(sg);
869
			len = sg_dma_len(sg);
870

871
			mem_width = min_t(unsigned int,
872
					  data_width, dwc_fast_ffs(mem | len));
873

874 875
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
876
			if (!desc)
877 878
				goto err_desc_get;

879 880 881
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
882 883
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
884 885 886 887 888 889 890
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
891
			desc->len = dlen;
892 893 894 895 896 897

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
898
						&first->tx_list);
899 900
			}
			prev = desc;
901 902 903 904
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
905 906 907 908 909 910 911 912 913 914 915
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
916
	first->total_len = total_len;
917 918 919 920

	return &first->txd;

err_desc_get:
921 922
	dev_err(chan2dev(chan),
		"not enough descriptors available. Direction %d\n", direction);
923 924 925 926
	dwc_desc_put(dwc, first);
	return NULL;
}

927 928 929 930 931
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

932
	if (dws->dma_dev != chan->device->dev)
933 934 935 936 937 938 939 940 941 942 943 944 945 946
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

	dwc->src_master = dws->src_master;
	dwc->dst_master = dws->dst_master;

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

963
static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
964 965 966
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

967 968
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
969 970 971
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
972
	dwc->direction = sconfig->direction;
973 974 975 976 977 978 979

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

980
static int dwc_pause(struct dma_chan *chan)
981
{
982 983 984 985 986 987
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	unsigned long		flags;
	unsigned int		count = 20;	/* timeout iterations */
	u32			cfglo;

	spin_lock_irqsave(&dwc->lock, flags);
988

989
	cfglo = channel_readl(dwc, CFG_LO);
990
	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
991 992
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
993 994

	dwc->paused = true;
995 996 997 998

	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1010
static int dwc_resume(struct dma_chan *chan)
1011 1012
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1013
	unsigned long		flags;
1014

1015 1016
	if (!dwc->paused)
		return 0;
1017

1018
	spin_lock_irqsave(&dwc->lock, flags);
1019

1020
	dwc_chan_resume(dwc);
1021

1022
	spin_unlock_irqrestore(&dwc->lock, flags);
1023

1024 1025
	return 0;
}
1026

1027 1028 1029 1030 1031 1032 1033
static int dwc_terminate_all(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
	unsigned long		flags;
	LIST_HEAD(list);
1034

1035
	spin_lock_irqsave(&dwc->lock, flags);
1036

1037
	clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1038

1039
	dwc_chan_disable(dw, dwc);
1040

1041
	dwc_chan_resume(dwc);
1042

1043 1044 1045
	/* active_list entries will end up before queued entries */
	list_splice_init(&dwc->queue, &list);
	list_splice_init(&dwc->active_list, &list);
1046

1047
	spin_unlock_irqrestore(&dwc->lock, flags);
1048

1049 1050 1051
	/* Flush all pending and queued descriptors */
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
		dwc_descriptor_complete(dwc, desc, false);
1052 1053

	return 0;
1054 1055
}

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1071
static enum dma_status
1072 1073 1074
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1075 1076
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1077
	enum dma_status		ret;
1078

1079
	ret = dma_cookie_status(chan, cookie, txstate);
1080
	if (ret == DMA_COMPLETE)
1081
		return ret;
1082

1083
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1084

1085
	ret = dma_cookie_status(chan, cookie, txstate);
1086
	if (ret != DMA_COMPLETE)
1087
		dma_set_residue(txstate, dwc_get_residue(dwc));
1088

1089
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1090
		return DMA_PAUSED;
1091 1092 1093 1094 1095 1096 1097

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1098
	unsigned long		flags;
1099

1100 1101 1102 1103
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
	int i;

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
1115
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1132
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1133 1134 1135 1136 1137
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1138
	unsigned long		flags;
1139

1140
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1141 1142 1143

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1144
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1145 1146 1147
		return -EIO;
	}

1148
	dma_cookie_init(chan);
1149 1150 1151 1152 1153 1154 1155

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1156 1157 1158 1159 1160 1161 1162 1163
	/*
	 * We need controller-specific data to set up slave transfers.
	 */
	if (chan->private && !dw_dma_filter(chan, chan->private)) {
		dev_warn(chan2dev(chan), "Wrong controller-specific data\n");
		return -EINVAL;
	}

1164 1165 1166 1167 1168
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1169
	spin_lock_irqsave(&dwc->lock, flags);
1170 1171
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1172 1173
		dma_addr_t phys;

1174
		spin_unlock_irqrestore(&dwc->lock, flags);
1175

1176
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1177 1178
		if (!desc)
			goto err_desc_alloc;
1179

1180
		memset(desc, 0, sizeof(struct dw_desc));
1181

1182
		INIT_LIST_HEAD(&desc->tx_list);
1183 1184 1185
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1186
		desc->txd.phys = phys;
1187

1188 1189
		dwc_desc_put(dwc, desc);

1190
		spin_lock_irqsave(&dwc->lock, flags);
1191 1192 1193
		i = ++dwc->descs_allocated;
	}

1194
	spin_unlock_irqrestore(&dwc->lock, flags);
1195

1196
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1197

1198 1199 1200 1201 1202
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1203 1204 1205 1206 1207 1208 1209 1210
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1211
	unsigned long		flags;
1212 1213
	LIST_HEAD(list);

1214
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1215 1216 1217 1218 1219 1220 1221
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1222
	spin_lock_irqsave(&dwc->lock, flags);
1223 1224
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1225 1226 1227 1228 1229 1230 1231 1232

	/* Clear custom channel configuration */
	dwc->src_id = 0;
	dwc->dst_id = 0;

	dwc->src_master = 0;
	dwc->dst_master = 0;

1233
	dwc->initialized = false;
1234 1235 1236

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
1237
	channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
1238 1239
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1240
	spin_unlock_irqrestore(&dwc->lock, flags);
1241

1242 1243 1244 1245 1246
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1247
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1248
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1249
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1250 1251
	}

1252
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1253 1254
}

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1267
	struct dw_dma		*dw = to_dw_dma(chan->device);
1268
	unsigned long		flags;
1269 1270 1271 1272 1273 1274

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1275
	spin_lock_irqsave(&dwc->lock, flags);
1276 1277 1278 1279

	/* Enable interrupts to perform cyclic transfer */
	channel_set_bit(dw, MASK.BLOCK, dwc->mask);

1280
	dwc_dostart(dwc, dwc->cdesc->desc[0]);
1281

1282
	spin_unlock_irqrestore(&dwc->lock, flags);
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1298
	unsigned long		flags;
1299

1300
	spin_lock_irqsave(&dwc->lock, flags);
1301

1302
	dwc_chan_disable(dw, dwc);
1303

1304
	spin_unlock_irqrestore(&dwc->lock, flags);
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1321
		enum dma_transfer_direction direction)
1322 1323
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1324
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1325 1326 1327 1328 1329 1330 1331 1332
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1333
	unsigned long			flags;
1334

1335
	spin_lock_irqsave(&dwc->lock, flags);
1336 1337 1338 1339 1340 1341 1342
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1343
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1344
		spin_unlock_irqrestore(&dwc->lock, flags);
1345 1346 1347 1348 1349 1350
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1351
	spin_unlock_irqrestore(&dwc->lock, flags);
1352 1353 1354 1355 1356 1357 1358
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1359

1360 1361 1362
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1363 1364
	dwc->direction = direction;

1365 1366 1367 1368 1369
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1370 1371 1372
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1373
	if (period_len > (dwc->block_size << reg_width))
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1399
		case DMA_MEM_TO_DEV:
1400
			desc->lli.dar = sconfig->dst_addr;
1401
			desc->lli.sar = buf_addr + (period_len * i);
1402
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1403 1404 1405 1406 1407
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1408 1409 1410 1411 1412

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1413
			break;
1414
		case DMA_DEV_TO_MEM:
1415
			desc->lli.dar = buf_addr + (period_len * i);
1416 1417
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1418 1419 1420 1421 1422
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1423 1424 1425 1426 1427

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1428 1429 1430 1431 1432 1433 1434 1435
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1436
		if (last)
1437 1438 1439 1440 1441
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1442
	/* Let's make a cyclic list */
1443 1444
	last->lli.llp = cdesc->desc[0]->txd.phys;

1445 1446 1447
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1475
	unsigned long		flags;
1476

1477
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1478 1479 1480 1481

	if (!cdesc)
		return;

1482
	spin_lock_irqsave(&dwc->lock, flags);
1483

1484
	dwc_chan_disable(dw, dwc);
1485

1486
	dma_writel(dw, CLEAR.BLOCK, dwc->mask);
1487 1488 1489
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1490
	spin_unlock_irqrestore(&dwc->lock, flags);
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1502 1503
/*----------------------------------------------------------------------*/

1504
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1505
{
1506
	struct dw_dma		*dw;
1507
	bool			autocfg = false;
1508
	unsigned int		dw_params;
1509
	unsigned int		max_blk_size = 0;
1510 1511 1512
	int			err;
	int			i;

1513 1514 1515 1516 1517 1518 1519
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1520 1521
	pm_runtime_get_sync(chip->dev);

1522 1523 1524
	if (!pdata) {
		dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
		dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1525

1526 1527 1528 1529 1530
		autocfg = dw_params >> DW_PARAMS_EN & 1;
		if (!autocfg) {
			err = -EINVAL;
			goto err_pdata;
		}
1531

1532
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1533 1534 1535 1536
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1537

1538 1539 1540 1541 1542 1543 1544 1545 1546
		/* Get hardware configuration parameters */
		pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
		pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < pdata->nr_masters; i++) {
			pdata->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1547 1548
		/* Fill platform data with the default values */
		pdata->is_private = true;
1549
		pdata->is_memcpy = true;
1550 1551
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1552
	} else if (pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1553 1554 1555
		err = -EINVAL;
		goto err_pdata;
	}
1556

1557
	dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
1558
				GFP_KERNEL);
1559 1560 1561 1562
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1563

1564
	/* Get hardware configuration parameters */
1565 1566 1567
	dw->nr_masters = pdata->nr_masters;
	for (i = 0; i < dw->nr_masters; i++)
		dw->data_width[i] = pdata->data_width[i];
1568

1569
	/* Calculate all channel mask before DMA setup */
1570
	dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1571

1572
	/* Force dma off, just in case */
1573 1574
	dw_dma_off(dw);

1575
	/* Create a pool of consistent memory blocks for hardware descriptors */
1576
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1577 1578
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1579
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1580 1581
		err = -ENOMEM;
		goto err_pdata;
1582 1583
	}

1584 1585
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1586 1587 1588
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1589
		goto err_pdata;
1590

1591
	INIT_LIST_HEAD(&dw->dma.channels);
1592
	for (i = 0; i < pdata->nr_channels; i++) {
1593 1594 1595
		struct dw_dma_chan	*dwc = &dw->chan[i];

		dwc->chan.device = &dw->dma;
1596
		dma_cookie_init(&dwc->chan);
1597 1598 1599 1600 1601
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1602

1603 1604
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1605
			dwc->priority = pdata->nr_channels - i - 1;
1606 1607 1608
		else
			dwc->priority = i;

1609 1610 1611 1612 1613 1614 1615 1616 1617
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1618

1619
		dwc->direction = DMA_TRANS_NONE;
1620

1621
		/* Hardware configuration */
1622 1623
		if (autocfg) {
			unsigned int dwc_params;
1624
			unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
1625
			void __iomem *addr = chip->regs + r * sizeof(u32);
1626

1627
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1628

1629 1630
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1631

1632 1633
			/*
			 * Decode maximum block size for given channel. The
1634
			 * stored 4 bit value represents blocks from 0x00 for 3
1635 1636
			 * up to 0x0a for 4095.
			 */
1637 1638
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1639 1640 1641
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1642
			dwc->block_size = pdata->block_size;
1643 1644 1645 1646 1647 1648 1649

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1650 1651
	}

1652
	/* Clear all interrupts on all channels. */
1653
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1654
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1655 1656 1657 1658
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

1659
	/* Set capabilities */
1660
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1661 1662
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1663 1664 1665
	if (pdata->is_memcpy)
		dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);

1666
	dw->dma.dev = chip->dev;
1667 1668 1669 1670 1671
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1672

1673 1674 1675 1676
	dw->dma.device_config = dwc_config;
	dw->dma.device_pause = dwc_pause;
	dw->dma.device_resume = dwc_resume;
	dw->dma.device_terminate_all = dwc_terminate_all;
1677

1678
	dw->dma.device_tx_status = dwc_tx_status;
1679 1680
	dw->dma.device_issue_pending = dwc_issue_pending;

1681 1682 1683 1684 1685 1686 1687
	/* DMA capabilities */
	dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
			     BIT(DMA_MEM_TO_MEM);
	dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;

1688 1689 1690 1691
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1692
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1693
		 pdata->nr_channels);
1694

A
Andy Shevchenko 已提交
1695 1696
	pm_runtime_put_sync_suspend(chip->dev);

1697
	return 0;
1698

1699 1700
err_dma_register:
	free_irq(chip->irq, dw);
1701
err_pdata:
A
Andy Shevchenko 已提交
1702
	pm_runtime_put_sync_suspend(chip->dev);
1703
	return err;
1704
}
1705
EXPORT_SYMBOL_GPL(dw_dma_probe);
1706

1707
int dw_dma_remove(struct dw_dma_chip *chip)
1708
{
1709
	struct dw_dma		*dw = chip->dw;
1710 1711
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1712 1713
	pm_runtime_get_sync(chip->dev);

1714 1715 1716
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1717
	free_irq(chip->irq, dw);
1718 1719 1720 1721 1722 1723 1724 1725
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1726
	pm_runtime_put_sync_suspend(chip->dev);
1727 1728
	return 0;
}
1729
EXPORT_SYMBOL_GPL(dw_dma_remove);
1730

1731
int dw_dma_disable(struct dw_dma_chip *chip)
1732
{
1733
	struct dw_dma *dw = chip->dw;
1734

1735
	dw_dma_off(dw);
1736 1737
	return 0;
}
1738
EXPORT_SYMBOL_GPL(dw_dma_disable);
1739

1740
int dw_dma_enable(struct dw_dma_chip *chip)
1741
{
1742
	struct dw_dma *dw = chip->dw;
1743

1744
	dw_dma_on(dw);
1745 1746
	return 0;
}
1747
EXPORT_SYMBOL_GPL(dw_dma_enable);
1748 1749

MODULE_LICENSE("GPL v2");
1750
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1751
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1752
MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");