core.c 43.8 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16 17
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
18
#include <linux/dmapool.h>
19
#include <linux/err.h>
20 21 22 23 24 25 26
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35 36 37 38 39

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

40 41 42 43 44
static inline bool is_request_line_unset(struct dw_dma_chan *dwc)
{
	return dwc->request_line == (typeof(dwc->request_line))~0;
}

45
static inline void dwc_set_masters(struct dw_dma_chan *dwc)
46
{
47 48 49
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	unsigned char mmax = dw->nr_masters - 1;
50

51 52 53 54 55
	if (!is_request_line_unset(dwc))
		return;

	dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
	dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
56 57
}

58 59 60
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
61 62
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
63
			DW_DMA_MSIZE_16;			\
64
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
65
			DW_DMA_MSIZE_16;			\
66
								\
67 68
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
69 70
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
71 72
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
73
	})
74 75 76 77 78 79 80 81 82 83

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

84 85 86 87 88 89 90 91 92
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

93 94
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
95
	return to_dw_desc(dwc->active_list.next);
96 97 98 99 100 101 102
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
103
	unsigned long flags;
104

105
	spin_lock_irqsave(&dwc->lock, flags);
106
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
107
		i++;
108 109 110 111 112
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
113
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
114
	}
115
	spin_unlock_irqrestore(&dwc->lock, flags);
116

117
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
118 119 120 121 122 123 124 125 126 127

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
128 129
	unsigned long flags;

130 131 132
	if (desc) {
		struct dw_desc *child;

133
		spin_lock_irqsave(&dwc->lock, flags);
134
		list_for_each_entry(child, &desc->tx_list, desc_node)
135
			dev_vdbg(chan2dev(&dwc->chan),
136 137
					"moving child desc %p to freelist\n",
					child);
138
		list_splice_init(&desc->tx_list, &dwc->free_list);
139
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
140
		list_add(&desc->desc_node, &dwc->free_list);
141
		spin_unlock_irqrestore(&dwc->lock, flags);
142 143 144
	}
}

145 146 147 148 149 150 151 152 153 154
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

155
	if (dws) {
156 157 158 159 160 161 162 163
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
164
	} else {
165
		if (dwc->direction == DMA_MEM_TO_DEV)
166
			cfghi = DWC_CFGH_DST_PER(dwc->request_line);
167
		else if (dwc->direction == DMA_DEV_TO_MEM)
168
			cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
169 170 171 172 173 174 175 176 177 178 179 180
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

181 182
/*----------------------------------------------------------------------*/

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

198
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
199 200 201 202 203 204 205 206 207 208
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

209 210 211 212 213 214 215
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

216 217
/*----------------------------------------------------------------------*/

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

	/* Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer. */
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
234 235 236

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
237 238
}

239 240 241 242
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
243
	unsigned long	was_soft_llp;
244 245 246

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
247
		dev_err(chan2dev(&dwc->chan),
248
			"BUG: Attempted to start non-idle channel\n");
249
		dwc_dump_chan_regs(dwc);
250 251 252 253 254

		/* The tasklet will hopefully advance the queue... */
		return;
	}

255 256 257 258 259 260 261 262 263 264 265 266
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
				"BUG: Attempted to start new LLP transfer "
				"inside ongoing one\n");
			return;
		}

		dwc_initialize(dwc);

267
		dwc->residue = first->total_len;
268
		dwc->tx_node_active = &first->tx_list;
269

270
		/* Submit first block */
271 272 273 274 275
		dwc_do_single_block(dwc, first);

		return;
	}

276 277
	dwc_initialize(dwc);

278 279 280 281 282 283 284 285 286 287
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
288 289
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
290
{
291 292
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
293
	struct dma_async_tx_descriptor	*txd = &desc->txd;
294
	struct dw_desc			*child;
295
	unsigned long			flags;
296

297
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
298

299
	spin_lock_irqsave(&dwc->lock, flags);
300
	dma_cookie_complete(txd);
301 302 303 304
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
305

306 307 308 309 310
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

311
	list_splice_init(&desc->tx_list, &dwc->free_list);
312 313
	list_move(&desc->desc_node, &dwc->free_list);

314
	if (!is_slave_direction(dwc->direction)) {
315 316 317 318
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
319
					desc->total_len, DMA_FROM_DEVICE);
320 321
			else
				dma_unmap_page(parent, desc->lli.dar,
322
					desc->total_len, DMA_FROM_DEVICE);
323 324 325 326
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
327
					desc->total_len, DMA_TO_DEVICE);
328 329
			else
				dma_unmap_page(parent, desc->lli.sar,
330
					desc->total_len, DMA_TO_DEVICE);
331 332
		}
	}
333

334 335
	spin_unlock_irqrestore(&dwc->lock, flags);

336
	if (callback)
337 338 339 340 341 342 343
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
344
	unsigned long flags;
345

346
	spin_lock_irqsave(&dwc->lock, flags);
347
	if (dma_readl(dw, CH_EN) & dwc->mask) {
348
		dev_err(chan2dev(&dwc->chan),
349 350 351
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
352
		dwc_chan_disable(dw, dwc);
353 354 355 356 357 358 359
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
360 361 362 363
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
364

365 366
	spin_unlock_irqrestore(&dwc->lock, flags);

367
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
368
		dwc_descriptor_complete(dwc, desc, true);
369 370
}

371 372 373 374 375 376 377 378 379
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

380 381 382 383 384 385
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
386
	unsigned long flags;
387

388
	spin_lock_irqsave(&dwc->lock, flags);
389 390 391 392 393 394
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
395 396

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
397 398 399 400 401 402 403 404 405 406
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
407 408 409 410 411 412
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

413
				child = to_dw_desc(active);
414 415

				/* Submit next block */
416
				dwc_do_single_block(dwc, child);
417

418
				spin_unlock_irqrestore(&dwc->lock, flags);
419 420
				return;
			}
421

422 423 424
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
425 426 427

		dwc->residue = 0;

428 429
		spin_unlock_irqrestore(&dwc->lock, flags);

430 431 432 433
		dwc_complete_all(dw, dwc);
		return;
	}

434
	if (list_empty(&dwc->active_list)) {
435
		dwc->residue = 0;
436
		spin_unlock_irqrestore(&dwc->lock, flags);
437
		return;
438
	}
439

440 441
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
442
		spin_unlock_irqrestore(&dwc->lock, flags);
443
		return;
444
	}
445

446
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
447
			(unsigned long long)llp);
448 449

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
450
		/* Initial residue value */
451 452
		dwc->residue = desc->total_len;

453
		/* Check first descriptors addr */
454 455
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
456
			return;
457
		}
458

459
		/* Check first descriptors llp */
460
		if (desc->lli.llp == llp) {
461
			/* This one is currently in progress */
462
			dwc->residue -= dwc_get_sent(dwc);
463
			spin_unlock_irqrestore(&dwc->lock, flags);
464
			return;
465
		}
466

467 468
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
469
			if (child->lli.llp == llp) {
470
				/* Currently in progress */
471
				dwc->residue -= dwc_get_sent(dwc);
472
				spin_unlock_irqrestore(&dwc->lock, flags);
473
				return;
474
			}
475 476
			dwc->residue -= child->len;
		}
477 478 479 480 481

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
482
		spin_unlock_irqrestore(&dwc->lock, flags);
483
		dwc_descriptor_complete(dwc, desc, true);
484
		spin_lock_irqsave(&dwc->lock, flags);
485 486
	}

487
	dev_err(chan2dev(&dwc->chan),
488 489 490
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
491
	dwc_chan_disable(dw, dwc);
492 493

	if (!list_empty(&dwc->queue)) {
494 495
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
496
	}
497
	spin_unlock_irqrestore(&dwc->lock, flags);
498 499
}

500
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
501
{
502 503
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
504 505 506 507 508 509
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
510
	unsigned long flags;
511 512 513

	dwc_scan_descriptors(dw, dwc);

514 515
	spin_lock_irqsave(&dwc->lock, flags);

516 517 518 519 520 521 522
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
523
	list_move(dwc->queue.next, dwc->active_list.prev);
524 525 526 527 528 529 530

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
531
	 * WARN may seem harsh, but since this only happens
532 533 534 535 536
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
537 538
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
539
	dwc_dump_lli(dwc, &bad_desc->lli);
540
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
541 542
		dwc_dump_lli(dwc, &child->lli);

543 544
	spin_unlock_irqrestore(&dwc->lock, flags);

545
	/* Pretend the descriptor completed successfully */
546
	dwc_descriptor_complete(dwc, bad_desc, true);
547 548
}

549 550
/* --------------------- Cyclic DMA API extensions -------------------- */

551
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
552 553 554 555 556 557
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

558
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
559 560 561 562 563 564
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

565
/* Called with dwc->lock held and all DMAC interrupts disabled */
566
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
567
		u32 status_err, u32 status_xfer)
568
{
569 570
	unsigned long flags;

571
	if (dwc->mask) {
572 573 574 575 576 577 578 579
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
580 581

		if (callback)
582 583 584 585 586 587 588 589 590 591 592 593 594 595
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
596 597 598

		spin_lock_irqsave(&dwc->lock, flags);

599
		dwc_dump_chan_regs(dwc);
600

601
		dwc_chan_disable(dw, dwc);
602

603
		/* Make sure DMA does not restart by loading a new list */
604 605 606 607 608 609 610 611 612
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
613 614

		spin_unlock_irqrestore(&dwc->lock, flags);
615 616 617 618 619
	}
}

/* ------------------------------------------------------------------------- */

620 621 622 623 624 625 626 627
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

628
	status_xfer = dma_readl(dw, RAW.XFER);
629 630
	status_err = dma_readl(dw, RAW.ERROR);

631
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
632 633 634

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
635
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
636
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
637
		else if (status_err & (1 << i))
638
			dwc_handle_error(dw, dwc);
639
		else if (status_xfer & (1 << i))
640 641 642 643
			dwc_scan_descriptors(dw, dwc);
	}

	/*
644
	 * Re-enable interrupts.
645 646 647 648 649 650 651 652 653 654
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

655
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
690
	unsigned long		flags;
691

692
	spin_lock_irqsave(&dwc->lock, flags);
693
	cookie = dma_cookie_assign(tx);
694 695 696 697 698 699 700

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
701
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
702 703
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
704
		dwc_dostart(dwc, dwc_first_active(dwc));
705
	} else {
706
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
707 708 709 710 711
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

712
	spin_unlock_irqrestore(&dwc->lock, flags);
713 714 715 716 717 718 719 720 721

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
722
	struct dw_dma		*dw = to_dw_dma(chan->device);
723 724 725 726 727 728 729
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
730
	unsigned int		data_width;
731 732
	u32			ctllo;

733
	dev_vdbg(chan2dev(chan),
734
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
735 736
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
737 738

	if (unlikely(!len)) {
739
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
740 741 742
		return NULL;
	}

743 744
	dwc->direction = DMA_MEM_TO_MEM;

745 746
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
747

748 749
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
750

751
	ctllo = DWC_DEFAULT_CTLLO(chan)
752 753 754 755 756 757 758 759 760
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
761
					   dwc->block_size);
762 763 764 765 766 767 768 769 770

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
771
		desc->len = xfer_count << src_width;
772 773 774 775 776 777

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
778
					&first->tx_list);
779 780 781 782 783 784 785 786 787 788
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
789
	first->total_len = len;
790 791 792 793 794 795 796 797 798 799

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
800
		unsigned int sg_len, enum dma_transfer_direction direction,
801
		unsigned long flags, void *context)
802 803
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
804
	struct dw_dma		*dw = to_dw_dma(chan->device);
805
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
806 807 808 809 810 811
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
812
	unsigned int		data_width;
813 814 815 816
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

817
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
818

819
	if (unlikely(!is_slave_direction(direction) || !sg_len))
820 821
		return NULL;

822 823
	dwc->direction = direction;

824 825 826
	prev = first = NULL;

	switch (direction) {
827
	case DMA_MEM_TO_DEV:
828 829 830
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
831 832
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
833 834 835 836 837
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

838
		data_width = dw->data_width[dwc->src_master];
839

840 841
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
842
			u32		len, dlen, mem;
843

844
			mem = sg_dma_address(sg);
845
			len = sg_dma_len(sg);
846

847 848
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
849

850
slave_sg_todev_fill_desc:
851 852
			desc = dwc_desc_get(dwc);
			if (!desc) {
853
				dev_err(chan2dev(chan),
854 855 856 857 858 859 860
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
861 862
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
863 864 865 866 867 868 869 870
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
871
			desc->len = dlen;
872 873 874 875 876 877

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
878
						&first->tx_list);
879 880
			}
			prev = desc;
881 882 883 884
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
885 886
		}
		break;
887
	case DMA_DEV_TO_MEM:
888 889 890
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
891 892
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
893 894 895 896
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
897

898
		data_width = dw->data_width[dwc->dst_master];
899

900 901
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
902
			u32		len, dlen, mem;
903

904
			mem = sg_dma_address(sg);
905
			len = sg_dma_len(sg);
906

907 908
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
909

910 911 912 913 914 915 916 917
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

918 919 920
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
921 922
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
923 924 925 926 927 928 929
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
930
			desc->len = dlen;
931 932 933 934 935 936

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
937
						&first->tx_list);
938 939
			}
			prev = desc;
940 941 942 943
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
944 945 946 947 948 949 950 951 952 953 954
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
955
	first->total_len = total_len;
956 957 958 959 960 961 962 963

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

985 986
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
987 988 989
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
990
	dwc->direction = sconfig->direction;
991

992
	/* Take the request line from slave_id member */
993
	if (is_request_line_unset(dwc))
994 995
		dwc->request_line = sconfig->slave_id;

996 997 998 999 1000 1001
	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

1002 1003 1004
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);
1005
	unsigned int count = 20;	/* timeout iterations */
1006 1007

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1008 1009
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1023 1024
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
1025 1026 1027 1028
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1029
	unsigned long		flags;
1030 1031
	LIST_HEAD(list);

1032 1033
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1034

1035
		dwc_chan_pause(dwc);
1036

1037 1038 1039 1040
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1041

1042
		spin_lock_irqsave(&dwc->lock, flags);
1043

1044
		dwc_chan_resume(dwc);
1045

1046 1047 1048
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1049

1050 1051
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1052
		dwc_chan_disable(dw, dwc);
1053

1054
		dwc_chan_resume(dwc);
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1065 1066 1067
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1068
		return -ENXIO;
1069
	}
1070 1071

	return 0;
1072 1073
}

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1089
static enum dma_status
1090 1091 1092
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1093 1094
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1095
	enum dma_status		ret;
1096

1097
	ret = dma_cookie_status(chan, cookie, txstate);
1098 1099 1100
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

1101
		ret = dma_cookie_status(chan, cookie, txstate);
1102 1103
	}

1104
	if (ret != DMA_SUCCESS)
1105
		dma_set_residue(txstate, dwc_get_residue(dwc));
1106

1107 1108
	if (dwc->paused)
		return DMA_PAUSED;
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1121
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1122 1123 1124 1125 1126
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1127
	unsigned long		flags;
1128

1129
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1130 1131 1132

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1133
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1134 1135 1136
		return -EIO;
	}

1137
	dma_cookie_init(chan);
1138 1139 1140 1141 1142 1143 1144

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1145 1146
	dwc_set_masters(dwc);

1147
	spin_lock_irqsave(&dwc->lock, flags);
1148 1149
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1150 1151
		dma_addr_t phys;

1152
		spin_unlock_irqrestore(&dwc->lock, flags);
1153

1154
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1155 1156
		if (!desc)
			goto err_desc_alloc;
1157

1158
		memset(desc, 0, sizeof(struct dw_desc));
1159

1160
		INIT_LIST_HEAD(&desc->tx_list);
1161 1162 1163
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1164
		desc->txd.phys = phys;
1165

1166 1167
		dwc_desc_put(dwc, desc);

1168
		spin_lock_irqsave(&dwc->lock, flags);
1169 1170 1171
		i = ++dwc->descs_allocated;
	}

1172
	spin_unlock_irqrestore(&dwc->lock, flags);
1173

1174
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1175

1176 1177 1178 1179 1180
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1181 1182 1183 1184 1185 1186 1187 1188
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1189
	unsigned long		flags;
1190 1191
	LIST_HEAD(list);

1192
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1193 1194 1195 1196 1197 1198 1199
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1200
	spin_lock_irqsave(&dwc->lock, flags);
1201 1202
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1203
	dwc->initialized = false;
1204
	dwc->request_line = ~0;
1205 1206 1207 1208 1209

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1210
	spin_unlock_irqrestore(&dwc->lock, flags);
1211 1212

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1213
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1214
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1215 1216
	}

1217
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1218 1219
}

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1233
	unsigned long		flags;
1234 1235 1236 1237 1238 1239

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1240
	spin_lock_irqsave(&dwc->lock, flags);
1241

1242
	/* Assert channel is idle */
1243 1244 1245
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1246
		dwc_dump_chan_regs(dwc);
1247
		spin_unlock_irqrestore(&dwc->lock, flags);
1248 1249 1250 1251 1252 1253
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1254
	/* Setup DMAC channel registers */
1255 1256 1257 1258 1259 1260
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1261
	spin_unlock_irqrestore(&dwc->lock, flags);
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1277
	unsigned long		flags;
1278

1279
	spin_lock_irqsave(&dwc->lock, flags);
1280

1281
	dwc_chan_disable(dw, dwc);
1282

1283
	spin_unlock_irqrestore(&dwc->lock, flags);
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1300
		enum dma_transfer_direction direction)
1301 1302
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1303
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1304 1305 1306 1307 1308 1309 1310 1311
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1312
	unsigned long			flags;
1313

1314
	spin_lock_irqsave(&dwc->lock, flags);
1315 1316 1317 1318 1319 1320 1321
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1322
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1323
		spin_unlock_irqrestore(&dwc->lock, flags);
1324 1325 1326 1327 1328 1329
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1330
	spin_unlock_irqrestore(&dwc->lock, flags);
1331 1332 1333 1334 1335 1336 1337
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1338

1339 1340 1341
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1342 1343
	dwc->direction = direction;

1344 1345 1346 1347 1348
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1349 1350 1351
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1352
	if (period_len > (dwc->block_size << reg_width))
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1378
		case DMA_MEM_TO_DEV:
1379
			desc->lli.dar = sconfig->dst_addr;
1380
			desc->lli.sar = buf_addr + (period_len * i);
1381
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1382 1383 1384 1385 1386
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1387 1388 1389 1390 1391

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1392
			break;
1393
		case DMA_DEV_TO_MEM:
1394
			desc->lli.dar = buf_addr + (period_len * i);
1395 1396
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1397 1398 1399 1400 1401
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1402 1403 1404 1405 1406

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1407 1408 1409 1410 1411 1412 1413 1414
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1415
		if (last)
1416 1417 1418 1419 1420
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1421
	/* Let's make a cyclic list */
1422 1423
	last->lli.llp = cdesc->desc[0]->txd.phys;

1424 1425 1426
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1454
	unsigned long		flags;
1455

1456
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1457 1458 1459 1460

	if (!cdesc)
		return;

1461
	spin_lock_irqsave(&dwc->lock, flags);
1462

1463
	dwc_chan_disable(dw, dwc);
1464 1465 1466 1467

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1468
	spin_unlock_irqrestore(&dwc->lock, flags);
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1480 1481 1482 1483
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1484 1485
	int i;

1486 1487 1488 1489 1490 1491 1492 1493 1494
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1495 1496 1497

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1498 1499
}

1500
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1501
{
1502 1503
	struct dw_dma		*dw;
	size_t			size;
1504 1505 1506
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1507
	unsigned int		max_blk_size = 0;
1508 1509 1510
	int			err;
	int			i;

1511
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1512 1513
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1514
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1515 1516

	if (!pdata && autocfg) {
1517
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
		if (!pdata)
			return -ENOMEM;

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

1528 1529 1530 1531 1532 1533
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1534
	dw = devm_kzalloc(chip->dev, size, GFP_KERNEL);
1535 1536 1537
	if (!dw)
		return -ENOMEM;

1538
	dw->clk = devm_clk_get(chip->dev, "hclk");
1539 1540
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1541
	clk_prepare_enable(dw->clk);
1542

1543 1544
	dw->regs = chip->regs;
	chip->dw = dw;
1545

1546
	/* Get hardware configuration parameters */
1547
	if (autocfg) {
1548 1549
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1560
	/* Calculate all channel mask before DMA setup */
1561
	dw->all_chan_mask = (1 << nr_channels) - 1;
1562

1563
	/* Force dma off, just in case */
1564 1565
	dw_dma_off(dw);

1566
	/* Disable BLOCK interrupts as well */
1567 1568
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1569
	err = devm_request_irq(chip->dev, chip->irq, dw_dma_interrupt, 0,
1570
			       "dw_dmac", dw);
1571
	if (err)
1572
		return err;
1573

1574
	/* Create a pool of consistent memory blocks for hardware descriptors */
1575
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1576 1577
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1578
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1579 1580 1581
		return -ENOMEM;
	}

1582 1583 1584
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1585
	for (i = 0; i < nr_channels; i++) {
1586
		struct dw_dma_chan	*dwc = &dw->chan[i];
1587
		int			r = nr_channels - i - 1;
1588 1589

		dwc->chan.device = &dw->dma;
1590
		dma_cookie_init(&dwc->chan);
1591 1592 1593 1594 1595
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1596

1597 1598
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1599
			dwc->priority = r;
1600 1601 1602
		else
			dwc->priority = i;

1603 1604 1605 1606 1607 1608 1609 1610 1611
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1612

1613
		dwc->direction = DMA_TRANS_NONE;
1614
		dwc->request_line = ~0;
1615

1616
		/* Hardware configuration */
1617 1618
		if (autocfg) {
			unsigned int dwc_params;
1619
			void __iomem *addr = chip->regs + r * sizeof(u32);
1620

1621
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1622

1623 1624
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1625

1626 1627 1628 1629 1630
			/* Decode maximum block size for given channel. The
			 * stored 4 bit value represents blocks from 0x00 for 3
			 * up to 0x0a for 4095. */
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1631 1632 1633
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1634
			dwc->block_size = pdata->block_size;
1635 1636 1637 1638 1639 1640 1641

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1642 1643
	}

1644
	/* Clear all interrupts on all channels. */
1645
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1646
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1647 1648 1649 1650 1651 1652
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1653 1654
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1655
	dw->dma.dev = chip->dev;
1656 1657 1658 1659 1660 1661
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1662
	dw->dma.device_control = dwc_control;
1663

1664
	dw->dma.device_tx_status = dwc_tx_status;
1665 1666 1667 1668
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

1669
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1670
		 nr_channels);
1671 1672 1673 1674 1675

	dma_async_device_register(&dw->dma);

	return 0;
}
1676
EXPORT_SYMBOL_GPL(dw_dma_probe);
1677

1678
int dw_dma_remove(struct dw_dma_chip *chip)
1679
{
1680
	struct dw_dma		*dw = chip->dw;
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}
1696
EXPORT_SYMBOL_GPL(dw_dma_remove);
1697

1698
void dw_dma_shutdown(struct dw_dma_chip *chip)
1699
{
1700
	struct dw_dma *dw = chip->dw;
1701

1702
	dw_dma_off(dw);
1703
	clk_disable_unprepare(dw->clk);
1704
}
1705
EXPORT_SYMBOL_GPL(dw_dma_shutdown);
1706

1707 1708 1709
#ifdef CONFIG_PM_SLEEP

int dw_dma_suspend(struct dw_dma_chip *chip)
1710
{
1711
	struct dw_dma *dw = chip->dw;
1712

1713
	dw_dma_off(dw);
1714
	clk_disable_unprepare(dw->clk);
1715

1716 1717
	return 0;
}
1718
EXPORT_SYMBOL_GPL(dw_dma_suspend);
1719

1720
int dw_dma_resume(struct dw_dma_chip *chip)
1721
{
1722
	struct dw_dma *dw = chip->dw;
1723

1724
	clk_prepare_enable(dw->clk);
1725
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
1726

1727 1728
	return 0;
}
1729
EXPORT_SYMBOL_GPL(dw_dma_resume);
1730

1731
#endif /* CONFIG_PM_SLEEP */
1732 1733

MODULE_LICENSE("GPL v2");
1734
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1735
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1736
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");