core.c 43.2 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16 17
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
18
#include <linux/dmapool.h>
19
#include <linux/err.h>
20 21 22 23 24 25 26
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35 36 37 38 39

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

40 41 42 43 44
static inline bool is_request_line_unset(struct dw_dma_chan *dwc)
{
	return dwc->request_line == (typeof(dwc->request_line))~0;
}

45
static inline void dwc_set_masters(struct dw_dma_chan *dwc)
46
{
47 48 49
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	unsigned char mmax = dw->nr_masters - 1;
50

51 52 53 54 55
	if (!is_request_line_unset(dwc))
		return;

	dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
	dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
56 57
}

58 59 60
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
61 62
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
63
			DW_DMA_MSIZE_16;			\
64
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
65
			DW_DMA_MSIZE_16;			\
66
								\
67 68
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
69 70
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
71 72
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
73
	})
74 75 76 77 78 79 80 81 82 83

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

84 85 86 87 88
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

89 90
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
91
	return to_dw_desc(dwc->active_list.next);
92 93 94 95 96 97 98
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
99
	unsigned long flags;
100

101
	spin_lock_irqsave(&dwc->lock, flags);
102
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
103
		i++;
104 105 106 107 108
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
109
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
110
	}
111
	spin_unlock_irqrestore(&dwc->lock, flags);
112

113
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
114 115 116 117 118 119 120 121 122 123

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
124 125
	unsigned long flags;

126 127 128
	if (desc) {
		struct dw_desc *child;

129
		spin_lock_irqsave(&dwc->lock, flags);
130
		list_for_each_entry(child, &desc->tx_list, desc_node)
131
			dev_vdbg(chan2dev(&dwc->chan),
132 133
					"moving child desc %p to freelist\n",
					child);
134
		list_splice_init(&desc->tx_list, &dwc->free_list);
135
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
136
		list_add(&desc->desc_node, &dwc->free_list);
137
		spin_unlock_irqrestore(&dwc->lock, flags);
138 139 140
	}
}

141 142 143 144 145 146 147 148 149 150
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

151
	if (dws) {
152 153 154 155 156 157 158 159
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
160
	} else {
161
		if (dwc->direction == DMA_MEM_TO_DEV)
162
			cfghi = DWC_CFGH_DST_PER(dwc->request_line);
163
		else if (dwc->direction == DMA_DEV_TO_MEM)
164
			cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
165 166 167 168 169 170 171 172 173 174 175 176
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

177 178
/*----------------------------------------------------------------------*/

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

194
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
195 196 197 198 199 200 201 202 203 204
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

205 206 207 208 209 210 211
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

212 213
/*----------------------------------------------------------------------*/

214 215 216 217 218 219 220
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

221 222 223 224
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
225 226 227 228 229 230 231
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
232 233 234

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
235 236
}

237 238 239 240
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
241
	unsigned long	was_soft_llp;
242 243 244

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
245
		dev_err(chan2dev(&dwc->chan),
246
			"BUG: Attempted to start non-idle channel\n");
247
		dwc_dump_chan_regs(dwc);
248 249 250 251 252

		/* The tasklet will hopefully advance the queue... */
		return;
	}

253 254 255 256 257 258 259 260 261 262 263 264
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
				"BUG: Attempted to start new LLP transfer "
				"inside ongoing one\n");
			return;
		}

		dwc_initialize(dwc);

265
		dwc->residue = first->total_len;
266
		dwc->tx_node_active = &first->tx_list;
267

268
		/* Submit first block */
269 270 271 272 273
		dwc_do_single_block(dwc, first);

		return;
	}

274 275
	dwc_initialize(dwc);

276 277 278 279 280 281 282 283 284 285
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
286 287
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
288
{
289 290
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
291
	struct dma_async_tx_descriptor	*txd = &desc->txd;
292
	struct dw_desc			*child;
293
	unsigned long			flags;
294

295
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
296

297
	spin_lock_irqsave(&dwc->lock, flags);
298
	dma_cookie_complete(txd);
299 300 301 302
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
303

304 305 306 307 308
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

309
	list_splice_init(&desc->tx_list, &dwc->free_list);
310 311
	list_move(&desc->desc_node, &dwc->free_list);

312
	dma_descriptor_unmap(txd);
313 314
	spin_unlock_irqrestore(&dwc->lock, flags);

315
	if (callback)
316 317 318 319 320 321 322
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
323
	unsigned long flags;
324

325
	spin_lock_irqsave(&dwc->lock, flags);
326
	if (dma_readl(dw, CH_EN) & dwc->mask) {
327
		dev_err(chan2dev(&dwc->chan),
328 329 330
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
331
		dwc_chan_disable(dw, dwc);
332 333 334 335 336 337 338
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
339 340 341 342
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
343

344 345
	spin_unlock_irqrestore(&dwc->lock, flags);

346
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
347
		dwc_descriptor_complete(dwc, desc, true);
348 349
}

350 351 352 353 354 355 356 357 358
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

359 360 361 362 363 364
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
365
	unsigned long flags;
366

367
	spin_lock_irqsave(&dwc->lock, flags);
368 369 370 371 372 373
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
374 375

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
376 377 378 379 380 381 382 383 384 385
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
386 387 388 389 390 391
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

392
				child = to_dw_desc(active);
393 394

				/* Submit next block */
395
				dwc_do_single_block(dwc, child);
396

397
				spin_unlock_irqrestore(&dwc->lock, flags);
398 399
				return;
			}
400

401 402 403
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
404 405 406

		dwc->residue = 0;

407 408
		spin_unlock_irqrestore(&dwc->lock, flags);

409 410 411 412
		dwc_complete_all(dw, dwc);
		return;
	}

413
	if (list_empty(&dwc->active_list)) {
414
		dwc->residue = 0;
415
		spin_unlock_irqrestore(&dwc->lock, flags);
416
		return;
417
	}
418

419 420
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
421
		spin_unlock_irqrestore(&dwc->lock, flags);
422
		return;
423
	}
424

425
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
426
			(unsigned long long)llp);
427 428

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
429
		/* Initial residue value */
430 431
		dwc->residue = desc->total_len;

432
		/* Check first descriptors addr */
433 434
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
435
			return;
436
		}
437

438
		/* Check first descriptors llp */
439
		if (desc->lli.llp == llp) {
440
			/* This one is currently in progress */
441
			dwc->residue -= dwc_get_sent(dwc);
442
			spin_unlock_irqrestore(&dwc->lock, flags);
443
			return;
444
		}
445

446 447
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
448
			if (child->lli.llp == llp) {
449
				/* Currently in progress */
450
				dwc->residue -= dwc_get_sent(dwc);
451
				spin_unlock_irqrestore(&dwc->lock, flags);
452
				return;
453
			}
454 455
			dwc->residue -= child->len;
		}
456 457 458 459 460

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
461
		spin_unlock_irqrestore(&dwc->lock, flags);
462
		dwc_descriptor_complete(dwc, desc, true);
463
		spin_lock_irqsave(&dwc->lock, flags);
464 465
	}

466
	dev_err(chan2dev(&dwc->chan),
467 468 469
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
470
	dwc_chan_disable(dw, dwc);
471 472

	if (!list_empty(&dwc->queue)) {
473 474
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
475
	}
476
	spin_unlock_irqrestore(&dwc->lock, flags);
477 478
}

479
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
480
{
481 482
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
483 484 485 486 487 488
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
489
	unsigned long flags;
490 491 492

	dwc_scan_descriptors(dw, dwc);

493 494
	spin_lock_irqsave(&dwc->lock, flags);

495 496 497 498 499 500 501
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
502
	list_move(dwc->queue.next, dwc->active_list.prev);
503 504 505 506 507 508 509

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
510
	 * WARN may seem harsh, but since this only happens
511 512 513 514 515
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
516 517
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
518
	dwc_dump_lli(dwc, &bad_desc->lli);
519
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
520 521
		dwc_dump_lli(dwc, &child->lli);

522 523
	spin_unlock_irqrestore(&dwc->lock, flags);

524
	/* Pretend the descriptor completed successfully */
525
	dwc_descriptor_complete(dwc, bad_desc, true);
526 527
}

528 529
/* --------------------- Cyclic DMA API extensions -------------------- */

530
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
531 532 533 534 535 536
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

537
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
538 539 540 541 542 543
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

544
/* Called with dwc->lock held and all DMAC interrupts disabled */
545
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
546
		u32 status_err, u32 status_xfer)
547
{
548 549
	unsigned long flags;

550
	if (dwc->mask) {
551 552 553 554 555 556 557 558
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
559 560

		if (callback)
561 562 563 564 565 566 567 568 569 570 571 572 573 574
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
575 576 577

		spin_lock_irqsave(&dwc->lock, flags);

578
		dwc_dump_chan_regs(dwc);
579

580
		dwc_chan_disable(dw, dwc);
581

582
		/* Make sure DMA does not restart by loading a new list */
583 584 585 586 587 588 589 590 591
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
592 593

		spin_unlock_irqrestore(&dwc->lock, flags);
594 595 596 597 598
	}
}

/* ------------------------------------------------------------------------- */

599 600 601 602 603 604 605 606
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

607
	status_xfer = dma_readl(dw, RAW.XFER);
608 609
	status_err = dma_readl(dw, RAW.ERROR);

610
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
611 612 613

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
614
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
615
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
616
		else if (status_err & (1 << i))
617
			dwc_handle_error(dw, dwc);
618
		else if (status_xfer & (1 << i))
619 620 621 622
			dwc_scan_descriptors(dw, dwc);
	}

	/*
623
	 * Re-enable interrupts.
624 625 626 627 628 629 630 631
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
632
	u32 status = dma_readl(dw, STATUS_INT);
633

634 635 636 637 638
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
	if (!status)
		return IRQ_NONE;
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
672
	unsigned long		flags;
673

674
	spin_lock_irqsave(&dwc->lock, flags);
675
	cookie = dma_cookie_assign(tx);
676 677 678 679 680 681 682

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
683
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
684 685
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
686
		dwc_dostart(dwc, dwc_first_active(dwc));
687
	} else {
688
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
689 690 691 692 693
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

694
	spin_unlock_irqrestore(&dwc->lock, flags);
695 696 697 698 699 700 701 702 703

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
704
	struct dw_dma		*dw = to_dw_dma(chan->device);
705 706 707 708 709 710 711
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
712
	unsigned int		data_width;
713 714
	u32			ctllo;

715
	dev_vdbg(chan2dev(chan),
716
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
717 718
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
719 720

	if (unlikely(!len)) {
721
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
722 723 724
		return NULL;
	}

725 726
	dwc->direction = DMA_MEM_TO_MEM;

727 728
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
729

730 731
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
732

733
	ctllo = DWC_DEFAULT_CTLLO(chan)
734 735 736 737 738 739 740 741 742
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
743
					   dwc->block_size);
744 745 746 747 748 749 750 751 752

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
753
		desc->len = xfer_count << src_width;
754 755 756 757 758 759

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
760
					&first->tx_list);
761 762 763 764 765 766 767 768 769 770
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
771
	first->total_len = len;
772 773 774 775 776 777 778 779 780 781

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
782
		unsigned int sg_len, enum dma_transfer_direction direction,
783
		unsigned long flags, void *context)
784 785
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
786
	struct dw_dma		*dw = to_dw_dma(chan->device);
787
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
788 789 790 791 792 793
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
794
	unsigned int		data_width;
795 796 797 798
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

799
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
800

801
	if (unlikely(!is_slave_direction(direction) || !sg_len))
802 803
		return NULL;

804 805
	dwc->direction = direction;

806 807 808
	prev = first = NULL;

	switch (direction) {
809
	case DMA_MEM_TO_DEV:
810 811 812
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
813 814
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
815 816 817 818 819
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

820
		data_width = dw->data_width[dwc->src_master];
821

822 823
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
824
			u32		len, dlen, mem;
825

826
			mem = sg_dma_address(sg);
827
			len = sg_dma_len(sg);
828

829 830
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
831

832
slave_sg_todev_fill_desc:
833 834
			desc = dwc_desc_get(dwc);
			if (!desc) {
835
				dev_err(chan2dev(chan),
836 837 838 839 840 841 842
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
843 844
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
845 846 847 848 849 850 851 852
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
853
			desc->len = dlen;
854 855 856 857 858 859

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
860
						&first->tx_list);
861 862
			}
			prev = desc;
863 864 865 866
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
867 868
		}
		break;
869
	case DMA_DEV_TO_MEM:
870 871 872
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
873 874
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
875 876 877 878
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
879

880
		data_width = dw->data_width[dwc->dst_master];
881

882 883
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
884
			u32		len, dlen, mem;
885

886
			mem = sg_dma_address(sg);
887
			len = sg_dma_len(sg);
888

889 890
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
891

892 893 894 895 896 897 898 899
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

900 901 902
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
903 904
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
905 906 907 908 909 910 911
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
912
			desc->len = dlen;
913 914 915 916 917 918

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
919
						&first->tx_list);
920 921
			}
			prev = desc;
922 923 924 925
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
926 927 928 929 930 931 932 933 934 935 936
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
937
	first->total_len = total_len;
938 939 940 941 942 943 944 945

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

967 968
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
969 970 971
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
972
	dwc->direction = sconfig->direction;
973

974
	/* Take the request line from slave_id member */
975
	if (is_request_line_unset(dwc))
976 977
		dwc->request_line = sconfig->slave_id;

978 979 980 981 982 983
	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

984 985 986
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);
987
	unsigned int count = 20;	/* timeout iterations */
988 989

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
990 991
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1005 1006
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
1007 1008 1009 1010
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1011
	unsigned long		flags;
1012 1013
	LIST_HEAD(list);

1014 1015
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1016

1017
		dwc_chan_pause(dwc);
1018

1019 1020 1021 1022
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1023

1024
		spin_lock_irqsave(&dwc->lock, flags);
1025

1026
		dwc_chan_resume(dwc);
1027

1028 1029 1030
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1031

1032 1033
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1034
		dwc_chan_disable(dw, dwc);
1035

1036
		dwc_chan_resume(dwc);
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1047 1048 1049
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1050
		return -ENXIO;
1051
	}
1052 1053

	return 0;
1054 1055
}

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1071
static enum dma_status
1072 1073 1074
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1075 1076
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1077
	enum dma_status		ret;
1078

1079
	ret = dma_cookie_status(chan, cookie, txstate);
1080
	if (ret == DMA_COMPLETE)
1081
		return ret;
1082

1083
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1084

1085
	ret = dma_cookie_status(chan, cookie, txstate);
1086
	if (ret != DMA_COMPLETE)
1087
		dma_set_residue(txstate, dwc_get_residue(dwc));
1088

1089
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1090
		return DMA_PAUSED;
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1103
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1104 1105 1106 1107 1108
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1109
	unsigned long		flags;
1110

1111
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1112 1113 1114

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1115
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1116 1117 1118
		return -EIO;
	}

1119
	dma_cookie_init(chan);
1120 1121 1122 1123 1124 1125 1126

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1127 1128
	dwc_set_masters(dwc);

1129
	spin_lock_irqsave(&dwc->lock, flags);
1130 1131
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1132 1133
		dma_addr_t phys;

1134
		spin_unlock_irqrestore(&dwc->lock, flags);
1135

1136
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1137 1138
		if (!desc)
			goto err_desc_alloc;
1139

1140
		memset(desc, 0, sizeof(struct dw_desc));
1141

1142
		INIT_LIST_HEAD(&desc->tx_list);
1143 1144 1145
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1146
		desc->txd.phys = phys;
1147

1148 1149
		dwc_desc_put(dwc, desc);

1150
		spin_lock_irqsave(&dwc->lock, flags);
1151 1152 1153
		i = ++dwc->descs_allocated;
	}

1154
	spin_unlock_irqrestore(&dwc->lock, flags);
1155

1156
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1157

1158 1159 1160 1161 1162
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1163 1164 1165 1166 1167 1168 1169 1170
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1171
	unsigned long		flags;
1172 1173
	LIST_HEAD(list);

1174
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1175 1176 1177 1178 1179 1180 1181
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1182
	spin_lock_irqsave(&dwc->lock, flags);
1183 1184
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1185
	dwc->initialized = false;
1186
	dwc->request_line = ~0;
1187 1188 1189 1190 1191

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1192
	spin_unlock_irqrestore(&dwc->lock, flags);
1193 1194

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1195
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1196
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1197 1198
	}

1199
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1200 1201
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1215
	unsigned long		flags;
1216 1217 1218 1219 1220 1221

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1222
	spin_lock_irqsave(&dwc->lock, flags);
1223

1224
	/* Assert channel is idle */
1225 1226 1227
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1228
		dwc_dump_chan_regs(dwc);
1229
		spin_unlock_irqrestore(&dwc->lock, flags);
1230 1231 1232 1233 1234 1235
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1236
	/* Setup DMAC channel registers */
1237 1238 1239 1240 1241 1242
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1243
	spin_unlock_irqrestore(&dwc->lock, flags);
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1259
	unsigned long		flags;
1260

1261
	spin_lock_irqsave(&dwc->lock, flags);
1262

1263
	dwc_chan_disable(dw, dwc);
1264

1265
	spin_unlock_irqrestore(&dwc->lock, flags);
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1282
		enum dma_transfer_direction direction)
1283 1284
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1285
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1286 1287 1288 1289 1290 1291 1292 1293
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1294
	unsigned long			flags;
1295

1296
	spin_lock_irqsave(&dwc->lock, flags);
1297 1298 1299 1300 1301 1302 1303
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1304
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1305
		spin_unlock_irqrestore(&dwc->lock, flags);
1306 1307 1308 1309 1310 1311
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1312
	spin_unlock_irqrestore(&dwc->lock, flags);
1313 1314 1315 1316 1317 1318 1319
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1320

1321 1322 1323
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1324 1325
	dwc->direction = direction;

1326 1327 1328 1329 1330
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1331 1332 1333
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1334
	if (period_len > (dwc->block_size << reg_width))
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1360
		case DMA_MEM_TO_DEV:
1361
			desc->lli.dar = sconfig->dst_addr;
1362
			desc->lli.sar = buf_addr + (period_len * i);
1363
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1364 1365 1366 1367 1368
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1369 1370 1371 1372 1373

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1374
			break;
1375
		case DMA_DEV_TO_MEM:
1376
			desc->lli.dar = buf_addr + (period_len * i);
1377 1378
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1379 1380 1381 1382 1383
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1384 1385 1386 1387 1388

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1389 1390 1391 1392 1393 1394 1395 1396
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1397
		if (last)
1398 1399 1400 1401 1402
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1403
	/* Let's make a cyclic list */
1404 1405
	last->lli.llp = cdesc->desc[0]->txd.phys;

1406 1407 1408
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1436
	unsigned long		flags;
1437

1438
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1439 1440 1441 1442

	if (!cdesc)
		return;

1443
	spin_lock_irqsave(&dwc->lock, flags);
1444

1445
	dwc_chan_disable(dw, dwc);
1446 1447 1448 1449

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1450
	spin_unlock_irqrestore(&dwc->lock, flags);
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1462 1463 1464 1465
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1466 1467
	int i;

1468 1469 1470 1471 1472 1473 1474 1475 1476
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1477 1478 1479

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1480 1481
}

1482
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1483
{
1484 1485
	struct dw_dma		*dw;
	size_t			size;
1486 1487 1488
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1489
	unsigned int		max_blk_size = 0;
1490 1491 1492
	int			err;
	int			i;

1493
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1494 1495
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1496
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1497 1498

	if (!pdata && autocfg) {
1499
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
		if (!pdata)
			return -ENOMEM;

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

1510 1511 1512 1513 1514 1515
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1516
	dw = devm_kzalloc(chip->dev, size, GFP_KERNEL);
1517 1518 1519
	if (!dw)
		return -ENOMEM;

1520
	dw->clk = devm_clk_get(chip->dev, "hclk");
1521 1522
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1523
	clk_prepare_enable(dw->clk);
1524

1525 1526
	dw->regs = chip->regs;
	chip->dw = dw;
1527

1528
	/* Get hardware configuration parameters */
1529
	if (autocfg) {
1530 1531
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1542
	/* Calculate all channel mask before DMA setup */
1543
	dw->all_chan_mask = (1 << nr_channels) - 1;
1544

1545
	/* Force dma off, just in case */
1546 1547
	dw_dma_off(dw);

1548
	/* Disable BLOCK interrupts as well */
1549 1550
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1551 1552
	err = devm_request_irq(chip->dev, chip->irq, dw_dma_interrupt,
			       IRQF_SHARED, "dw_dmac", dw);
1553
	if (err)
1554
		return err;
1555

1556
	/* Create a pool of consistent memory blocks for hardware descriptors */
1557
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1558 1559
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1560
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1561 1562 1563
		return -ENOMEM;
	}

1564 1565 1566
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1567
	for (i = 0; i < nr_channels; i++) {
1568
		struct dw_dma_chan	*dwc = &dw->chan[i];
1569
		int			r = nr_channels - i - 1;
1570 1571

		dwc->chan.device = &dw->dma;
1572
		dma_cookie_init(&dwc->chan);
1573 1574 1575 1576 1577
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1578

1579 1580
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1581
			dwc->priority = r;
1582 1583 1584
		else
			dwc->priority = i;

1585 1586 1587 1588 1589 1590 1591 1592 1593
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1594

1595
		dwc->direction = DMA_TRANS_NONE;
1596
		dwc->request_line = ~0;
1597

1598
		/* Hardware configuration */
1599 1600
		if (autocfg) {
			unsigned int dwc_params;
1601
			void __iomem *addr = chip->regs + r * sizeof(u32);
1602

1603
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1604

1605 1606
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1607

1608 1609
			/*
			 * Decode maximum block size for given channel. The
1610
			 * stored 4 bit value represents blocks from 0x00 for 3
1611 1612
			 * up to 0x0a for 4095.
			 */
1613 1614
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1615 1616 1617
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1618
			dwc->block_size = pdata->block_size;
1619 1620 1621 1622 1623 1624 1625

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1626 1627
	}

1628
	/* Clear all interrupts on all channels. */
1629
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1630
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1631 1632 1633 1634 1635 1636
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1637 1638
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1639
	dw->dma.dev = chip->dev;
1640 1641 1642 1643 1644 1645
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1646
	dw->dma.device_control = dwc_control;
1647

1648
	dw->dma.device_tx_status = dwc_tx_status;
1649 1650 1651 1652
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

1653
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1654
		 nr_channels);
1655 1656 1657 1658 1659

	dma_async_device_register(&dw->dma);

	return 0;
}
1660
EXPORT_SYMBOL_GPL(dw_dma_probe);
1661

1662
int dw_dma_remove(struct dw_dma_chip *chip)
1663
{
1664
	struct dw_dma		*dw = chip->dw;
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}
1680
EXPORT_SYMBOL_GPL(dw_dma_remove);
1681

1682
void dw_dma_shutdown(struct dw_dma_chip *chip)
1683
{
1684
	struct dw_dma *dw = chip->dw;
1685

1686
	dw_dma_off(dw);
1687
	clk_disable_unprepare(dw->clk);
1688
}
1689
EXPORT_SYMBOL_GPL(dw_dma_shutdown);
1690

1691 1692 1693
#ifdef CONFIG_PM_SLEEP

int dw_dma_suspend(struct dw_dma_chip *chip)
1694
{
1695
	struct dw_dma *dw = chip->dw;
1696

1697
	dw_dma_off(dw);
1698
	clk_disable_unprepare(dw->clk);
1699

1700 1701
	return 0;
}
1702
EXPORT_SYMBOL_GPL(dw_dma_suspend);
1703

1704
int dw_dma_resume(struct dw_dma_chip *chip)
1705
{
1706
	struct dw_dma *dw = chip->dw;
1707

1708
	clk_prepare_enable(dw->clk);
1709
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
1710

1711 1712
	return 0;
}
1713
EXPORT_SYMBOL_GPL(dw_dma_resume);
1714

1715
#endif /* CONFIG_PM_SLEEP */
1716 1717

MODULE_LICENSE("GPL v2");
1718
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1719
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1720
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");