core.c 43.6 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48
								\
49 50
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
51 52
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
53 54
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
55
	})
56 57 58 59 60 61 62 63

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

64 65 66 67 68 69 70
/* The set of bus widths supported by the DMA controller */
#define DW_DMA_BUSWIDTHS			  \
	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	| \
	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		| \
	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		| \
	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)

71 72
/*----------------------------------------------------------------------*/

73 74 75 76 77
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

78 79
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
80
	return to_dw_desc(dwc->active_list.next);
81 82 83 84 85 86 87
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
88
	unsigned long flags;
89

90
	spin_lock_irqsave(&dwc->lock, flags);
91
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
92
		i++;
93 94 95 96 97
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
98
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
99
	}
100
	spin_unlock_irqrestore(&dwc->lock, flags);
101

102
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
103 104 105 106 107 108 109 110 111 112

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
113 114
	unsigned long flags;

115 116 117
	if (desc) {
		struct dw_desc *child;

118
		spin_lock_irqsave(&dwc->lock, flags);
119
		list_for_each_entry(child, &desc->tx_list, desc_node)
120
			dev_vdbg(chan2dev(&dwc->chan),
121 122
					"moving child desc %p to freelist\n",
					child);
123
		list_splice_init(&desc->tx_list, &dwc->free_list);
124
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
125
		list_add(&desc->desc_node, &dwc->free_list);
126
		spin_unlock_irqrestore(&dwc->lock, flags);
127 128 129
	}
}

130 131 132 133 134 135 136 137 138 139
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

140
	if (dws) {
141 142 143 144 145 146
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

147 148
		cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
149
	} else {
150 151
		cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
152 153 154 155 156 157 158 159 160 161 162 163
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

164 165
/*----------------------------------------------------------------------*/

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

181
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
182 183 184 185 186 187 188 189 190 191
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

192 193 194 195 196 197 198
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

199 200
/*----------------------------------------------------------------------*/

201 202 203 204 205 206 207
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

208 209 210 211
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
212 213 214 215 216 217 218
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
219 220 221

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
222 223
}

224 225 226 227
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
228
	unsigned long	was_soft_llp;
229 230 231

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
232
		dev_err(chan2dev(&dwc->chan),
233
			"BUG: Attempted to start non-idle channel\n");
234
		dwc_dump_chan_regs(dwc);
235 236 237 238 239

		/* The tasklet will hopefully advance the queue... */
		return;
	}

240 241 242 243 244
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
245
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
246 247 248 249 250
			return;
		}

		dwc_initialize(dwc);

251
		dwc->residue = first->total_len;
252
		dwc->tx_node_active = &first->tx_list;
253

254
		/* Submit first block */
255 256 257 258 259
		dwc_do_single_block(dwc, first);

		return;
	}

260 261
	dwc_initialize(dwc);

262 263 264 265 266 267 268
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

269 270
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
271 272
	struct dw_desc *desc;

273 274 275 276
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
277 278 279
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
280 281
}

282 283 284
/*----------------------------------------------------------------------*/

static void
285 286
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
287
{
288 289
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
290
	struct dma_async_tx_descriptor	*txd = &desc->txd;
291
	struct dw_desc			*child;
292
	unsigned long			flags;
293

294
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
295

296
	spin_lock_irqsave(&dwc->lock, flags);
297
	dma_cookie_complete(txd);
298 299 300 301
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
302

303 304 305 306 307
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

308
	list_splice_init(&desc->tx_list, &dwc->free_list);
309 310
	list_move(&desc->desc_node, &dwc->free_list);

311
	dma_descriptor_unmap(txd);
312 313
	spin_unlock_irqrestore(&dwc->lock, flags);

314
	if (callback)
315 316 317 318 319 320 321
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
322
	unsigned long flags;
323

324
	spin_lock_irqsave(&dwc->lock, flags);
325
	if (dma_readl(dw, CH_EN) & dwc->mask) {
326
		dev_err(chan2dev(&dwc->chan),
327 328 329
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
330
		dwc_chan_disable(dw, dwc);
331 332 333 334 335 336 337
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
338
	dwc_dostart_first_queued(dwc);
339

340 341
	spin_unlock_irqrestore(&dwc->lock, flags);

342
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
343
		dwc_descriptor_complete(dwc, desc, true);
344 345
}

346 347 348 349 350 351 352 353 354
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

355 356 357 358 359 360
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
361
	unsigned long flags;
362

363
	spin_lock_irqsave(&dwc->lock, flags);
364 365 366 367 368 369
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
370 371

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
372 373 374 375 376 377 378 379 380 381
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
382 383 384 385 386 387
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

388
				child = to_dw_desc(active);
389 390

				/* Submit next block */
391
				dwc_do_single_block(dwc, child);
392

393
				spin_unlock_irqrestore(&dwc->lock, flags);
394 395
				return;
			}
396

397 398 399
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
400 401 402

		dwc->residue = 0;

403 404
		spin_unlock_irqrestore(&dwc->lock, flags);

405 406 407 408
		dwc_complete_all(dw, dwc);
		return;
	}

409
	if (list_empty(&dwc->active_list)) {
410
		dwc->residue = 0;
411
		spin_unlock_irqrestore(&dwc->lock, flags);
412
		return;
413
	}
414

415 416
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
417
		spin_unlock_irqrestore(&dwc->lock, flags);
418
		return;
419
	}
420

421
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
422 423

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
424
		/* Initial residue value */
425 426
		dwc->residue = desc->total_len;

427
		/* Check first descriptors addr */
428 429
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
430
			return;
431
		}
432

433
		/* Check first descriptors llp */
434
		if (desc->lli.llp == llp) {
435
			/* This one is currently in progress */
436
			dwc->residue -= dwc_get_sent(dwc);
437
			spin_unlock_irqrestore(&dwc->lock, flags);
438
			return;
439
		}
440

441 442
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
443
			if (child->lli.llp == llp) {
444
				/* Currently in progress */
445
				dwc->residue -= dwc_get_sent(dwc);
446
				spin_unlock_irqrestore(&dwc->lock, flags);
447
				return;
448
			}
449 450
			dwc->residue -= child->len;
		}
451 452 453 454 455

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
456
		spin_unlock_irqrestore(&dwc->lock, flags);
457
		dwc_descriptor_complete(dwc, desc, true);
458
		spin_lock_irqsave(&dwc->lock, flags);
459 460
	}

461
	dev_err(chan2dev(&dwc->chan),
462 463 464
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
465
	dwc_chan_disable(dw, dwc);
466

467
	dwc_dostart_first_queued(dwc);
468
	spin_unlock_irqrestore(&dwc->lock, flags);
469 470
}

471
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
472
{
473 474
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
475 476 477 478 479 480
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
481
	unsigned long flags;
482 483 484

	dwc_scan_descriptors(dw, dwc);

485 486
	spin_lock_irqsave(&dwc->lock, flags);

487 488 489 490 491 492 493
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
494
	list_move(dwc->queue.next, dwc->active_list.prev);
495 496 497 498 499 500 501

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
502
	 * WARN may seem harsh, but since this only happens
503 504 505 506 507
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
508 509
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
510
	dwc_dump_lli(dwc, &bad_desc->lli);
511
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
512 513
		dwc_dump_lli(dwc, &child->lli);

514 515
	spin_unlock_irqrestore(&dwc->lock, flags);

516
	/* Pretend the descriptor completed successfully */
517
	dwc_descriptor_complete(dwc, bad_desc, true);
518 519
}

520 521
/* --------------------- Cyclic DMA API extensions -------------------- */

522
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
523 524 525 526 527 528
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

529
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
530 531 532 533 534 535
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

536
/* Called with dwc->lock held and all DMAC interrupts disabled */
537
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
538
		u32 status_err, u32 status_xfer)
539
{
540 541
	unsigned long flags;

542
	if (dwc->mask) {
543 544 545 546 547 548 549 550
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
551 552

		if (callback)
553 554 555 556 557 558 559 560 561 562 563
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

564 565 566
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
567 568 569

		spin_lock_irqsave(&dwc->lock, flags);

570
		dwc_dump_chan_regs(dwc);
571

572
		dwc_chan_disable(dw, dwc);
573

574
		/* Make sure DMA does not restart by loading a new list */
575 576 577 578 579 580 581 582 583
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
584 585

		spin_unlock_irqrestore(&dwc->lock, flags);
586 587 588 589 590
	}
}

/* ------------------------------------------------------------------------- */

591 592 593 594 595 596 597 598
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

599
	status_xfer = dma_readl(dw, RAW.XFER);
600 601
	status_err = dma_readl(dw, RAW.ERROR);

602
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
603 604 605

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
606
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
607
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
608
		else if (status_err & (1 << i))
609
			dwc_handle_error(dw, dwc);
610
		else if (status_xfer & (1 << i))
611 612 613 614
			dwc_scan_descriptors(dw, dwc);
	}

	/*
615
	 * Re-enable interrupts.
616 617 618 619 620 621 622 623
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
624
	u32 status = dma_readl(dw, STATUS_INT);
625

626 627 628 629 630
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
	if (!status)
		return IRQ_NONE;
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
664
	unsigned long		flags;
665

666
	spin_lock_irqsave(&dwc->lock, flags);
667
	cookie = dma_cookie_assign(tx);
668 669 670 671 672 673 674

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

675 676
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
677

678
	spin_unlock_irqrestore(&dwc->lock, flags);
679 680 681 682 683 684 685 686 687

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
688
	struct dw_dma		*dw = to_dw_dma(chan->device);
689 690 691 692 693 694 695
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
696
	unsigned int		data_width;
697 698
	u32			ctllo;

699
	dev_vdbg(chan2dev(chan),
700 701
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
702 703

	if (unlikely(!len)) {
704
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
705 706 707
		return NULL;
	}

708 709
	dwc->direction = DMA_MEM_TO_MEM;

710 711
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
712

713 714
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
715

716
	ctllo = DWC_DEFAULT_CTLLO(chan)
717 718 719 720 721 722 723 724 725
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
726
					   dwc->block_size);
727 728 729 730 731 732 733 734 735

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
736
		desc->len = xfer_count << src_width;
737 738 739 740 741 742

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
743
					&first->tx_list);
744 745 746 747 748 749 750 751 752 753
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
754
	first->total_len = len;
755 756 757 758 759 760 761 762 763 764

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
765
		unsigned int sg_len, enum dma_transfer_direction direction,
766
		unsigned long flags, void *context)
767 768
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
769
	struct dw_dma		*dw = to_dw_dma(chan->device);
770
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
771 772 773 774 775 776
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
777
	unsigned int		data_width;
778 779 780 781
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

782
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
783

784
	if (unlikely(!is_slave_direction(direction) || !sg_len))
785 786
		return NULL;

787 788
	dwc->direction = direction;

789 790 791
	prev = first = NULL;

	switch (direction) {
792
	case DMA_MEM_TO_DEV:
793 794 795
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
796 797
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
798 799 800 801 802
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

803
		data_width = dw->data_width[dwc->src_master];
804

805 806
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
807
			u32		len, dlen, mem;
808

809
			mem = sg_dma_address(sg);
810
			len = sg_dma_len(sg);
811

812 813
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
814

815
slave_sg_todev_fill_desc:
816 817
			desc = dwc_desc_get(dwc);
			if (!desc) {
818
				dev_err(chan2dev(chan),
819 820 821 822 823 824 825
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
826 827
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
828 829 830 831 832 833 834 835
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
836
			desc->len = dlen;
837 838 839 840 841 842

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
843
						&first->tx_list);
844 845
			}
			prev = desc;
846 847 848 849
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
850 851
		}
		break;
852
	case DMA_DEV_TO_MEM:
853 854 855
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
856 857
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
858 859 860 861
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
862

863
		data_width = dw->data_width[dwc->dst_master];
864

865 866
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
867
			u32		len, dlen, mem;
868

869
			mem = sg_dma_address(sg);
870
			len = sg_dma_len(sg);
871

872 873
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
874

875 876 877 878 879 880 881 882
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

883 884 885
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
886 887
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
888 889 890 891 892 893 894
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
895
			desc->len = dlen;
896 897 898 899 900 901

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
902
						&first->tx_list);
903 904
			}
			prev = desc;
905 906 907 908
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
909 910 911 912 913 914 915 916 917 918 919
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
920
	first->total_len = total_len;
921 922 923 924 925 926 927 928

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

	if (!dws || dws->dma_dev != chan->device->dev)
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

	dwc->src_master = dws->src_master;
	dwc->dst_master = dws->dst_master;

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

965
static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
966 967 968
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

969 970
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
971 972 973
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
974
	dwc->direction = sconfig->direction;
975 976 977 978 979 980 981

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

982
static int dwc_pause(struct dma_chan *chan)
983
{
984 985 986 987 988 989
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	unsigned long		flags;
	unsigned int		count = 20;	/* timeout iterations */
	u32			cfglo;

	spin_lock_irqsave(&dwc->lock, flags);
990

991
	cfglo = channel_readl(dwc, CFG_LO);
992
	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
993 994
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
995 996

	dwc->paused = true;
997 998 999 1000

	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1012
static int dwc_resume(struct dma_chan *chan)
1013 1014
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1015
	unsigned long		flags;
1016

1017 1018
	if (!dwc->paused)
		return 0;
1019

1020
	spin_lock_irqsave(&dwc->lock, flags);
1021

1022
	dwc_chan_resume(dwc);
1023

1024
	spin_unlock_irqrestore(&dwc->lock, flags);
1025

1026 1027
	return 0;
}
1028

1029 1030 1031 1032 1033 1034 1035
static int dwc_terminate_all(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
	unsigned long		flags;
	LIST_HEAD(list);
1036

1037
	spin_lock_irqsave(&dwc->lock, flags);
1038

1039
	clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1040

1041
	dwc_chan_disable(dw, dwc);
1042

1043
	dwc_chan_resume(dwc);
1044

1045 1046 1047
	/* active_list entries will end up before queued entries */
	list_splice_init(&dwc->queue, &list);
	list_splice_init(&dwc->active_list, &list);
1048

1049
	spin_unlock_irqrestore(&dwc->lock, flags);
1050

1051 1052 1053
	/* Flush all pending and queued descriptors */
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
		dwc_descriptor_complete(dwc, desc, false);
1054 1055

	return 0;
1056 1057
}

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1073
static enum dma_status
1074 1075 1076
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1077 1078
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1079
	enum dma_status		ret;
1080

1081
	ret = dma_cookie_status(chan, cookie, txstate);
1082
	if (ret == DMA_COMPLETE)
1083
		return ret;
1084

1085
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1086

1087
	ret = dma_cookie_status(chan, cookie, txstate);
1088
	if (ret != DMA_COMPLETE)
1089
		dma_set_residue(txstate, dwc_get_residue(dwc));
1090

1091
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1092
		return DMA_PAUSED;
1093 1094 1095 1096 1097 1098 1099

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1100
	unsigned long		flags;
1101

1102 1103 1104 1105
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1106 1107
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
	int i;

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1133
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1134 1135 1136 1137 1138
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1139
	unsigned long		flags;
1140

1141
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1142 1143 1144

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1145
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1146 1147 1148
		return -EIO;
	}

1149
	dma_cookie_init(chan);
1150 1151 1152 1153 1154 1155 1156

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1157 1158 1159 1160 1161
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1162
	spin_lock_irqsave(&dwc->lock, flags);
1163 1164
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1165 1166
		dma_addr_t phys;

1167
		spin_unlock_irqrestore(&dwc->lock, flags);
1168

1169
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1170 1171
		if (!desc)
			goto err_desc_alloc;
1172

1173
		memset(desc, 0, sizeof(struct dw_desc));
1174

1175
		INIT_LIST_HEAD(&desc->tx_list);
1176 1177 1178
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1179
		desc->txd.phys = phys;
1180

1181 1182
		dwc_desc_put(dwc, desc);

1183
		spin_lock_irqsave(&dwc->lock, flags);
1184 1185 1186
		i = ++dwc->descs_allocated;
	}

1187
	spin_unlock_irqrestore(&dwc->lock, flags);
1188

1189
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1190

1191 1192 1193 1194 1195
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1196 1197 1198 1199 1200 1201 1202 1203
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1204
	unsigned long		flags;
1205 1206
	LIST_HEAD(list);

1207
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1208 1209 1210 1211 1212 1213 1214
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1215
	spin_lock_irqsave(&dwc->lock, flags);
1216 1217
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1218
	dwc->initialized = false;
1219 1220 1221 1222 1223

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1224
	spin_unlock_irqrestore(&dwc->lock, flags);
1225

1226 1227 1228 1229 1230
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1231
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1232
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1233
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1234 1235
	}

1236
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1237 1238
}

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1252
	unsigned long		flags;
1253 1254 1255 1256 1257 1258

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1259
	spin_lock_irqsave(&dwc->lock, flags);
1260

1261
	/* Assert channel is idle */
1262 1263 1264
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1265
		dwc_dump_chan_regs(dwc);
1266
		spin_unlock_irqrestore(&dwc->lock, flags);
1267 1268 1269 1270 1271 1272
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1273
	/* Setup DMAC channel registers */
1274 1275 1276 1277 1278 1279
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1280
	spin_unlock_irqrestore(&dwc->lock, flags);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1296
	unsigned long		flags;
1297

1298
	spin_lock_irqsave(&dwc->lock, flags);
1299

1300
	dwc_chan_disable(dw, dwc);
1301

1302
	spin_unlock_irqrestore(&dwc->lock, flags);
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1319
		enum dma_transfer_direction direction)
1320 1321
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1322
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1323 1324 1325 1326 1327 1328 1329 1330
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1331
	unsigned long			flags;
1332

1333
	spin_lock_irqsave(&dwc->lock, flags);
1334 1335 1336 1337 1338 1339 1340
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1341
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1342
		spin_unlock_irqrestore(&dwc->lock, flags);
1343 1344 1345 1346 1347 1348
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1349
	spin_unlock_irqrestore(&dwc->lock, flags);
1350 1351 1352 1353 1354 1355 1356
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1357

1358 1359 1360
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1361 1362
	dwc->direction = direction;

1363 1364 1365 1366 1367
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1368 1369 1370
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1371
	if (period_len > (dwc->block_size << reg_width))
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1397
		case DMA_MEM_TO_DEV:
1398
			desc->lli.dar = sconfig->dst_addr;
1399
			desc->lli.sar = buf_addr + (period_len * i);
1400
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1401 1402 1403 1404 1405
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1406 1407 1408 1409 1410

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1411
			break;
1412
		case DMA_DEV_TO_MEM:
1413
			desc->lli.dar = buf_addr + (period_len * i);
1414 1415
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1416 1417 1418 1419 1420
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1421 1422 1423 1424 1425

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1426 1427 1428 1429 1430 1431 1432 1433
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1434
		if (last)
1435 1436 1437 1438 1439
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1440
	/* Let's make a cyclic list */
1441 1442
	last->lli.llp = cdesc->desc[0]->txd.phys;

1443 1444 1445
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1473
	unsigned long		flags;
1474

1475
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1476 1477 1478 1479

	if (!cdesc)
		return;

1480
	spin_lock_irqsave(&dwc->lock, flags);
1481

1482
	dwc_chan_disable(dw, dwc);
1483 1484 1485 1486

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1487
	spin_unlock_irqrestore(&dwc->lock, flags);
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1499 1500
/*----------------------------------------------------------------------*/

1501
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1502
{
1503
	struct dw_dma		*dw;
1504 1505 1506
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1507
	unsigned int		max_blk_size = 0;
1508 1509 1510
	int			err;
	int			i;

1511 1512 1513 1514 1515 1516 1517
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1518 1519
	pm_runtime_get_sync(chip->dev);

1520
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1521 1522
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1523
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1524 1525

	if (!pdata && autocfg) {
1526
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1527 1528 1529 1530
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1531 1532 1533 1534 1535

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1536 1537 1538 1539
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
		err = -EINVAL;
		goto err_pdata;
	}
1540

1541 1542 1543 1544 1545
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

1546 1547
	dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
				GFP_KERNEL);
1548 1549 1550 1551
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1552

1553
	/* Get hardware configuration parameters */
1554
	if (autocfg) {
1555 1556
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1557 1558 1559 1560 1561 1562 1563
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
1564 1565
		for (i = 0; i < dw->nr_masters; i++)
			dw->data_width[i] = pdata->data_width[i];
1566 1567
	}

1568
	/* Calculate all channel mask before DMA setup */
1569
	dw->all_chan_mask = (1 << nr_channels) - 1;
1570

1571
	/* Force dma off, just in case */
1572 1573
	dw_dma_off(dw);

1574
	/* Disable BLOCK interrupts as well */
1575 1576
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1577
	/* Create a pool of consistent memory blocks for hardware descriptors */
1578
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1579 1580
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1581
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1582 1583
		err = -ENOMEM;
		goto err_pdata;
1584 1585
	}

1586 1587
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1588 1589 1590
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1591
		goto err_pdata;
1592

1593
	INIT_LIST_HEAD(&dw->dma.channels);
1594
	for (i = 0; i < nr_channels; i++) {
1595
		struct dw_dma_chan	*dwc = &dw->chan[i];
1596
		int			r = nr_channels - i - 1;
1597 1598

		dwc->chan.device = &dw->dma;
1599
		dma_cookie_init(&dwc->chan);
1600 1601 1602 1603 1604
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1605

1606 1607
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1608
			dwc->priority = r;
1609 1610 1611
		else
			dwc->priority = i;

1612 1613 1614 1615 1616 1617 1618 1619 1620
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1621

1622
		dwc->direction = DMA_TRANS_NONE;
1623

1624
		/* Hardware configuration */
1625 1626
		if (autocfg) {
			unsigned int dwc_params;
1627
			void __iomem *addr = chip->regs + r * sizeof(u32);
1628

1629
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1630

1631 1632
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1633

1634 1635
			/*
			 * Decode maximum block size for given channel. The
1636
			 * stored 4 bit value represents blocks from 0x00 for 3
1637 1638
			 * up to 0x0a for 4095.
			 */
1639 1640
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1641 1642 1643
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1644
			dwc->block_size = pdata->block_size;
1645 1646 1647 1648 1649 1650 1651

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1652 1653
	}

1654
	/* Clear all interrupts on all channels. */
1655
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1656
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1657 1658 1659 1660 1661 1662
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1663 1664
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1665
	dw->dma.dev = chip->dev;
1666 1667 1668 1669 1670
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1671

1672 1673 1674 1675
	dw->dma.device_config = dwc_config;
	dw->dma.device_pause = dwc_pause;
	dw->dma.device_resume = dwc_resume;
	dw->dma.device_terminate_all = dwc_terminate_all;
1676

1677
	dw->dma.device_tx_status = dwc_tx_status;
1678 1679
	dw->dma.device_issue_pending = dwc_issue_pending;

1680 1681 1682 1683 1684 1685 1686
	/* DMA capabilities */
	dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
			     BIT(DMA_MEM_TO_MEM);
	dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;

1687 1688 1689 1690
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1691
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1692
		 nr_channels);
1693

A
Andy Shevchenko 已提交
1694 1695
	pm_runtime_put_sync_suspend(chip->dev);

1696
	return 0;
1697

1698 1699
err_dma_register:
	free_irq(chip->irq, dw);
1700
err_pdata:
A
Andy Shevchenko 已提交
1701
	pm_runtime_put_sync_suspend(chip->dev);
1702
	return err;
1703
}
1704
EXPORT_SYMBOL_GPL(dw_dma_probe);
1705

1706
int dw_dma_remove(struct dw_dma_chip *chip)
1707
{
1708
	struct dw_dma		*dw = chip->dw;
1709 1710
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1711 1712
	pm_runtime_get_sync(chip->dev);

1713 1714 1715
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1716
	free_irq(chip->irq, dw);
1717 1718 1719 1720 1721 1722 1723 1724
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1725
	pm_runtime_put_sync_suspend(chip->dev);
1726 1727
	return 0;
}
1728
EXPORT_SYMBOL_GPL(dw_dma_remove);
1729

1730
int dw_dma_disable(struct dw_dma_chip *chip)
1731
{
1732
	struct dw_dma *dw = chip->dw;
1733

1734
	dw_dma_off(dw);
1735 1736
	return 0;
}
1737
EXPORT_SYMBOL_GPL(dw_dma_disable);
1738

1739
int dw_dma_enable(struct dw_dma_chip *chip)
1740
{
1741
	struct dw_dma *dw = chip->dw;
1742

1743
	dw_dma_on(dw);
1744 1745
	return 0;
}
1746
EXPORT_SYMBOL_GPL(dw_dma_enable);
1747 1748

MODULE_LICENSE("GPL v2");
1749
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1750
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1751
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");