core.c 43.7 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48
								\
49 50
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
51 52
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
53 54
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
55
	})
56 57 58 59 60 61 62 63

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

64 65 66 67 68 69 70
/* The set of bus widths supported by the DMA controller */
#define DW_DMA_BUSWIDTHS			  \
	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	| \
	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		| \
	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		| \
	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)

71 72
/*----------------------------------------------------------------------*/

73 74 75 76 77
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

78 79
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
80
	return to_dw_desc(dwc->active_list.next);
81 82 83 84 85 86 87
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
88
	unsigned long flags;
89

90
	spin_lock_irqsave(&dwc->lock, flags);
91
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
92
		i++;
93 94 95 96 97
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
98
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
99
	}
100
	spin_unlock_irqrestore(&dwc->lock, flags);
101

102
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
103 104 105 106 107 108 109 110 111 112

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
113 114
	unsigned long flags;

115 116 117
	if (desc) {
		struct dw_desc *child;

118
		spin_lock_irqsave(&dwc->lock, flags);
119
		list_for_each_entry(child, &desc->tx_list, desc_node)
120
			dev_vdbg(chan2dev(&dwc->chan),
121 122
					"moving child desc %p to freelist\n",
					child);
123
		list_splice_init(&desc->tx_list, &dwc->free_list);
124
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
125
		list_add(&desc->desc_node, &dwc->free_list);
126
		spin_unlock_irqrestore(&dwc->lock, flags);
127 128 129
	}
}

130 131 132 133 134 135 136 137 138 139
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

140
	if (dws) {
141 142 143 144 145 146
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

147 148
		cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
149
	} else {
150 151
		cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
152 153 154 155 156 157 158 159 160 161 162 163
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

164 165
/*----------------------------------------------------------------------*/

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

181
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
182 183 184 185 186 187 188 189 190 191
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

192 193 194 195 196 197 198
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

199 200
/*----------------------------------------------------------------------*/

201 202 203 204 205 206 207
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

208 209 210 211
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
212 213 214 215 216 217 218
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
219 220 221

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
222 223
}

224 225 226 227
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
228
	unsigned long	was_soft_llp;
229 230 231

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
232
		dev_err(chan2dev(&dwc->chan),
233 234
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
235
		dwc_dump_chan_regs(dwc);
236 237 238 239 240

		/* The tasklet will hopefully advance the queue... */
		return;
	}

241 242 243 244 245
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
246
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
247 248 249 250 251
			return;
		}

		dwc_initialize(dwc);

252
		dwc->residue = first->total_len;
253
		dwc->tx_node_active = &first->tx_list;
254

255
		/* Submit first block */
256 257 258 259 260
		dwc_do_single_block(dwc, first);

		return;
	}

261 262
	dwc_initialize(dwc);

263 264 265 266 267 268 269
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

270 271
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
272 273
	struct dw_desc *desc;

274 275 276 277
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
278 279 280
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
281 282
}

283 284 285
/*----------------------------------------------------------------------*/

static void
286 287
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
288
{
289 290
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
291
	struct dma_async_tx_descriptor	*txd = &desc->txd;
292
	struct dw_desc			*child;
293
	unsigned long			flags;
294

295
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
296

297
	spin_lock_irqsave(&dwc->lock, flags);
298
	dma_cookie_complete(txd);
299 300 301 302
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
303

304 305 306 307 308
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

309
	list_splice_init(&desc->tx_list, &dwc->free_list);
310 311
	list_move(&desc->desc_node, &dwc->free_list);

312
	dma_descriptor_unmap(txd);
313 314
	spin_unlock_irqrestore(&dwc->lock, flags);

315
	if (callback)
316 317 318 319 320 321 322
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
323
	unsigned long flags;
324

325
	spin_lock_irqsave(&dwc->lock, flags);
326
	if (dma_readl(dw, CH_EN) & dwc->mask) {
327
		dev_err(chan2dev(&dwc->chan),
328 329 330
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
331
		dwc_chan_disable(dw, dwc);
332 333 334 335 336 337 338
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
339
	dwc_dostart_first_queued(dwc);
340

341 342
	spin_unlock_irqrestore(&dwc->lock, flags);

343
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
344
		dwc_descriptor_complete(dwc, desc, true);
345 346
}

347 348 349 350 351 352 353 354 355
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

356 357 358 359 360 361
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
362
	unsigned long flags;
363

364
	spin_lock_irqsave(&dwc->lock, flags);
365 366 367 368 369 370
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
371 372

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
373 374 375 376 377 378 379 380 381 382
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
383 384 385 386 387 388
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

389
				child = to_dw_desc(active);
390 391

				/* Submit next block */
392
				dwc_do_single_block(dwc, child);
393

394
				spin_unlock_irqrestore(&dwc->lock, flags);
395 396
				return;
			}
397

398 399 400
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
401 402 403

		dwc->residue = 0;

404 405
		spin_unlock_irqrestore(&dwc->lock, flags);

406 407 408 409
		dwc_complete_all(dw, dwc);
		return;
	}

410
	if (list_empty(&dwc->active_list)) {
411
		dwc->residue = 0;
412
		spin_unlock_irqrestore(&dwc->lock, flags);
413
		return;
414
	}
415

416 417
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
418
		spin_unlock_irqrestore(&dwc->lock, flags);
419
		return;
420
	}
421

422
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
423 424

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
425
		/* Initial residue value */
426 427
		dwc->residue = desc->total_len;

428
		/* Check first descriptors addr */
429 430
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
431
			return;
432
		}
433

434
		/* Check first descriptors llp */
435
		if (desc->lli.llp == llp) {
436
			/* This one is currently in progress */
437
			dwc->residue -= dwc_get_sent(dwc);
438
			spin_unlock_irqrestore(&dwc->lock, flags);
439
			return;
440
		}
441

442 443
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
444
			if (child->lli.llp == llp) {
445
				/* Currently in progress */
446
				dwc->residue -= dwc_get_sent(dwc);
447
				spin_unlock_irqrestore(&dwc->lock, flags);
448
				return;
449
			}
450 451
			dwc->residue -= child->len;
		}
452 453 454 455 456

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
457
		spin_unlock_irqrestore(&dwc->lock, flags);
458
		dwc_descriptor_complete(dwc, desc, true);
459
		spin_lock_irqsave(&dwc->lock, flags);
460 461
	}

462
	dev_err(chan2dev(&dwc->chan),
463 464 465
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
466
	dwc_chan_disable(dw, dwc);
467

468
	dwc_dostart_first_queued(dwc);
469
	spin_unlock_irqrestore(&dwc->lock, flags);
470 471
}

472
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
473
{
474 475
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
476 477 478 479 480 481
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
482
	unsigned long flags;
483 484 485

	dwc_scan_descriptors(dw, dwc);

486 487
	spin_lock_irqsave(&dwc->lock, flags);

488 489 490 491 492 493 494
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
495
	list_move(dwc->queue.next, dwc->active_list.prev);
496 497 498 499 500 501 502

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
503
	 * WARN may seem harsh, but since this only happens
504 505 506 507 508
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
509 510
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
511
	dwc_dump_lli(dwc, &bad_desc->lli);
512
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
513 514
		dwc_dump_lli(dwc, &child->lli);

515 516
	spin_unlock_irqrestore(&dwc->lock, flags);

517
	/* Pretend the descriptor completed successfully */
518
	dwc_descriptor_complete(dwc, bad_desc, true);
519 520
}

521 522
/* --------------------- Cyclic DMA API extensions -------------------- */

523
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
524 525 526 527 528 529
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

530
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
531 532 533 534 535 536
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

537
/* Called with dwc->lock held and all DMAC interrupts disabled */
538
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
539
		u32 status_err, u32 status_xfer)
540
{
541 542
	unsigned long flags;

543
	if (dwc->mask) {
544 545 546 547 548 549 550 551
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
552 553

		if (callback)
554 555 556 557 558 559 560 561 562 563 564
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

565 566 567
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
568 569 570

		spin_lock_irqsave(&dwc->lock, flags);

571
		dwc_dump_chan_regs(dwc);
572

573
		dwc_chan_disable(dw, dwc);
574

575
		/* Make sure DMA does not restart by loading a new list */
576 577 578 579 580 581 582 583 584
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
585 586

		spin_unlock_irqrestore(&dwc->lock, flags);
587 588 589 590 591
	}
}

/* ------------------------------------------------------------------------- */

592 593 594 595 596 597 598 599
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

600
	status_xfer = dma_readl(dw, RAW.XFER);
601 602
	status_err = dma_readl(dw, RAW.ERROR);

603
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
604 605 606

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
607
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
608
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
609
		else if (status_err & (1 << i))
610
			dwc_handle_error(dw, dwc);
611
		else if (status_xfer & (1 << i))
612 613 614 615
			dwc_scan_descriptors(dw, dwc);
	}

	/*
616
	 * Re-enable interrupts.
617 618 619 620 621 622 623 624
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
625
	u32 status = dma_readl(dw, STATUS_INT);
626

627 628 629 630 631
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
	if (!status)
		return IRQ_NONE;
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
665
	unsigned long		flags;
666

667
	spin_lock_irqsave(&dwc->lock, flags);
668
	cookie = dma_cookie_assign(tx);
669 670 671 672 673 674 675

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

676 677
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
678

679
	spin_unlock_irqrestore(&dwc->lock, flags);
680 681 682 683 684 685 686 687 688

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
689
	struct dw_dma		*dw = to_dw_dma(chan->device);
690 691 692 693 694 695 696
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
697
	unsigned int		data_width;
698 699
	u32			ctllo;

700
	dev_vdbg(chan2dev(chan),
701 702
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
703 704

	if (unlikely(!len)) {
705
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
706 707 708
		return NULL;
	}

709 710
	dwc->direction = DMA_MEM_TO_MEM;

711 712
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
713

714 715
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
716

717
	ctllo = DWC_DEFAULT_CTLLO(chan)
718 719 720 721 722 723 724 725 726
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
727
					   dwc->block_size);
728 729 730 731 732 733 734 735 736

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
737
		desc->len = xfer_count << src_width;
738 739 740 741 742 743

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
744
					&first->tx_list);
745 746 747 748 749 750 751 752 753 754
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
755
	first->total_len = len;
756 757 758 759 760 761 762 763 764 765

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
766
		unsigned int sg_len, enum dma_transfer_direction direction,
767
		unsigned long flags, void *context)
768 769
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
770
	struct dw_dma		*dw = to_dw_dma(chan->device);
771
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
772 773 774 775 776 777
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
778
	unsigned int		data_width;
779 780 781 782
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

783
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
784

785
	if (unlikely(!is_slave_direction(direction) || !sg_len))
786 787
		return NULL;

788 789
	dwc->direction = direction;

790 791 792
	prev = first = NULL;

	switch (direction) {
793
	case DMA_MEM_TO_DEV:
794 795 796
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
797 798
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
799 800 801 802 803
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

804
		data_width = dw->data_width[dwc->src_master];
805

806 807
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
808
			u32		len, dlen, mem;
809

810
			mem = sg_dma_address(sg);
811
			len = sg_dma_len(sg);
812

813 814
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
815

816
slave_sg_todev_fill_desc:
817 818
			desc = dwc_desc_get(dwc);
			if (!desc) {
819
				dev_err(chan2dev(chan),
820 821 822 823 824 825 826
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
827 828
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
829 830 831 832 833 834 835 836
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
837
			desc->len = dlen;
838 839 840 841 842 843

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
844
						&first->tx_list);
845 846
			}
			prev = desc;
847 848 849 850
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
851 852
		}
		break;
853
	case DMA_DEV_TO_MEM:
854 855 856
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
857 858
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
859 860 861 862
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
863

864
		data_width = dw->data_width[dwc->dst_master];
865

866 867
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
868
			u32		len, dlen, mem;
869

870
			mem = sg_dma_address(sg);
871
			len = sg_dma_len(sg);
872

873 874
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
875

876 877 878 879 880 881 882 883
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

884 885 886
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
887 888
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
889 890 891 892 893 894 895
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
896
			desc->len = dlen;
897 898 899 900 901 902

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
903
						&first->tx_list);
904 905
			}
			prev = desc;
906 907 908 909
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
910 911 912 913 914 915 916 917 918 919 920
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
921
	first->total_len = total_len;
922 923 924 925 926 927 928 929

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

	if (!dws || dws->dma_dev != chan->device->dev)
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

	dwc->src_master = dws->src_master;
	dwc->dst_master = dws->dst_master;

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

966
static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
967 968 969
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

970 971
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
972 973 974
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
975
	dwc->direction = sconfig->direction;
976 977 978 979 980 981 982

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

983
static int dwc_pause(struct dma_chan *chan)
984
{
985 986 987 988 989 990
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	unsigned long		flags;
	unsigned int		count = 20;	/* timeout iterations */
	u32			cfglo;

	spin_lock_irqsave(&dwc->lock, flags);
991

992
	cfglo = channel_readl(dwc, CFG_LO);
993
	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
994 995
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
996 997

	dwc->paused = true;
998 999 1000 1001

	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1013
static int dwc_resume(struct dma_chan *chan)
1014 1015
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1016
	unsigned long		flags;
1017

1018 1019
	if (!dwc->paused)
		return 0;
1020

1021
	spin_lock_irqsave(&dwc->lock, flags);
1022

1023
	dwc_chan_resume(dwc);
1024

1025
	spin_unlock_irqrestore(&dwc->lock, flags);
1026

1027 1028
	return 0;
}
1029

1030 1031 1032 1033 1034 1035 1036
static int dwc_terminate_all(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
	unsigned long		flags;
	LIST_HEAD(list);
1037

1038
	spin_lock_irqsave(&dwc->lock, flags);
1039

1040
	clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1041

1042
	dwc_chan_disable(dw, dwc);
1043

1044
	dwc_chan_resume(dwc);
1045

1046 1047 1048
	/* active_list entries will end up before queued entries */
	list_splice_init(&dwc->queue, &list);
	list_splice_init(&dwc->active_list, &list);
1049

1050
	spin_unlock_irqrestore(&dwc->lock, flags);
1051

1052 1053 1054
	/* Flush all pending and queued descriptors */
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
		dwc_descriptor_complete(dwc, desc, false);
1055 1056

	return 0;
1057 1058
}

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1074
static enum dma_status
1075 1076 1077
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1078 1079
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1080
	enum dma_status		ret;
1081

1082
	ret = dma_cookie_status(chan, cookie, txstate);
1083
	if (ret == DMA_COMPLETE)
1084
		return ret;
1085

1086
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1087

1088
	ret = dma_cookie_status(chan, cookie, txstate);
1089
	if (ret != DMA_COMPLETE)
1090
		dma_set_residue(txstate, dwc_get_residue(dwc));
1091

1092
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1093
		return DMA_PAUSED;
1094 1095 1096 1097 1098 1099 1100

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1101
	unsigned long		flags;
1102

1103 1104 1105 1106
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1107 1108
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
	int i;

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1134
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1135 1136 1137 1138 1139
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1140
	unsigned long		flags;
1141

1142
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1143 1144 1145

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1146
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1147 1148 1149
		return -EIO;
	}

1150
	dma_cookie_init(chan);
1151 1152 1153 1154 1155 1156 1157

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1158 1159 1160 1161 1162
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1163
	spin_lock_irqsave(&dwc->lock, flags);
1164 1165
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1166 1167
		dma_addr_t phys;

1168
		spin_unlock_irqrestore(&dwc->lock, flags);
1169

1170
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1171 1172
		if (!desc)
			goto err_desc_alloc;
1173

1174
		memset(desc, 0, sizeof(struct dw_desc));
1175

1176
		INIT_LIST_HEAD(&desc->tx_list);
1177 1178 1179
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1180
		desc->txd.phys = phys;
1181

1182 1183
		dwc_desc_put(dwc, desc);

1184
		spin_lock_irqsave(&dwc->lock, flags);
1185 1186 1187
		i = ++dwc->descs_allocated;
	}

1188
	spin_unlock_irqrestore(&dwc->lock, flags);
1189

1190
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1191

1192 1193 1194 1195 1196
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1197 1198 1199 1200 1201 1202 1203 1204
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1205
	unsigned long		flags;
1206 1207
	LIST_HEAD(list);

1208
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1209 1210 1211 1212 1213 1214 1215
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1216
	spin_lock_irqsave(&dwc->lock, flags);
1217 1218
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1219
	dwc->initialized = false;
1220 1221 1222 1223 1224

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1225
	spin_unlock_irqrestore(&dwc->lock, flags);
1226

1227 1228 1229 1230 1231
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1232
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1233
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1234
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1235 1236
	}

1237
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1238 1239
}

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1253
	unsigned long		flags;
1254 1255 1256 1257 1258 1259

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1260
	spin_lock_irqsave(&dwc->lock, flags);
1261

1262
	/* Assert channel is idle */
1263 1264
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
1265 1266
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
1267
		dwc_dump_chan_regs(dwc);
1268
		spin_unlock_irqrestore(&dwc->lock, flags);
1269 1270 1271 1272 1273 1274
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1275
	/* Setup DMAC channel registers */
1276 1277 1278 1279 1280 1281
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1282
	spin_unlock_irqrestore(&dwc->lock, flags);
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1298
	unsigned long		flags;
1299

1300
	spin_lock_irqsave(&dwc->lock, flags);
1301

1302
	dwc_chan_disable(dw, dwc);
1303

1304
	spin_unlock_irqrestore(&dwc->lock, flags);
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1321
		enum dma_transfer_direction direction)
1322 1323
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1324
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1325 1326 1327 1328 1329 1330 1331 1332
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1333
	unsigned long			flags;
1334

1335
	spin_lock_irqsave(&dwc->lock, flags);
1336 1337 1338 1339 1340 1341 1342
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1343
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1344
		spin_unlock_irqrestore(&dwc->lock, flags);
1345 1346 1347 1348 1349 1350
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1351
	spin_unlock_irqrestore(&dwc->lock, flags);
1352 1353 1354 1355 1356 1357 1358
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1359

1360 1361 1362
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1363 1364
	dwc->direction = direction;

1365 1366 1367 1368 1369
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1370 1371 1372
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1373
	if (period_len > (dwc->block_size << reg_width))
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1399
		case DMA_MEM_TO_DEV:
1400
			desc->lli.dar = sconfig->dst_addr;
1401
			desc->lli.sar = buf_addr + (period_len * i);
1402
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1403 1404 1405 1406 1407
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1408 1409 1410 1411 1412

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1413
			break;
1414
		case DMA_DEV_TO_MEM:
1415
			desc->lli.dar = buf_addr + (period_len * i);
1416 1417
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1418 1419 1420 1421 1422
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1423 1424 1425 1426 1427

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1428 1429 1430 1431 1432 1433 1434 1435
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1436
		if (last)
1437 1438 1439 1440 1441
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1442
	/* Let's make a cyclic list */
1443 1444
	last->lli.llp = cdesc->desc[0]->txd.phys;

1445 1446 1447
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1475
	unsigned long		flags;
1476

1477
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1478 1479 1480 1481

	if (!cdesc)
		return;

1482
	spin_lock_irqsave(&dwc->lock, flags);
1483

1484
	dwc_chan_disable(dw, dwc);
1485 1486 1487 1488

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1489
	spin_unlock_irqrestore(&dwc->lock, flags);
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1501 1502
/*----------------------------------------------------------------------*/

1503
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1504
{
1505
	struct dw_dma		*dw;
1506 1507 1508
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1509
	unsigned int		max_blk_size = 0;
1510 1511 1512
	int			err;
	int			i;

1513 1514 1515 1516 1517 1518 1519
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1520 1521
	pm_runtime_get_sync(chip->dev);

1522
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1523 1524
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1525
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1526 1527

	if (!pdata && autocfg) {
1528
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1529 1530 1531 1532
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1533 1534 1535 1536 1537

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1538 1539 1540 1541
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
		err = -EINVAL;
		goto err_pdata;
	}
1542

1543 1544 1545 1546 1547
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

1548 1549
	dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
				GFP_KERNEL);
1550 1551 1552 1553
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1554

1555
	/* Get hardware configuration parameters */
1556
	if (autocfg) {
1557 1558
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1559 1560 1561 1562 1563 1564 1565
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
1566 1567
		for (i = 0; i < dw->nr_masters; i++)
			dw->data_width[i] = pdata->data_width[i];
1568 1569
	}

1570
	/* Calculate all channel mask before DMA setup */
1571
	dw->all_chan_mask = (1 << nr_channels) - 1;
1572

1573
	/* Force dma off, just in case */
1574 1575
	dw_dma_off(dw);

1576
	/* Disable BLOCK interrupts as well */
1577 1578
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1579
	/* Create a pool of consistent memory blocks for hardware descriptors */
1580
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1581 1582
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1583
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1584 1585
		err = -ENOMEM;
		goto err_pdata;
1586 1587
	}

1588 1589
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1590 1591 1592
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1593
		goto err_pdata;
1594

1595
	INIT_LIST_HEAD(&dw->dma.channels);
1596
	for (i = 0; i < nr_channels; i++) {
1597
		struct dw_dma_chan	*dwc = &dw->chan[i];
1598
		int			r = nr_channels - i - 1;
1599 1600

		dwc->chan.device = &dw->dma;
1601
		dma_cookie_init(&dwc->chan);
1602 1603 1604 1605 1606
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1607

1608 1609
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1610
			dwc->priority = r;
1611 1612 1613
		else
			dwc->priority = i;

1614 1615 1616 1617 1618 1619 1620 1621 1622
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1623

1624
		dwc->direction = DMA_TRANS_NONE;
1625

1626
		/* Hardware configuration */
1627 1628
		if (autocfg) {
			unsigned int dwc_params;
1629
			void __iomem *addr = chip->regs + r * sizeof(u32);
1630

1631
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1632

1633 1634
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1635

1636 1637
			/*
			 * Decode maximum block size for given channel. The
1638
			 * stored 4 bit value represents blocks from 0x00 for 3
1639 1640
			 * up to 0x0a for 4095.
			 */
1641 1642
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1643 1644 1645
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1646
			dwc->block_size = pdata->block_size;
1647 1648 1649 1650 1651 1652 1653

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1654 1655
	}

1656
	/* Clear all interrupts on all channels. */
1657
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1658
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1659 1660 1661 1662 1663 1664
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1665 1666
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1667
	dw->dma.dev = chip->dev;
1668 1669 1670 1671 1672
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1673

1674 1675 1676 1677
	dw->dma.device_config = dwc_config;
	dw->dma.device_pause = dwc_pause;
	dw->dma.device_resume = dwc_resume;
	dw->dma.device_terminate_all = dwc_terminate_all;
1678

1679
	dw->dma.device_tx_status = dwc_tx_status;
1680 1681
	dw->dma.device_issue_pending = dwc_issue_pending;

1682 1683 1684 1685 1686 1687 1688
	/* DMA capabilities */
	dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
			     BIT(DMA_MEM_TO_MEM);
	dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;

1689 1690 1691 1692
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1693
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1694
		 nr_channels);
1695

A
Andy Shevchenko 已提交
1696 1697
	pm_runtime_put_sync_suspend(chip->dev);

1698
	return 0;
1699

1700 1701
err_dma_register:
	free_irq(chip->irq, dw);
1702
err_pdata:
A
Andy Shevchenko 已提交
1703
	pm_runtime_put_sync_suspend(chip->dev);
1704
	return err;
1705
}
1706
EXPORT_SYMBOL_GPL(dw_dma_probe);
1707

1708
int dw_dma_remove(struct dw_dma_chip *chip)
1709
{
1710
	struct dw_dma		*dw = chip->dw;
1711 1712
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1713 1714
	pm_runtime_get_sync(chip->dev);

1715 1716 1717
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1718
	free_irq(chip->irq, dw);
1719 1720 1721 1722 1723 1724 1725 1726
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1727
	pm_runtime_put_sync_suspend(chip->dev);
1728 1729
	return 0;
}
1730
EXPORT_SYMBOL_GPL(dw_dma_remove);
1731

1732
int dw_dma_disable(struct dw_dma_chip *chip)
1733
{
1734
	struct dw_dma *dw = chip->dw;
1735

1736
	dw_dma_off(dw);
1737 1738
	return 0;
}
1739
EXPORT_SYMBOL_GPL(dw_dma_disable);
1740

1741
int dw_dma_enable(struct dw_dma_chip *chip)
1742
{
1743
	struct dw_dma *dw = chip->dw;
1744

1745
	dw_dma_on(dw);
1746 1747
	return 0;
}
1748
EXPORT_SYMBOL_GPL(dw_dma_enable);
1749 1750

MODULE_LICENSE("GPL v2");
1751
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1752
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1753
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");