traps.c 57.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
13
 * Copyright (C) 2014, Imagination Technologies Ltd.
L
Linus Torvalds 已提交
14
 */
15
#include <linux/bitops.h>
16
#include <linux/bug.h>
17
#include <linux/compiler.h>
18
#include <linux/context_tracking.h>
19
#include <linux/cpu_pm.h>
R
Ralf Baechle 已提交
20
#include <linux/kexec.h>
L
Linus Torvalds 已提交
21
#include <linux/init.h>
22
#include <linux/kernel.h>
23
#include <linux/module.h>
L
Linus Torvalds 已提交
24 25 26 27 28
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
29
#include <linux/bootmem.h>
30
#include <linux/interrupt.h>
31
#include <linux/ptrace.h>
32 33
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
34
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
35
#include <linux/notifier.h>
36
#include <linux/kdb.h>
37
#include <linux/irq.h>
38
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
39

40
#include <asm/addrspace.h>
L
Linus Torvalds 已提交
41 42 43
#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
44
#include <asm/cop2.h>
L
Linus Torvalds 已提交
45
#include <asm/cpu.h>
46
#include <asm/cpu-type.h>
47
#include <asm/dsp.h>
L
Linus Torvalds 已提交
48
#include <asm/fpu.h>
49
#include <asm/fpu_emulator.h>
50
#include <asm/idle.h>
51
#include <asm/mips-r2-to-r6-emul.h>
R
Ralf Baechle 已提交
52 53
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
54
#include <asm/module.h>
55
#include <asm/msa.h>
L
Linus Torvalds 已提交
56 57 58 59 60 61
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
62
#include <asm/watch.h>
L
Linus Torvalds 已提交
63 64
#include <asm/mmu_context.h>
#include <asm/types.h>
65
#include <asm/stacktrace.h>
66
#include <asm/uasm.h>
L
Linus Torvalds 已提交
67

68 69
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
70
extern asmlinkage void handle_int(void);
71 72 73
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
74 75 76 77 78 79 80
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
81 82
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
83 84 85
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
86
extern asmlinkage void handle_msa_fpe(void);
L
Linus Torvalds 已提交
87
extern asmlinkage void handle_fpe(void);
L
Leonid Yegoshin 已提交
88
extern asmlinkage void handle_ftlb(void);
89
extern asmlinkage void handle_msa(void);
L
Linus Torvalds 已提交
90 91
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
92
extern asmlinkage void handle_mt(void);
93
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
94 95
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);
96
extern void tlb_do_page_fault_0(void);
L
Linus Torvalds 已提交
97 98 99

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
100 101 102
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
103
void (*board_ebase_setup)(void);
104
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
105

F
Franck Bui-Huu 已提交
106
static void show_raw_backtrace(unsigned long reg29)
107
{
108
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
109 110 111 112 113 114
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
115 116 117 118 119 120
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
121
		}
122 123
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
124
	}
125
	printk("\n");
126 127
}

128
#ifdef CONFIG_KALLSYMS
129
int raw_show_trace;
130 131 132 133 134 135
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
136
#endif
F
Franck Bui-Huu 已提交
137

R
Ralf Baechle 已提交
138
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
139
{
F
Franck Bui-Huu 已提交
140 141
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
142 143
	unsigned long pc = regs->cp0_epc;

144 145 146
	if (!task)
		task = current;

147
	if (raw_show_trace || !__kernel_text_address(pc)) {
148
		show_raw_backtrace(sp);
149 150 151
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
152
	do {
153
		print_ip_sym(pc);
154
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
155
	} while (pc);
156 157 158
	printk("\n");
}

L
Linus Torvalds 已提交
159 160 161 162
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
163 164
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
165 166 167 168
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
169
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
170 171 172 173 174

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
175
			printk("\n	 ");
L
Linus Torvalds 已提交
176 177 178 179 180 181 182 183 184 185 186 187 188 189
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
190
	show_backtrace(task, regs);
191 192 193 194 195
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
196
	mm_segment_t old_fs = get_fs();
197 198 199 200 201 202 203 204 205
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
206 207 208 209 210
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
211 212 213 214
		} else {
			prepare_frametrace(&regs);
		}
	}
215 216 217 218 219
	/*
	 * show_stack() deals exclusively with kernel mode, so be sure to access
	 * the stack in the kernel (not user) address space.
	 */
	set_fs(KERNEL_DS);
220
	show_stacktrace(task, &regs);
221
	set_fs(old_fs);
L
Linus Torvalds 已提交
222 223
}

224
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
225 226
{
	long i;
227
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
228 229 230

	printk("\nCode:");

231 232
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
233 234
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
235
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
236 237 238
			printk(" (Bad address in epc)\n");
			break;
		}
239
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
240 241 242
	}
}

R
Ralf Baechle 已提交
243
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
244 245 246
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
247
	unsigned int exccode;
L
Linus Torvalds 已提交
248 249
	int i;

250
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

270 271 272
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
273 274 275 276 277 278
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
279 280 281 282
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
283

R
Ralf Baechle 已提交
284
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
285

286
	if (cpu_has_3kex) {
287 288 289 290 291 292 293 294 295 296 297 298
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
299
	} else if (cpu_has_4kex) {
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
326 327 328
	}
	printk("\n");

329 330
	exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
L
Linus Torvalds 已提交
331

332
	if (1 <= exccode && exccode <= 5)
L
Linus Torvalds 已提交
333 334
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

335 336
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
337 338
}

R
Ralf Baechle 已提交
339 340 341 342 343 344 345 346
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
347
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
348
{
349
	const int field = 2 * sizeof(unsigned long);
350
	mm_segment_t old_fs = get_fs();
351

R
Ralf Baechle 已提交
352
	__show_regs(regs);
L
Linus Torvalds 已提交
353
	print_modules();
354 355 356 357 358 359 360 361 362 363 364
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

365 366 367
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
368
	show_stacktrace(current, regs);
369
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
370
	printk("\n");
371
	set_fs(old_fs);
L
Linus Torvalds 已提交
372 373
}

W
Wu Zhangjin 已提交
374
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
375

D
David Daney 已提交
376
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
377 378
{
	static int die_counter;
379
	int sig = SIGSEGV;
L
Linus Torvalds 已提交
380

381 382
	oops_enter();

383
	if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
384
		       SIGSEGV) == NOTIFY_STOP)
385
		sig = 0;
386

L
Linus Torvalds 已提交
387
	console_verbose();
W
Wu Zhangjin 已提交
388
	raw_spin_lock_irq(&die_lock);
389
	bust_spinlocks(1);
390

391
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
392
	show_registers(regs);
393
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
394
	raw_spin_unlock_irq(&die_lock);
395

396 397
	oops_exit();

398 399 400 401
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
402
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
403 404 405 406
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
407 408 409
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

410
	do_exit(sig);
L
Linus Torvalds 已提交
411 412
}

413 414
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
415

416 417 418
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
437
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
438

439
	prev_state = exception_enter();
R
Ralf Baechle 已提交
440
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
441 442 443 444 445 446 447
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
448
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
449 450 451

	switch (action) {
	case MIPS_BE_DISCARD:
452
		goto out;
L
Linus Torvalds 已提交
453 454 455
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
456
			goto out;
L
Linus Torvalds 已提交
457 458 459 460 461 462 463 464 465 466 467 468
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
469
	if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
470
		       SIGBUS) == NOTIFY_STOP)
471
		goto out;
472

L
Linus Torvalds 已提交
473 474
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
475 476 477

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
478 479 480
}

/*
481
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
482 483 484 485 486 487 488 489
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
490
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
491 492 493
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
494
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
495
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
496

497 498 499 500 501 502
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
503 504 505 506
/*
 * The ll_bit is cleared by r*_switch.S
 */

507 508
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
509

510
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
511
{
R
Ralf Baechle 已提交
512
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
513 514 515 516 517 518 519 520 521 522 523 524
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
525
	vaddr = (unsigned long __user *)
526
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
527

528 529 530 531
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
532 533 534 535 536 537 538 539 540 541 542 543 544 545

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

546
	return 0;
L
Linus Torvalds 已提交
547 548
}

549
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
550
{
R
Ralf Baechle 已提交
551 552
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
553 554 555 556 557 558 559 560 561 562 563 564
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
565
	vaddr = (unsigned long __user *)
566
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
567 568
	reg = (opcode & RT) >> 16;

569 570
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
571 572 573 574 575 576

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
577
		return 0;
L
Linus Torvalds 已提交
578 579 580 581
	}

	preempt_enable();

582 583
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
584 585 586

	regs->regs[reg] = 1;

587
	return 0;
L
Linus Torvalds 已提交
588 589 590 591 592 593 594 595 596
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
597
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
598
{
599 600
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
601
				1, regs, 0);
602
		return simulate_ll(regs, opcode);
603 604 605
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
606
				1, regs, 0);
607
		return simulate_sc(regs, opcode);
608
	}
L
Linus Torvalds 已提交
609

610
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
611 612
}

R
Ralf Baechle 已提交
613 614
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
615
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
616
 */
617
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
618
{
A
Al Viro 已提交
619
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
620

621 622 623 624 625 626 627 628 629 630 631 632 633 634
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
635
		switch (current_cpu_type()) {
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
654 655 656
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
657 658 659 660 661 662 663 664 665

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

666
static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
667 668 669 670 671 672
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
673 674
	}

D
Daniel Jacobowitz 已提交
675
	/* Not ours.  */
676 677
	return -1;
}
678

679 680
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
681 682
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
683
				1, regs, 0);
684
		return 0;
685
	}
686 687

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
688 689
}

L
Linus Torvalds 已提交
690 691
asmlinkage void do_ov(struct pt_regs *regs)
{
692
	enum ctx_state prev_state;
693 694 695 696 697
	siginfo_t info = {
		.si_signo = SIGFPE,
		.si_code = FPE_INTOVF,
		.si_addr = (void __user *)regs->cp0_epc,
	};
L
Linus Torvalds 已提交
698

699
	prev_state = exception_enter();
700 701
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
702
	force_sig_info(SIGFPE, &info, current);
703
	exception_exit(prev_state);
L
Linus Torvalds 已提交
704 705
}

706
int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
707
{
708 709 710 711 712
	struct siginfo si = { 0 };

	switch (sig) {
	case 0:
		return 0;
713

714
	case SIGFPE:
715 716
		si.si_addr = fault_addr;
		si.si_signo = sig;
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
		/*
		 * Inexact can happen together with Overflow or Underflow.
		 * Respect the mask to deliver the correct exception.
		 */
		fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
			 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
		if (fcr31 & FPU_CSR_INV_X)
			si.si_code = FPE_FLTINV;
		else if (fcr31 & FPU_CSR_DIV_X)
			si.si_code = FPE_FLTDIV;
		else if (fcr31 & FPU_CSR_OVF_X)
			si.si_code = FPE_FLTOVF;
		else if (fcr31 & FPU_CSR_UDF_X)
			si.si_code = FPE_FLTUND;
		else if (fcr31 & FPU_CSR_INE_X)
			si.si_code = FPE_FLTRES;
		else
			si.si_code = __SI_FAULT;
735 736
		force_sig_info(sig, &si, current);
		return 1;
737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757

	case SIGBUS:
		si.si_addr = fault_addr;
		si.si_signo = sig;
		si.si_code = BUS_ADRERR;
		force_sig_info(sig, &si, current);
		return 1;

	case SIGSEGV:
		si.si_addr = fault_addr;
		si.si_signo = sig;
		down_read(&current->mm->mmap_sem);
		if (find_vma(current->mm, (unsigned long)fault_addr))
			si.si_code = SEGV_ACCERR;
		else
			si.si_code = SEGV_MAPERR;
		up_read(&current->mm->mmap_sem);
		force_sig_info(sig, &si, current);
		return 1;

	default:
758 759 760 761 762
		force_sig(sig, current);
		return 1;
	}
}

P
Paul Burton 已提交
763 764 765 766
static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
		       unsigned long old_epc, unsigned long old_ra)
{
	union mips_instruction inst = { .word = opcode };
767 768
	void __user *fault_addr;
	unsigned long fcr31;
P
Paul Burton 已提交
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
	int sig;

	/* If it's obviously not an FP instruction, skip it */
	switch (inst.i_format.opcode) {
	case cop1_op:
	case cop1x_op:
	case lwc1_op:
	case ldc1_op:
	case swc1_op:
	case sdc1_op:
		break;

	default:
		return -1;
	}

	/*
	 * do_ri skipped over the instruction via compute_return_epc, undo
	 * that for the FPU emulator.
	 */
	regs->cp0_epc = old_epc;
	regs->regs[31] = old_ra;

	/* Save the FP context to struct thread_struct */
	lose_fpu(1);

	/* Run the emulator */
	sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
				       &fault_addr);
798
	fcr31 = current->thread.fpu.fcr31;
P
Paul Burton 已提交
799

800 801 802 803 804
	/*
	 * We can't allow the emulated instruction to leave any of
	 * the cause bits set in $fcr31.
	 */
	current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
P
Paul Burton 已提交
805 806 807 808

	/* Restore the hardware register state */
	own_fpu(1);

809 810 811
	/* Send a signal if required.  */
	process_fpemu_return(sig, fault_addr, fcr31);

P
Paul Burton 已提交
812 813 814
	return 0;
}

L
Linus Torvalds 已提交
815 816 817 818 819
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
820
	enum ctx_state prev_state;
821 822
	void __user *fault_addr;
	int sig;
823

824
	prev_state = exception_enter();
825
	if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
826
		       SIGFPE) == NOTIFY_STOP)
827
		goto out;
828 829 830 831 832

	/* Clear FCSR.Cause before enabling interrupts */
	write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
	local_irq_enable();

833 834
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
835 836
	if (fcr31 & FPU_CSR_UNI_X) {
		/*
837
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
838 839 840 841 842 843 844 845
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
846
		/* Ensure 'resume' not overwrite saved fp context again. */
847
		lose_fpu(1);
L
Linus Torvalds 已提交
848 849

		/* Run the emulator */
850 851
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
852
		fcr31 = current->thread.fpu.fcr31;
L
Linus Torvalds 已提交
853 854 855

		/*
		 * We can't allow the emulated instruction to leave any of
856
		 * the cause bits set in $fcr31.
L
Linus Torvalds 已提交
857
		 */
858
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
859 860

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
861
		own_fpu(1);	/* Using the FPU again.	 */
862 863 864
	} else {
		sig = SIGFPE;
		fault_addr = (void __user *) regs->cp0_epc;
865
	}
L
Linus Torvalds 已提交
866

867 868
	/* Send a signal if required.  */
	process_fpemu_return(sig, fault_addr, fcr31);
869 870 871

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
872 873
}

874
void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
875
	const char *str)
L
Linus Torvalds 已提交
876
{
877
	siginfo_t info = { 0 };
878
	char b[40];
L
Linus Torvalds 已提交
879

880
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
881 882
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
			 SIGTRAP) == NOTIFY_STOP)
883 884 885
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

886
	if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
887
		       SIGTRAP) == NOTIFY_STOP)
888 889
		return;

L
Linus Torvalds 已提交
890
	/*
891 892 893
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
894 895
	 * But should we continue the brokenness???  --macro
	 */
896 897 898 899 900 901
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
902 903 904 905
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
R
Ralf Baechle 已提交
906
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
907 908
		force_sig_info(SIGFPE, &info, current);
		break;
909
	case BRK_BUG:
910 911
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
912
		break;
913 914
	case BRK_MEMU:
		/*
915 916 917
		 * This breakpoint code is used by the FPU emulator to retake
		 * control of the CPU after executing the instruction from the
		 * delay slot of an emulated branch.
918 919 920 921 922 923 924 925 926 927
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
928
	default:
929 930
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
931 932
		force_sig(SIGTRAP, current);
	}
933 934 935 936
}

asmlinkage void do_bp(struct pt_regs *regs)
{
937
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
938
	unsigned int opcode, bcode;
939
	enum ctx_state prev_state;
940 941 942 943 944
	mm_segment_t seg;

	seg = get_fs();
	if (!user_mode(regs))
		set_fs(KERNEL_DS);
945

946
	prev_state = exception_enter();
947
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
948
	if (get_isa16_mode(regs->cp0_epc)) {
949 950 951 952 953 954
		u16 instr[2];

		if (__get_user(instr[0], (u16 __user *)epc))
			goto out_sigsegv;

		if (!cpu_has_mmips) {
955
			/* MIPS16e mode */
956
			bcode = (instr[0] >> 5) & 0x3f;
957 958 959 960 961 962
		} else if (mm_insn_16bit(instr[0])) {
			/* 16-bit microMIPS BREAK */
			bcode = instr[0] & 0xf;
		} else {
			/* 32-bit microMIPS BREAK */
			if (__get_user(instr[1], (u16 __user *)(epc + 2)))
963
				goto out_sigsegv;
964 965
			opcode = (instr[0] << 16) | instr[1];
			bcode = (opcode >> 6) & ((1 << 20) - 1);
966 967
		}
	} else {
968
		if (__get_user(opcode, (unsigned int __user *)epc))
969
			goto out_sigsegv;
970
		bcode = (opcode >> 6) & ((1 << 20) - 1);
971
	}
972 973 974 975 976 977 978 979

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	if (bcode >= (1 << 10))
980
		bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
981

D
David Daney 已提交
982 983 984 985 986
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
R
Ralf Baechle 已提交
987 988 989 990 991 992 993 994 995 996 997 998
	case BRK_UPROBE:
		if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
			goto out;
		else
			break;
	case BRK_UPROBE_XOL:
		if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
			goto out;
		else
			break;
D
David Daney 已提交
999
	case BRK_KPROBE_BP:
1000
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
1001
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1002
			goto out;
D
David Daney 已提交
1003 1004 1005
		else
			break;
	case BRK_KPROBE_SSTEPBP:
1006
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
1007
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1008
			goto out;
D
David Daney 已提交
1009 1010 1011 1012 1013 1014
		else
			break;
	default:
		break;
	}

1015
	do_trap_or_bp(regs, bcode, "Break");
1016 1017

out:
1018
	set_fs(seg);
1019
	exception_exit(prev_state);
1020
	return;
1021 1022 1023

out_sigsegv:
	force_sig(SIGSEGV, current);
1024
	goto out;
L
Linus Torvalds 已提交
1025 1026 1027 1028
}

asmlinkage void do_tr(struct pt_regs *regs)
{
1029
	u32 opcode, tcode = 0;
1030
	enum ctx_state prev_state;
1031
	u16 instr[2];
1032
	mm_segment_t seg;
1033
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
1034

1035 1036 1037 1038
	seg = get_fs();
	if (!user_mode(regs))
		set_fs(get_ds());

1039
	prev_state = exception_enter();
1040
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
1041 1042 1043
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
1044
			goto out_sigsegv;
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
1055
	}
L
Linus Torvalds 已提交
1056

1057
	do_trap_or_bp(regs, tcode, "Trap");
1058 1059

out:
1060
	set_fs(seg);
1061
	exception_exit(prev_state);
1062
	return;
1063 1064 1065

out_sigsegv:
	force_sig(SIGSEGV, current);
1066
	goto out;
L
Linus Torvalds 已提交
1067 1068 1069 1070
}

asmlinkage void do_ri(struct pt_regs *regs)
{
1071 1072
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
1073
	unsigned long old31 = regs->regs[31];
1074
	enum ctx_state prev_state;
1075 1076
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
1077

1078 1079 1080 1081 1082
	/*
	 * Avoid any kernel code. Just emulate the R2 instruction
	 * as quickly as possible.
	 */
	if (mipsr2_emulation && cpu_has_mips_r6 &&
1083 1084
	    likely(user_mode(regs)) &&
	    likely(get_user(opcode, epc) >= 0)) {
1085 1086 1087
		unsigned long fcr31 = 0;

		status = mipsr2_decoder(regs, opcode, &fcr31);
1088 1089 1090 1091 1092 1093 1094 1095 1096
		switch (status) {
		case 0:
		case SIGEMT:
			task_thread_info(current)->r2_emul_return = 1;
			return;
		case SIGILL:
			goto no_r2_instr;
		default:
			process_fpemu_return(status,
1097 1098
					     &current->thread.cp0_baduaddr,
					     fcr31);
1099 1100
			task_thread_info(current)->r2_emul_return = 1;
			return;
1101 1102 1103 1104 1105
		}
	}

no_r2_instr:

1106
	prev_state = exception_enter();
1107
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
1108

1109
	if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
1110
		       SIGILL) == NOTIFY_STOP)
1111
		goto out;
1112

1113
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
1114

1115
	if (unlikely(compute_return_epc(regs) < 0))
1116
		goto out;
R
Ralf Baechle 已提交
1117

1118 1119
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
1120

1121
		if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1122
			status = SIGSEGV;
1123
		if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1124
			status = SIGSEGV;
1125 1126
		opcode = mmop[0];
		opcode = (opcode << 16) | mmop[1];
1127

1128 1129 1130 1131 1132
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
1133

1134 1135 1136 1137 1138 1139 1140 1141
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
P
Paul Burton 已提交
1142 1143 1144

		if (status < 0)
			status = simulate_fp(regs, opcode, old_epc, old31);
1145
	}
1146 1147 1148 1149 1150 1151

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1152
		regs->regs[31] = old31;
1153 1154
		force_sig(status, current);
	}
1155 1156 1157

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
1175
		if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
1176 1177
			cpumask_t tmask;

1178 1179
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
1180 1181
			cpumask_and(&tmask, &current->cpus_allowed,
				    &mt_fpu_cpumask);
J
Julia Lawall 已提交
1182
			set_cpus_allowed_ptr(current, &tmask);
1183
			set_thread_flag(TIF_FPUBOUND);
1184 1185 1186 1187 1188
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1205
	void *data)
R
Ralf Baechle 已提交
1206 1207 1208
{
	struct pt_regs *regs = data;

1209
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1210
			      "instruction", regs);
1211
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1212 1213 1214 1215

	return NOTIFY_OK;
}

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
static int wait_on_fp_mode_switch(atomic_t *p)
{
	/*
	 * The FP mode for this task is currently being switched. That may
	 * involve modifications to the format of this tasks FP context which
	 * make it unsafe to proceed with execution for the moment. Instead,
	 * schedule some other task.
	 */
	schedule();
	return 0;
}

1228 1229
static int enable_restore_fp_context(int msa)
{
1230
	int err, was_fpu_owner, prior_msa;
1231

1232 1233 1234 1235 1236 1237 1238
	/*
	 * If an FP mode switch is currently underway, wait for it to
	 * complete before proceeding.
	 */
	wait_on_atomic_t(&current->mm->context.fp_mode_switching,
			 wait_on_fp_mode_switch, TASK_KILLABLE);

1239 1240
	if (!used_math()) {
		/* First time FP context user. */
1241
		preempt_disable();
1242
		err = init_fpu();
1243
		if (msa && !err) {
1244
			enable_msa();
1245
			_init_msa_upper();
1246 1247
			set_thread_flag(TIF_USEDMSA);
			set_thread_flag(TIF_MSA_CTX_LIVE);
1248
		}
1249
		preempt_enable();
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
		if (!err)
			set_used_math();
		return err;
	}

	/*
	 * This task has formerly used the FP context.
	 *
	 * If this thread has no live MSA vector context then we can simply
	 * restore the scalar FP context. If it has live MSA vector context
	 * (that is, it has or may have used MSA since last performing a
	 * function call) then we'll need to restore the vector context. This
	 * applies even if we're currently only executing a scalar FP
	 * instruction. This is because if we were to later execute an MSA
	 * instruction then we'd either have to:
	 *
	 *  - Restore the vector context & clobber any registers modified by
	 *    scalar FP instructions between now & then.
	 *
	 * or
	 *
	 *  - Not restore the vector context & lose the most significant bits
	 *    of all vector registers.
	 *
	 * Neither of those options is acceptable. We cannot restore the least
	 * significant bits of the registers now & only restore the most
	 * significant bits later because the most significant bits of any
	 * vector registers whose aliased FP register is modified now will have
	 * been zeroed. We'd have no way to know that when restoring the vector
	 * context & thus may load an outdated value for the most significant
	 * bits of a vector register.
	 */
	if (!msa && !thread_msa_context_live())
		return own_fpu(1);

	/*
	 * This task is using or has previously used MSA. Thus we require
	 * that Status.FR == 1.
	 */
1289
	preempt_disable();
1290
	was_fpu_owner = is_fpu_owner();
1291
	err = own_fpu_inatomic(0);
1292
	if (err)
1293
		goto out;
1294 1295 1296 1297 1298 1299 1300 1301

	enable_msa();
	write_msa_csr(current->thread.fpu.msacsr);
	set_thread_flag(TIF_USEDMSA);

	/*
	 * If this is the first time that the task is using MSA and it has
	 * previously used scalar FP in this time slice then we already nave
1302 1303 1304
	 * FP context which we shouldn't clobber. We do however need to clear
	 * the upper 64b of each vector register so that this task has no
	 * opportunity to see data left behind by another.
1305
	 */
1306 1307 1308
	prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
	if (!prior_msa && was_fpu_owner) {
		_init_msa_upper();
1309 1310

		goto out;
1311
	}
1312

1313 1314 1315 1316 1317 1318
	if (!prior_msa) {
		/*
		 * Restore the least significant 64b of each vector register
		 * from the existing scalar FP context.
		 */
		_restore_fp(current);
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328
		/*
		 * The task has not formerly used MSA, so clear the upper 64b
		 * of each vector register such that it cannot see data left
		 * behind by another task.
		 */
		_init_msa_upper();
	} else {
		/* We need to restore the vector context. */
		restore_msa(current);
1329

1330 1331
		/* Restore the scalar FP control & status register */
		if (!was_fpu_owner)
1332 1333
			write_32bit_cp1_register(CP1_STATUS,
						 current->thread.fpu.fcr31);
1334
	}
1335 1336 1337 1338

out:
	preempt_enable();

1339 1340 1341
	return 0;
}

L
Linus Torvalds 已提交
1342 1343
asmlinkage void do_cpu(struct pt_regs *regs)
{
1344
	enum ctx_state prev_state;
1345
	unsigned int __user *epc;
1346
	unsigned long old_epc, old31;
1347
	void __user *fault_addr;
1348
	unsigned int opcode;
1349
	unsigned long fcr31;
L
Linus Torvalds 已提交
1350
	unsigned int cpid;
1351
	int status, err;
1352
	unsigned long __maybe_unused flags;
1353
	int sig;
L
Linus Torvalds 已提交
1354

1355
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1356 1357
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1358 1359 1360
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1361 1362
	switch (cpid) {
	case 0:
1363 1364
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1365
		old31 = regs->regs[31];
1366 1367
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1368

1369
		if (unlikely(compute_return_epc(regs) < 0))
1370
			break;
R
Ralf Baechle 已提交
1371

1372
		if (!get_isa16_mode(regs->cp0_epc)) {
1373 1374 1375 1376 1377 1378
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);
		}
1379 1380 1381 1382 1383 1384

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1385
			regs->regs[31] = old31;
1386 1387 1388
			force_sig(status, current);
		}

1389
		break;
L
Linus Torvalds 已提交
1390

1391 1392
	case 3:
		/*
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
		 * The COP3 opcode space and consequently the CP0.Status.CU3
		 * bit and the CP0.Cause.CE=3 encoding have been removed as
		 * of the MIPS III ISA.  From the MIPS IV and MIPS32r2 ISAs
		 * up the space has been reused for COP1X instructions, that
		 * are enabled by the CP0.Status.CU1 bit and consequently
		 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
		 * exceptions.  Some FPU-less processors that implement one
		 * of these ISAs however use this code erroneously for COP1X
		 * instructions.  Therefore we redirect this trap to the FP
		 * emulator too.
1403
		 */
1404
		if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
1405
			force_sig(SIGILL, current);
1406
			break;
1407
		}
1408 1409
		/* Fall through.  */

L
Linus Torvalds 已提交
1410
	case 1:
1411
		err = enable_restore_fp_context(0);
L
Linus Torvalds 已提交
1412

1413 1414
		if (raw_cpu_has_fpu && !err)
			break;
L
Linus Torvalds 已提交
1415

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
					       &fault_addr);
		fcr31 = current->thread.fpu.fcr31;

		/*
		 * We can't allow the emulated instruction to leave
		 * any of the cause bits set in $fcr31.
		 */
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;

		/* Send a signal if required.  */
		if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
			mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1429

1430
		break;
L
Linus Torvalds 已提交
1431 1432

	case 2:
R
Ralf Baechle 已提交
1433
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1434
		break;
L
Linus Torvalds 已提交
1435 1436
	}

1437
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1438 1439
}

1440
asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
1441 1442 1443 1444
{
	enum ctx_state prev_state;

	prev_state = exception_enter();
1445
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
1446
	if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
1447
		       current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
1448 1449 1450 1451 1452 1453
		goto out;

	/* Clear MSACSR.Cause before enabling interrupts */
	write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
	local_irq_enable();

1454 1455
	die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
	force_sig(SIGFPE, current);
1456
out:
1457 1458 1459
	exception_exit(prev_state);
}

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
asmlinkage void do_msa(struct pt_regs *regs)
{
	enum ctx_state prev_state;
	int err;

	prev_state = exception_enter();

	if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
		force_sig(SIGILL, current);
		goto out;
	}

	die_if_kernel("do_msa invoked from kernel context!", regs);

	err = enable_restore_fp_context(1);
	if (err)
		force_sig(SIGILL, current);
out:
	exception_exit(prev_state);
}

L
Linus Torvalds 已提交
1481 1482
asmlinkage void do_mdmx(struct pt_regs *regs)
{
1483 1484 1485
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1486
	force_sig(SIGILL, current);
1487
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1488 1489
}

1490 1491 1492
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1493 1494
asmlinkage void do_watch(struct pt_regs *regs)
{
1495
	enum ctx_state prev_state;
1496 1497
	u32 cause;

1498
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1499
	/*
1500 1501
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1502
	 */
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1514
		local_irq_enable();
1515
		force_sig(SIGTRAP, current);
1516
	} else {
1517
		mips_clear_watch_registers();
1518 1519
		local_irq_enable();
	}
1520
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1521 1522 1523 1524
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1525
	int multi_match = regs->cp0_status & ST0_TS;
1526
	enum ctx_state prev_state;
1527
	mm_segment_t old_fs = get_fs();
1528

1529
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1530
	show_regs(regs);
1531 1532

	if (multi_match) {
1533 1534
		dump_tlb_regs();
		pr_info("\n");
1535 1536 1537
		dump_tlb_all();
	}

1538 1539 1540
	if (!user_mode(regs))
		set_fs(KERNEL_DS);

1541
	show_code((unsigned int __user *) regs->cp0_epc);
1542

1543 1544
	set_fs(old_fs);

L
Linus Torvalds 已提交
1545 1546 1547 1548 1549 1550
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1551
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1552 1553
}

R
Ralf Baechle 已提交
1554 1555
asmlinkage void do_mt(struct pt_regs *regs)
{
1556 1557 1558 1559 1560 1561
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1562
		printk(KERN_DEBUG "Thread Underflow\n");
1563 1564
		break;
	case 1:
1565
		printk(KERN_DEBUG "Thread Overflow\n");
1566 1567
		break;
	case 2:
1568
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1569 1570
		break;
	case 3:
1571
		printk(KERN_DEBUG "Gating Storage Exception\n");
1572 1573
		break;
	case 4:
1574
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1575 1576
		break;
	case 5:
M
Masanari Iida 已提交
1577
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1578 1579
		break;
	default:
1580
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1581 1582 1583
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1584 1585 1586 1587 1588 1589
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1590 1591 1592
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1593
		panic("Unexpected DSP exception");
1594 1595 1596 1597

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1598 1599 1600
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1601
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1602 1603 1604 1605 1606 1607 1608 1609
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1625 1626 1627 1628 1629 1630
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1631
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1632
	case CPU_24K:
1633
	case CPU_34K:
1634 1635
	case CPU_74K:
	case CPU_1004K:
1636
	case CPU_1074K:
1637
	case CPU_INTERAPTIV:
1638
	case CPU_PROAPTIV:
J
James Hogan 已提交
1639
	case CPU_P5600:
1640
	case CPU_QEMU_GENERIC:
M
Markos Chandras 已提交
1641
	case CPU_I6400:
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1696
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1697
	case CPU_5KE:
1698
	case CPU_LOONGSON1:
1699 1700 1701 1702 1703
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
1731
	if ((cpu_has_mips_r2_r6) &&
1732
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
		pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<27) ? "ES " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	} else {
		pr_err("Error bits: %s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	}
L
Linus Torvalds 已提交
1752 1753
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1754
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

L
Leonid Yegoshin 已提交
1765 1766 1767 1768 1769 1770
asmlinkage void do_ftlb(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
1771
	if ((cpu_has_mips_r2_r6) &&
1772
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
L
Leonid Yegoshin 已提交
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
		       read_c0_ecc());
		pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
		reg_val = read_c0_cacheerr();
		pr_err("c0_cacheerr == %08x\n", reg_val);

		if ((reg_val & 0xc0000000) == 0xc0000000) {
			pr_err("Decoded c0_cacheerr: FTLB parity error\n");
		} else {
			pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
			       reg_val & (1<<30) ? "secondary" : "primary",
			       reg_val & (1<<31) ? "data" : "insn");
		}
	} else {
		pr_err("FTLB error exception\n");
	}
	/* Just print the cacheerr bits for now */
	cache_parity_error();
}

L
Linus Torvalds 已提交
1793 1794 1795 1796 1797 1798 1799
/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1800
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1801 1802
	unsigned int debug;

1803
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1804 1805
	depc = read_c0_depc();
	debug = read_c0_debug();
1806
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1807 1808 1809 1810 1811 1812 1813 1814
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1815
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1816
		regs->cp0_epc = depc;
1817
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1818 1819
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1820
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1821 1822 1823 1824 1825
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1826
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1827 1828 1829 1830 1831 1832
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1833
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1834
 */
K
Kevin Cernekee 已提交
1835 1836 1837 1838 1839 1840 1841
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1842
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1843
{
1844 1845
	char str[100];

1846
	nmi_enter();
K
Kevin Cernekee 已提交
1847
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1848
	bust_spinlocks(1);
1849 1850 1851 1852
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
1853
	nmi_exit();
L
Linus Torvalds 已提交
1854 1855
}

1856 1857 1858
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1859
unsigned long exception_handlers[32];
1860
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1861

1862
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1863 1864
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1865
	unsigned long old_handler;
L
Linus Torvalds 已提交
1866

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1878
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1879 1880

	if (n == 0 && cpu_has_divec) {
1881 1882 1883
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1884
		unsigned long jump_mask = ~((1 << 28) - 1);
1885
#endif
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1897 1898 1899 1900
	}
	return (void *)old_handler;
}

1901
static void do_default_vi(void)
1902 1903 1904 1905 1906
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1907
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1908 1909 1910
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1911
	int srssets = current_cpu_data.srsets;
1912
	u16 *h;
1913 1914
	unsigned char *b;

1915
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1916 1917 1918 1919

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1920
	} else
1921
		handler = (unsigned long) addr;
1922
	vi_handlers[n] = handler;
1923 1924 1925

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1926
	if (srs >= srssets)
1927 1928 1929 1930
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1931
			board_bind_eic_interrupt(n, srs);
1932
	} else if (cpu_has_vint) {
1933
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1934
		if (srssets > 1)
1935
			change_c0_srsmap(0xf << n*4, srs << n*4);
1936 1937 1938 1939 1940
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1941
		 * that does normal register saving and standard interrupt exit
1942 1943 1944
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1945
		extern char rollback_except_vec_vi;
1946
		char *vec_start = using_rollback_handler() ?
1947
			&rollback_except_vec_vi : &except_vec_vi;
1948 1949 1950 1951
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1952 1953
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1954 1955
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1956 1957 1958 1959 1960 1961

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1962
			panic("VECTORSPACING too small");
1963 1964
		}

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1975 1976
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1977 1978 1979
	}
	else {
		/*
1980 1981 1982
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1983
		 */
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1997 1998
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1999
	}
2000

L
Linus Torvalds 已提交
2001 2002 2003
	return (void *)old_handler;
}

2004
void *set_vi_handler(int n, vi_handler_t addr)
2005
{
R
Ralf Baechle 已提交
2006
	return set_vi_srs_handler(n, addr, 0);
2007
}
2008

L
Linus Torvalds 已提交
2009 2010
extern void tlb_init(void);

2011 2012 2013 2014
/*
 * Timer interrupt
 */
int cp0_compare_irq;
2015
EXPORT_SYMBOL_GPL(cp0_compare_irq);
2016
int cp0_compare_irq_shift;
2017 2018 2019 2020 2021 2022 2023

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

2024 2025 2026 2027 2028 2029
/*
 * Fast debug channel IRQ or -1 if not present
 */
int cp0_fdc_irq;
EXPORT_SYMBOL_GPL(cp0_fdc_irq);

2030
static int noulri;
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

2041 2042
/* configure STATUS register */
static void configure_status(void)
L
Linus Torvalds 已提交
2043 2044 2045 2046 2047 2048 2049
{
	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
2050
	unsigned int status_set = ST0_CU0;
2051
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
2052 2053
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
2054
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
2055
		status_set |= ST0_XX;
2056 2057 2058
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
2059
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
2060
			 status_set);
2061 2062 2063 2064 2065 2066
}

/* configure HWRENA register */
static void configure_hwrena(void)
{
	unsigned int hwrena = cpu_hwrena_impl_bits;
L
Linus Torvalds 已提交
2067

2068
	if (cpu_has_mips_r2_r6)
2069
		hwrena |= 0x0000000f;
2070

2071 2072
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
2073

2074 2075
	if (hwrena)
		write_c0_hwrena(hwrena);
2076
}
2077

2078 2079
static void configure_exception_vector(void)
{
2080
	if (cpu_has_veic || cpu_has_vint) {
2081
		unsigned long sr = set_c0_status(ST0_BEV);
2082
		write_c0_ebase(ebase);
2083
		write_c0_status(sr);
2084
		/* Setting vector spacing enables EI/VI mode  */
2085
		change_c0_intctl(0x3e0, VECTORSPACING);
2086
	}
R
Ralf Baechle 已提交
2087 2088 2089 2090 2091 2092 2093 2094
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
}

void per_cpu_trap_init(bool is_boot_cpu)
{
	unsigned int cpu = smp_processor_id();

	configure_status();
	configure_hwrena();

	configure_exception_vector();
2105 2106 2107 2108 2109 2110

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
2111
	 *  o read IntCtl.IPFDC to determine the fast debug channel interrupt
2112
	 */
2113
	if (cpu_has_mips_r2_r6) {
2114 2115 2116
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
2117 2118 2119 2120
		cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
		if (!cp0_fdc_irq)
			cp0_fdc_irq = -1;

2121 2122
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
2123
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
2124
		cp0_perfcount_irq = -1;
2125
		cp0_fdc_irq = -1;
2126 2127
	}

2128 2129
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
2130 2131 2132 2133 2134 2135

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

2136 2137 2138 2139
	/* Boot CPU's cache setup in setup_arch(). */
	if (!is_boot_cpu)
		cpu_cache_init();
	tlb_init();
2140
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
2141 2142
}

2143
/* Install CPU exception handler */
2144
void set_handler(unsigned long offset, void *addr, unsigned long size)
2145
{
2146 2147 2148
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
2149
	memcpy((void *)(ebase + offset), addr, size);
2150
#endif
2151
	local_flush_icache_range(ebase + offset, ebase + offset + size);
2152 2153
}

2154
static char panic_null_cerr[] =
2155 2156
	"Trying to set NULL cache error exception handler";

2157 2158 2159 2160 2161
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
2162
void set_uncached_handler(unsigned long offset, void *addr,
2163
	unsigned long size)
2164
{
2165
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
2166

2167 2168 2169
	if (!addr)
		panic(panic_null_cerr);

2170 2171 2172
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

2173 2174 2175 2176 2177 2178 2179 2180 2181
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
2182 2183
void __init trap_init(void)
{
2184
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
2185
	extern char except_vec4;
2186
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
2187
	unsigned long i;
2188 2189

	check_wait();
L
Linus Torvalds 已提交
2190

2191 2192 2193 2194 2195
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
2196 2197
		ebase = CAC_BASE;

2198
		if (cpu_has_mips_r2_r6)
2199 2200
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
2201

2202 2203 2204 2205 2206 2207 2208 2209 2210
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
2211 2212
	if (board_ebase_setup)
		board_ebase_setup();
2213
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
2214 2215 2216 2217 2218 2219

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
2220
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
2232
	if (cpu_has_ejtag && board_ejtag_handler_setup)
2233
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
2234 2235 2236 2237 2238

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
2239
		set_except_vector(EXCCODE_WATCH, handle_watch);
L
Linus Torvalds 已提交
2240 2241

	/*
2242
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
2243
	 */
2244 2245 2246
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
2247
			set_vi_handler(i, NULL);
2248 2249 2250
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

2266 2267 2268 2269 2270
	set_except_vector(EXCCODE_INT, using_rollback_handler() ?
					rollback_handle_int : handle_int);
	set_except_vector(EXCCODE_MOD, handle_tlbm);
	set_except_vector(EXCCODE_TLBL, handle_tlbl);
	set_except_vector(EXCCODE_TLBS, handle_tlbs);
L
Linus Torvalds 已提交
2271

2272 2273
	set_except_vector(EXCCODE_ADEL, handle_adel);
	set_except_vector(EXCCODE_ADES, handle_ades);
L
Linus Torvalds 已提交
2274

2275 2276
	set_except_vector(EXCCODE_IBE, handle_ibe);
	set_except_vector(EXCCODE_DBE, handle_dbe);
L
Linus Torvalds 已提交
2277

2278 2279 2280
	set_except_vector(EXCCODE_SYS, handle_sys);
	set_except_vector(EXCCODE_BP, handle_bp);
	set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
2281 2282
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
2283 2284 2285 2286
	set_except_vector(EXCCODE_CPU, handle_cpu);
	set_except_vector(EXCCODE_OV, handle_ov);
	set_except_vector(EXCCODE_TR, handle_tr);
	set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
L
Linus Torvalds 已提交
2287

2288 2289
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
2290 2291 2292 2293
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
2294
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
2295 2296 2297 2298 2299 2300 2301
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

2302 2303 2304 2305

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

2306
	if (cpu_has_fpu && !cpu_has_nofpuex)
2307
		set_except_vector(EXCCODE_FPE, handle_fpe);
2308

2309
	set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
2310 2311

	if (cpu_has_rixiex) {
2312 2313
		set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
		set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
2314 2315
	}

2316 2317
	set_except_vector(EXCCODE_MSADIS, handle_msa);
	set_except_vector(EXCCODE_MDMX, handle_mdmx);
2318 2319

	if (cpu_has_mcheck)
2320
		set_except_vector(EXCCODE_MCHECK, handle_mcheck);
2321

R
Ralf Baechle 已提交
2322
	if (cpu_has_mipsmt)
2323
		set_except_vector(EXCCODE_THREAD, handle_mt);
R
Ralf Baechle 已提交
2324

2325
	set_except_vector(EXCCODE_DSPDIS, handle_dsp);
2326

2327 2328 2329
	if (board_cache_error_setup)
		board_cache_error_setup();

2330 2331
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2332
		set_handler(0x180, &except_vec3_r4000, 0x100);
2333
	else if (cpu_has_4kex)
2334
		set_handler(0x180, &except_vec3_generic, 0x80);
2335
	else
2336
		set_handler(0x080, &except_vec3_generic, 0x80);
2337

2338
	local_flush_icache_range(ebase, ebase + 0x400);
2339 2340

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2341

2342
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2343
}
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372

static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
			    void *v)
{
	switch (cmd) {
	case CPU_PM_ENTER_FAILED:
	case CPU_PM_EXIT:
		configure_status();
		configure_hwrena();
		configure_exception_vector();

		/* Restore register with CPU number for TLB handlers */
		TLBMISS_HANDLER_RESTORE();

		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block trap_pm_notifier_block = {
	.notifier_call = trap_pm_notifier,
};

static int __init trap_pm_init(void)
{
	return cpu_pm_register_notifier(&trap_pm_notifier_block);
}
arch_initcall(trap_pm_init);