traps.c 47.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
15
#include <linux/compiler.h>
R
Ralf Baechle 已提交
16
#include <linux/kexec.h>
L
Linus Torvalds 已提交
17
#include <linux/init.h>
18
#include <linux/kernel.h>
19
#include <linux/module.h>
L
Linus Torvalds 已提交
20 21 22 23 24
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
25
#include <linux/bootmem.h>
26
#include <linux/interrupt.h>
27
#include <linux/ptrace.h>
28 29
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
30
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
31
#include <linux/notifier.h>
32
#include <linux/kdb.h>
33
#include <linux/irq.h>
34
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
35 36 37 38

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
39
#include <asm/cop2.h>
L
Linus Torvalds 已提交
40
#include <asm/cpu.h>
41
#include <asm/dsp.h>
L
Linus Torvalds 已提交
42
#include <asm/fpu.h>
43
#include <asm/fpu_emulator.h>
44
#include <asm/idle.h>
R
Ralf Baechle 已提交
45 46
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
47 48 49 50 51 52 53
#include <asm/module.h>
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
54
#include <asm/watch.h>
L
Linus Torvalds 已提交
55 56
#include <asm/mmu_context.h>
#include <asm/types.h>
57
#include <asm/stacktrace.h>
58
#include <asm/uasm.h>
L
Linus Torvalds 已提交
59

60 61
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
62
extern asmlinkage void handle_int(void);
63 64 65
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
66 67 68 69 70 71 72
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
73 74
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
75 76 77 78 79 80
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
81
extern asmlinkage void handle_mt(void);
82
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
83 84 85 86 87
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
88 89 90
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
91
void (*board_ebase_setup)(void);
92
void __cpuinitdata(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
93

F
Franck Bui-Huu 已提交
94
static void show_raw_backtrace(unsigned long reg29)
95
{
96
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
97 98 99 100 101 102
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
103 104 105 106 107 108
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
109
		}
110 111
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
112
	}
113
	printk("\n");
114 115
}

116
#ifdef CONFIG_KALLSYMS
117
int raw_show_trace;
118 119 120 121 122 123
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
124
#endif
F
Franck Bui-Huu 已提交
125

R
Ralf Baechle 已提交
126
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
127
{
F
Franck Bui-Huu 已提交
128 129
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
130 131
	unsigned long pc = regs->cp0_epc;

132 133 134
	if (!task)
		task = current;

135
	if (raw_show_trace || !__kernel_text_address(pc)) {
136
		show_raw_backtrace(sp);
137 138 139
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
140
	do {
141
		print_ip_sym(pc);
142
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
143
	} while (pc);
144 145 146
	printk("\n");
}

L
Linus Torvalds 已提交
147 148 149 150
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
151 152
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
153 154 155 156
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
157
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
158 159 160 161 162

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
163
			printk("\n	 ");
L
Linus Torvalds 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
178
	show_backtrace(task, regs);
179 180 181 182 183 184 185 186 187 188 189 190 191 192
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
193 194 195 196 197
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
198 199 200 201 202
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
203 204
}

205
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
206 207
{
	long i;
208
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
209 210 211

	printk("\nCode:");

212 213
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
214 215
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
216
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
217 218 219
			printk(" (Bad address in epc)\n");
			break;
		}
220
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
221 222 223
	}
}

R
Ralf Baechle 已提交
224
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
225 226 227 228 229
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

230
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

250 251 252
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
253 254 255 256 257 258
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
259 260
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
261
	printk("    %s\n", print_tainted());
262 263
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
264

R
Ralf Baechle 已提交
265
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
266

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
	} else {
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
307 308 309 310 311 312 313 314 315
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

316 317
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
318 319
}

R
Ralf Baechle 已提交
320 321 322 323 324 325 326 327
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
328
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
329
{
330 331
	const int field = 2 * sizeof(unsigned long);

R
Ralf Baechle 已提交
332
	__show_regs(regs);
L
Linus Torvalds 已提交
333
	print_modules();
334 335 336 337 338 339 340 341 342 343 344
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

345
	show_stacktrace(current, regs);
346
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
347 348 349
	printk("\n");
}

D
David Daney 已提交
350 351 352 353 354
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
355
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
356

D
David Daney 已提交
357
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
358 359
{
	static int die_counter;
360
	int sig = SIGSEGV;
361
#ifdef CONFIG_MIPS_MT_SMTC
362
	unsigned long dvpret;
363
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
364

365 366
	oops_enter();

367 368
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
		sig = 0;
369

L
Linus Torvalds 已提交
370
	console_verbose();
W
Wu Zhangjin 已提交
371
	raw_spin_lock_irq(&die_lock);
372 373 374
#ifdef CONFIG_MIPS_MT_SMTC
	dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
375 376 377 378
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
379

380
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
381
	show_registers(regs);
382
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
383
	raw_spin_unlock_irq(&die_lock);
384

385 386
	oops_exit();

387 388 389 390
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
391
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
392 393 394 395
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
396 397 398
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

399
	do_exit(sig);
L
Linus Torvalds 已提交
400 401
}

402 403
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
404

405 406 407
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;

R
Ralf Baechle 已提交
427
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
428 429 430 431 432 433 434
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
435
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455

	switch (action) {
	case MIPS_BE_DISCARD:
		return;
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
			return;
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
D
David Daney 已提交
456
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
457 458 459
	    == NOTIFY_STOP)
		return;

L
Linus Torvalds 已提交
460 461 462 463 464
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
}

/*
465
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
466 467 468 469 470 471 472 473
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
474
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
475 476 477
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
478
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
479
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
480

481 482 483 484 485 486
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
487 488 489 490
/*
 * The ll_bit is cleared by r*_switch.S
 */

491 492
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
493

494
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
495
{
R
Ralf Baechle 已提交
496
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
497 498 499 500 501 502 503 504 505 506 507 508
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
509
	vaddr = (unsigned long __user *)
510
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
511

512 513 514 515
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

530
	return 0;
L
Linus Torvalds 已提交
531 532
}

533
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
534
{
R
Ralf Baechle 已提交
535 536
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
537 538 539 540 541 542 543 544 545 546 547 548
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
549
	vaddr = (unsigned long __user *)
550
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
551 552
	reg = (opcode & RT) >> 16;

553 554
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
555 556 557 558 559 560

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
561
		return 0;
L
Linus Torvalds 已提交
562 563 564 565
	}

	preempt_enable();

566 567
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
568 569 570

	regs->regs[reg] = 1;

571
	return 0;
L
Linus Torvalds 已提交
572 573 574 575 576 577 578 579 580
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
581
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
582
{
583 584
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
585
				1, regs, 0);
586
		return simulate_ll(regs, opcode);
587 588 589
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
590
				1, regs, 0);
591
		return simulate_sc(regs, opcode);
592
	}
L
Linus Torvalds 已提交
593

594
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
595 596
}

R
Ralf Baechle 已提交
597 598
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
599
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
600
 */
601
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
602
{
A
Al Viro 已提交
603
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
604

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
		switch (current_cpu_data.cputype) {
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
638 639 640
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
657 658
	}

D
Daniel Jacobowitz 已提交
659
	/* Not ours.  */
660 661
	return -1;
}
662

663 664
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
665 666
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
667
				1, regs, 0);
668
		return 0;
669
	}
670 671

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
672 673
}

L
Linus Torvalds 已提交
674 675 676 677
asmlinkage void do_ov(struct pt_regs *regs)
{
	siginfo_t info;

678 679
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
680 681 682
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
683
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
684 685 686
	force_sig_info(SIGFPE, &info, current);
}

687
int process_fpemu_return(int sig, void __user *fault_addr)
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

L
Linus Torvalds 已提交
711 712 713 714 715
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
716
	siginfo_t info = {0};
717

D
David Daney 已提交
718
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
719 720
	    == NOTIFY_STOP)
		return;
721 722
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
723 724
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
725
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
726 727

		/*
728
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
729 730 731 732 733 734 735 736
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
737
		/* Ensure 'resume' not overwrite saved fp context again. */
738
		lose_fpu(1);
L
Linus Torvalds 已提交
739 740

		/* Run the emulator */
741 742
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
743 744 745 746 747

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
748
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
749 750

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
751
		own_fpu(1);	/* Using the FPU again.	 */
L
Linus Torvalds 已提交
752 753

		/* If something went wrong, signal */
754
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
755 756

		return;
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
L
Linus Torvalds 已提交
773 774
}

775 776
static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
	const char *str)
L
Linus Torvalds 已提交
777 778
{
	siginfo_t info;
779
	char b[40];
L
Linus Torvalds 已提交
780

781
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
782
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
783 784 785
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

D
David Daney 已提交
786
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
787 788
		return;

L
Linus Torvalds 已提交
789
	/*
790 791 792
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
793 794
	 * But should we continue the brokenness???  --macro
	 */
795 796 797 798 799 800
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
801 802 803 804 805
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
806
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
807 808
		force_sig_info(SIGFPE, &info, current);
		break;
809
	case BRK_BUG:
810 811
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
812
		break;
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	case BRK_MEMU:
		/*
		 * Address errors may be deliberately induced by the FPU
		 * emulator to retake control of the CPU after executing the
		 * instruction in the delay slot of an emulated branch.
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
828
	default:
829 830
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
831 832
		force_sig(SIGTRAP, current);
	}
833 834 835 836 837
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
	unsigned long epc;
	u16 instr[2];

	if (get_isa16_mode(regs->cp0_epc)) {
		/* Calculate EPC. */
		epc = exception_epc(regs);
		if (cpu_has_mmips) {
			if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
			    (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
				goto out_sigsegv;
		    opcode = (instr[0] << 16) | instr[1];
		} else {
		    /* MIPS16e mode */
		    if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
				goto out_sigsegv;
		    bcode = (instr[0] >> 6) & 0x3f;
		    do_trap_or_bp(regs, bcode, "Break");
		    return;
		}
	} else {
		if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
			goto out_sigsegv;
	}
861 862 863 864 865 866 867 868 869 870 871

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode >= (1 << 10))
		bcode >>= 10;

D
David Daney 已提交
872 873 874 875 876 877
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
D
David Daney 已提交
878
		if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
D
David Daney 已提交
879 880 881 882
			return;
		else
			break;
	case BRK_KPROBE_SSTEPBP:
D
David Daney 已提交
883
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
D
David Daney 已提交
884 885 886 887 888 889 890
			return;
		else
			break;
	default:
		break;
	}

891
	do_trap_or_bp(regs, bcode, "Break");
892
	return;
893 894 895

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
896 897 898 899 900
}

asmlinkage void do_tr(struct pt_regs *regs)
{
	unsigned int opcode, tcode = 0;
901 902
	u16 instr[2];
	unsigned long epc = exception_epc(regs);
L
Linus Torvalds 已提交
903

904 905 906 907
	if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc))) ||
		(__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2))))
			goto out_sigsegv;
	opcode = (instr[0] << 16) | instr[1];
L
Linus Torvalds 已提交
908 909

	/* Immediate versions don't provide a code.  */
910 911 912 913 914 915 916
	if (!(opcode & OPCODE)) {
		if (get_isa16_mode(regs->cp0_epc))
			/* microMIPS */
			tcode = (opcode >> 12) & 0x1f;
		else
			tcode = ((opcode >> 6) & ((1 << 10) - 1));
	}
L
Linus Torvalds 已提交
917

918
	do_trap_or_bp(regs, tcode, "Trap");
919
	return;
920 921 922

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
923 924 925 926
}

asmlinkage void do_ri(struct pt_regs *regs)
{
927 928
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
929
	unsigned long old31 = regs->regs[31];
930 931
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
932

D
David Daney 已提交
933
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
934 935 936
	    == NOTIFY_STOP)
		return;

937
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
938

939
	if (unlikely(compute_return_epc(regs) < 0))
R
Ralf Baechle 已提交
940 941
		return;

942 943
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
944

945 946 947 948 949
		if (unlikely(get_user(mmop[0], epc) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], epc) < 0))
			status = SIGSEGV;
		opcode = (mmop[0] << 16) | mmop[1];
950

951 952 953 954 955
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
956

957 958 959 960 961 962 963 964 965
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
	}
966 967 968 969 970 971

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
972
		regs->regs[31] = old31;
973 974
		force_sig(status, current);
	}
L
Linus Torvalds 已提交
975 976
}

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

995 996 997 998
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
999
			set_cpus_allowed_ptr(current, &tmask);
1000
			set_thread_flag(TIF_FPUBOUND);
1001 1002 1003 1004 1005
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1022
	void *data)
R
Ralf Baechle 已提交
1023 1024 1025 1026 1027 1028 1029
{
	struct pt_regs *regs = data;

	switch (action) {
	default:
		die_if_kernel("Unhandled kernel unaligned access or invalid "
			      "instruction", regs);
R
Ralf Baechle 已提交
1030
		/* Fall through	 */
R
Ralf Baechle 已提交
1031 1032 1033 1034 1035 1036 1037 1038

	case CU2_EXCEPTION:
		force_sig(SIGILL, current);
	}

	return NOTIFY_OK;
}

L
Linus Torvalds 已提交
1039 1040
asmlinkage void do_cpu(struct pt_regs *regs)
{
1041
	unsigned int __user *epc;
1042
	unsigned long old_epc, old31;
1043
	unsigned int opcode;
L
Linus Torvalds 已提交
1044
	unsigned int cpid;
1045
	int status;
1046
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
1047

1048 1049
	die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1050 1051 1052 1053
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

	switch (cpid) {
	case 0:
1054 1055
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1056
		old31 = regs->regs[31];
1057 1058
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1059

1060
		if (unlikely(compute_return_epc(regs) < 0))
L
Linus Torvalds 已提交
1061
			return;
R
Ralf Baechle 已提交
1062

1063 1064
		if (get_isa16_mode(regs->cp0_epc)) {
			unsigned short mmop[2] = { 0 };
1065

1066 1067 1068 1069 1070
			if (unlikely(get_user(mmop[0], epc) < 0))
				status = SIGSEGV;
			if (unlikely(get_user(mmop[1], epc) < 0))
				status = SIGSEGV;
			opcode = (mmop[0] << 16) | mmop[1];
1071

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
			if (status < 0)
				status = simulate_rdhwr_mm(regs, opcode);
		} else {
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);

			if (status < 0)
				status = simulate_rdhwr_normal(regs, opcode);
		}
1084 1085 1086 1087 1088 1089

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1090
			regs->regs[31] = old31;
1091 1092 1093 1094
			force_sig(status, current);
		}

		return;
L
Linus Torvalds 已提交
1095

1096 1097 1098 1099
	case 3:
		/*
		 * Old (MIPS I and MIPS II) processors will set this code
		 * for COP1X opcode instructions that replaced the original
R
Ralf Baechle 已提交
1100
		 * COP3 space.	We don't limit COP1 space instructions in
1101 1102
		 * the emulator according to the CPU ISA, so we want to
		 * treat COP1X instructions consistently regardless of which
R
Ralf Baechle 已提交
1103
		 * code the CPU chose.	Therefore we redirect this trap to
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		 * the FP emulator too.
		 *
		 * Then some newer FPU-less processors use this code
		 * erroneously too, so they are covered by this choice
		 * as well.
		 */
		if (raw_cpu_has_fpu)
			break;
		/* Fall through.  */

L
Linus Torvalds 已提交
1114
	case 1:
R
Ralf Baechle 已提交
1115
		if (used_math())	/* Using the FPU again.	 */
1116
			own_fpu(1);
R
Ralf Baechle 已提交
1117
		else {			/* First time FPU user.	 */
L
Linus Torvalds 已提交
1118 1119 1120 1121
			init_fpu();
			set_used_math();
		}

1122
		if (!raw_cpu_has_fpu) {
1123
			int sig;
1124
			void __user *fault_addr = NULL;
1125
			sig = fpu_emulator_cop1Handler(regs,
1126 1127 1128
						       &current->thread.fpu,
						       0, &fault_addr);
			if (!process_fpemu_return(sig, fault_addr))
1129
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1130 1131 1132 1133 1134
		}

		return;

	case 2:
R
Ralf Baechle 已提交
1135
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1136
		return;
L
Linus Torvalds 已提交
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	}

	force_sig(SIGILL, current);
}

asmlinkage void do_mdmx(struct pt_regs *regs)
{
	force_sig(SIGILL, current);
}

1147 1148 1149
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1150 1151
asmlinkage void do_watch(struct pt_regs *regs)
{
1152 1153
	u32 cause;

L
Linus Torvalds 已提交
1154
	/*
1155 1156
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1157
	 */
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1169
		local_irq_enable();
1170
		force_sig(SIGTRAP, current);
1171
	} else {
1172
		mips_clear_watch_registers();
1173 1174
		local_irq_enable();
	}
L
Linus Torvalds 已提交
1175 1176 1177 1178
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1179 1180 1181
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;

L
Linus Torvalds 已提交
1182
	show_regs(regs);
1183 1184

	if (multi_match) {
R
Ralf Baechle 已提交
1185
		printk("Index	: %0x\n", read_c0_index());
1186 1187 1188 1189 1190 1191 1192 1193
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

1194
	show_code((unsigned int __user *) regs->cp0_epc);
1195

L
Linus Torvalds 已提交
1196 1197 1198 1199 1200 1201
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1202
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1203 1204
}

R
Ralf Baechle 已提交
1205 1206
asmlinkage void do_mt(struct pt_regs *regs)
{
1207 1208 1209 1210 1211 1212
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1213
		printk(KERN_DEBUG "Thread Underflow\n");
1214 1215
		break;
	case 1:
1216
		printk(KERN_DEBUG "Thread Overflow\n");
1217 1218
		break;
	case 2:
1219
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1220 1221
		break;
	case 3:
1222
		printk(KERN_DEBUG "Gating Storage Exception\n");
1223 1224
		break;
	case 4:
1225
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1226 1227
		break;
	case 5:
M
Masanari Iida 已提交
1228
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1229 1230
		break;
	default:
1231
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1232 1233 1234
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1235 1236 1237 1238 1239 1240
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1241 1242 1243
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1244
		panic("Unexpected DSP exception");
1245 1246 1247 1248

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1249 1250 1251
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1252
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1253 1254 1255 1256 1257 1258 1259 1260
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1276 1277 1278 1279 1280 1281
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1282
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1283
	case CPU_24K:
1284
	case CPU_34K:
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	case CPU_74K:
	case CPU_1004K:
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1341
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1342
	case CPU_5KE:
1343
	case CPU_LOONGSON1:
1344 1345 1346 1347 1348
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
	printk("Error bits: %s%s%s%s%s%s%s\n",
	       reg_val & (1<<29) ? "ED " : "",
	       reg_val & (1<<28) ? "ET " : "",
	       reg_val & (1<<26) ? "EE " : "",
	       reg_val & (1<<25) ? "EB " : "",
	       reg_val & (1<<24) ? "EI " : "",
	       reg_val & (1<<23) ? "E1 " : "",
	       reg_val & (1<<22) ? "E0 " : "");
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1386
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1404
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1405 1406
	unsigned int debug;

1407
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1408 1409
	depc = read_c0_depc();
	debug = read_c0_debug();
1410
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1411 1412 1413 1414 1415 1416 1417 1418
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1419
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1420
		regs->cp0_epc = depc;
1421
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1422 1423
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1424
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1425 1426 1427 1428 1429
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1430
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1431 1432 1433 1434 1435 1436
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1437
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1438
 */
K
Kevin Cernekee 已提交
1439 1440 1441 1442 1443 1444 1445
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1446
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1447
{
K
Kevin Cernekee 已提交
1448
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1449
	bust_spinlocks(1);
L
Linus Torvalds 已提交
1450 1451 1452 1453
	printk("NMI taken!!!!\n");
	die("NMI", regs);
}

1454 1455 1456
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1457
unsigned long exception_handlers[32];
1458
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1459

1460
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1461 1462
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1463
	unsigned long old_handler;
L
Linus Torvalds 已提交
1464

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1476
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1477 1478

	if (n == 0 && cpu_has_divec) {
1479 1480 1481
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1482
		unsigned long jump_mask = ~((1 << 28) - 1);
1483
#endif
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1495 1496 1497 1498
	}
	return (void *)old_handler;
}

1499
static void do_default_vi(void)
1500 1501 1502 1503 1504
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1505
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1506 1507 1508
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1509
	int srssets = current_cpu_data.srsets;
1510
	u16 *h;
1511 1512
	unsigned char *b;

1513
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1514
	BUG_ON((n < 0) && (n > 9));
1515 1516 1517 1518

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1519
	} else
1520
		handler = (unsigned long) addr;
1521
	vi_handlers[n] = handler;
1522 1523 1524

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1525
	if (srs >= srssets)
1526 1527 1528 1529
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1530
			board_bind_eic_interrupt(n, srs);
1531
	} else if (cpu_has_vint) {
1532
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1533
		if (srssets > 1)
1534
			change_c0_srsmap(0xf << n*4, srs << n*4);
1535 1536 1537 1538 1539
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1540
		 * that does normal register saving and standard interrupt exit
1541 1542 1543
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1544 1545 1546
		extern char rollback_except_vec_vi;
		char *vec_start = (cpu_wait == r4k_wait) ?
			&rollback_except_vec_vi : &except_vec_vi;
1547 1548 1549 1550 1551 1552 1553
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
1554 1555 1556
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int mori_offset = &except_vec_vi_mori - vec_start + 2;
#else
1557
		const int mori_offset = &except_vec_vi_mori - vec_start;
1558
#endif
1559
#endif /* CONFIG_MIPS_MT_SMTC */
1560 1561 1562 1563
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1564 1565
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1566 1567
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1568 1569 1570 1571 1572 1573

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1574
			panic("VECTORSPACING too small");
1575 1576
		}

1577 1578 1579 1580 1581 1582
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
1583
#ifdef CONFIG_MIPS_MT_SMTC
1584 1585
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1586 1587
		h = (u16 *)(b + mori_offset);
		*h = (0x100 << n);
1588
#endif /* CONFIG_MIPS_MT_SMTC */
1589 1590 1591 1592
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1593 1594
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1595 1596 1597
	}
	else {
		/*
1598 1599 1600
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1601
		 */
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1615 1616
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1617
	}
1618

L
Linus Torvalds 已提交
1619 1620 1621
	return (void *)old_handler;
}

1622
void *set_vi_handler(int n, vi_handler_t addr)
1623
{
R
Ralf Baechle 已提交
1624
	return set_vi_srs_handler(n, addr, 0);
1625
}
1626

L
Linus Torvalds 已提交
1627
extern void tlb_init(void);
1628
extern void flush_tlb_handlers(void);
L
Linus Torvalds 已提交
1629

1630 1631 1632 1633
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1634
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1635
int cp0_compare_irq_shift;
1636 1637 1638 1639 1640 1641 1642

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
static int __cpuinitdata noulri;

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1654
void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
L
Linus Torvalds 已提交
1655 1656 1657
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1658
	unsigned int hwrena = cpu_hwrena_impl_bits;
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1673 1674 1675 1676 1677 1678 1679

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1680
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1681 1682
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
1683
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
1684
		status_set |= ST0_XX;
1685 1686 1687
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1688
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1689 1690
			 status_set);

1691 1692
	if (cpu_has_mips_r2)
		hwrena |= 0x0000000f;
1693

1694 1695
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
1696

1697 1698
	if (hwrena)
		write_c0_hwrena(hwrena);
1699

1700 1701 1702 1703
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1704
	if (cpu_has_veic || cpu_has_vint) {
1705
		unsigned long sr = set_c0_status(ST0_BEV);
1706
		write_c0_ebase(ebase);
1707
		write_c0_status(sr);
1708
		/* Setting vector spacing enables EI/VI mode  */
1709
		change_c0_intctl(0x3e0, VECTORSPACING);
1710
	}
R
Ralf Baechle 已提交
1711 1712 1713 1714 1715 1716 1717 1718
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1719 1720 1721 1722 1723 1724 1725 1726

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1727 1728 1729
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
1730
		if (cp0_perfcount_irq == cp0_compare_irq)
1731
			cp0_perfcount_irq = -1;
1732 1733
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
1734
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
1735
		cp0_perfcount_irq = -1;
1736 1737
	}

1738 1739 1740
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1741

1742 1743
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
1744 1745 1746 1747 1748 1749

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1750 1751 1752
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
1753 1754 1755
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
1756 1757
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1758 1759 1760 1761 1762 1763 1764
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1765 1766
	}
#endif /* CONFIG_MIPS_MT_SMTC */
1767
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
1768 1769
}

1770
/* Install CPU exception handler */
1771
void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
1772
{
1773 1774 1775
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
1776
	memcpy((void *)(ebase + offset), addr, size);
1777
#endif
1778
	local_flush_icache_range(ebase + offset, ebase + offset + size);
1779 1780
}

1781
static char panic_null_cerr[] __cpuinitdata =
1782 1783
	"Trying to set NULL cache error exception handler";

1784 1785 1786 1787 1788
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
1789 1790
void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
	unsigned long size)
1791
{
1792
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
1793

1794 1795 1796
	if (!addr)
		panic(panic_null_cerr);

1797 1798 1799
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1800 1801 1802 1803 1804 1805 1806 1807 1808
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1809 1810
void __init trap_init(void)
{
1811
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
1812
	extern char except_vec4;
1813
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
1814
	unsigned long i;
1815 1816 1817 1818
	int rollback;

	check_wait();
	rollback = (cpu_wait == r4k_wait);
L
Linus Torvalds 已提交
1819

1820 1821
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
R
Ralf Baechle 已提交
1822
		return; /* Already done */
1823 1824
#endif

1825 1826 1827 1828 1829
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
1830 1831 1832 1833 1834 1835
#ifdef CONFIG_KVM_GUEST
#define KVM_GUEST_KSEG0     0x40000000
        ebase = KVM_GUEST_KSEG0;
#else
        ebase = CKSEG0;
#endif
1836 1837 1838
		if (cpu_has_mips_r2)
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
1839

K
Kevin Cernekee 已提交
1840 1841
	if (board_ebase_setup)
		board_ebase_setup();
1842
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
1843 1844 1845 1846 1847 1848

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
1849
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
1861
	if (cpu_has_ejtag && board_ejtag_handler_setup)
1862
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
1863 1864 1865 1866 1867 1868 1869 1870

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
1871
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
1872
	 */
1873 1874 1875
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
1876
			set_vi_handler(i, NULL);
1877 1878 1879
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

1895
	set_except_vector(0, rollback ? rollback_handle_int : handle_int);
L
Linus Torvalds 已提交
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
1908 1909 1910
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
1911 1912 1913 1914
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

1915 1916
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
1917 1918 1919 1920
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
1921
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
1922 1923 1924 1925 1926 1927 1928
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

1929 1930 1931 1932

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

1933 1934 1935 1936 1937 1938 1939 1940
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
1941 1942 1943
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

1944
	set_except_vector(26, handle_dsp);
1945

1946 1947 1948
	if (board_cache_error_setup)
		board_cache_error_setup();

1949 1950
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
1951
		set_handler(0x180, &except_vec3_r4000, 0x100);
1952
	else if (cpu_has_4kex)
1953
		set_handler(0x180, &except_vec3_generic, 0x80);
1954
	else
1955
		set_handler(0x080, &except_vec3_generic, 0x80);
1956

1957
	local_flush_icache_range(ebase, ebase + 0x400);
1958
	flush_tlb_handlers();
1959 1960

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
1961

1962
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
1963
}