traps.c 56.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
13
 * Copyright (C) 2014, Imagination Technologies Ltd.
L
Linus Torvalds 已提交
14
 */
15
#include <linux/bug.h>
16
#include <linux/compiler.h>
17
#include <linux/context_tracking.h>
18
#include <linux/cpu_pm.h>
R
Ralf Baechle 已提交
19
#include <linux/kexec.h>
L
Linus Torvalds 已提交
20
#include <linux/init.h>
21
#include <linux/kernel.h>
22
#include <linux/module.h>
L
Linus Torvalds 已提交
23 24 25 26 27
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
28
#include <linux/bootmem.h>
29
#include <linux/interrupt.h>
30
#include <linux/ptrace.h>
31 32
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
33
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
34
#include <linux/notifier.h>
35
#include <linux/kdb.h>
36
#include <linux/irq.h>
37
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
38 39 40 41

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
42
#include <asm/cop2.h>
L
Linus Torvalds 已提交
43
#include <asm/cpu.h>
44
#include <asm/cpu-type.h>
45
#include <asm/dsp.h>
L
Linus Torvalds 已提交
46
#include <asm/fpu.h>
47
#include <asm/fpu_emulator.h>
48
#include <asm/idle.h>
49
#include <asm/mips-r2-to-r6-emul.h>
R
Ralf Baechle 已提交
50 51
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
52
#include <asm/module.h>
53
#include <asm/msa.h>
L
Linus Torvalds 已提交
54 55 56 57 58 59
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
60
#include <asm/watch.h>
L
Linus Torvalds 已提交
61 62
#include <asm/mmu_context.h>
#include <asm/types.h>
63
#include <asm/stacktrace.h>
64
#include <asm/uasm.h>
L
Linus Torvalds 已提交
65

66 67
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
68
extern asmlinkage void handle_int(void);
69 70 71
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
72 73 74 75 76 77 78
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
79 80
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
81 82 83
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
84
extern asmlinkage void handle_msa_fpe(void);
L
Linus Torvalds 已提交
85
extern asmlinkage void handle_fpe(void);
L
Leonid Yegoshin 已提交
86
extern asmlinkage void handle_ftlb(void);
87
extern asmlinkage void handle_msa(void);
L
Linus Torvalds 已提交
88 89
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
90
extern asmlinkage void handle_mt(void);
91
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
92 93
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);
94
extern void tlb_do_page_fault_0(void);
L
Linus Torvalds 已提交
95 96 97

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
98 99 100
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
101
void (*board_ebase_setup)(void);
102
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
103

F
Franck Bui-Huu 已提交
104
static void show_raw_backtrace(unsigned long reg29)
105
{
106
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
107 108 109 110 111 112
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
113 114 115 116 117 118
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
119
		}
120 121
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
122
	}
123
	printk("\n");
124 125
}

126
#ifdef CONFIG_KALLSYMS
127
int raw_show_trace;
128 129 130 131 132 133
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
134
#endif
F
Franck Bui-Huu 已提交
135

R
Ralf Baechle 已提交
136
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
137
{
F
Franck Bui-Huu 已提交
138 139
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
140 141
	unsigned long pc = regs->cp0_epc;

142 143 144
	if (!task)
		task = current;

145
	if (raw_show_trace || !__kernel_text_address(pc)) {
146
		show_raw_backtrace(sp);
147 148 149
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
150
	do {
151
		print_ip_sym(pc);
152
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
153
	} while (pc);
154 155 156
	printk("\n");
}

L
Linus Torvalds 已提交
157 158 159 160
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
161 162
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
163 164 165 166
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
167
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
168 169 170 171 172

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
173
			printk("\n	 ");
L
Linus Torvalds 已提交
174 175 176 177 178 179 180 181 182 183 184 185 186 187
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
188
	show_backtrace(task, regs);
189 190 191 192 193 194 195 196 197 198 199 200 201 202
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
203 204 205 206 207
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
208 209 210 211 212
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
213 214
}

215
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
216 217
{
	long i;
218
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
219 220 221

	printk("\nCode:");

222 223
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
224 225
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
226
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
227 228 229
			printk(" (Bad address in epc)\n");
			break;
		}
230
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
231 232 233
	}
}

R
Ralf Baechle 已提交
234
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
235 236 237 238 239
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

240
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

260 261 262
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
263 264 265 266 267 268
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
269 270
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
271
	printk("    %s\n", print_tainted());
272 273
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
274

R
Ralf Baechle 已提交
275
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
276

277
	if (cpu_has_3kex) {
278 279 280 281 282 283 284 285 286 287 288 289
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
290
	} else if (cpu_has_4kex) {
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
317 318 319 320 321 322 323 324 325
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

326 327
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
328 329
}

R
Ralf Baechle 已提交
330 331 332 333 334 335 336 337
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
338
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
339
{
340
	const int field = 2 * sizeof(unsigned long);
341
	mm_segment_t old_fs = get_fs();
342

R
Ralf Baechle 已提交
343
	__show_regs(regs);
L
Linus Torvalds 已提交
344
	print_modules();
345 346 347 348 349 350 351 352 353 354 355
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

356 357 358
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
359
	show_stacktrace(current, regs);
360
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
361
	printk("\n");
362
	set_fs(old_fs);
L
Linus Torvalds 已提交
363 364
}

D
David Daney 已提交
365 366 367 368 369
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
370
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
371

D
David Daney 已提交
372
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
373 374
{
	static int die_counter;
375
	int sig = SIGSEGV;
L
Linus Torvalds 已提交
376

377 378
	oops_enter();

379 380
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
		       SIGSEGV) == NOTIFY_STOP)
381
		sig = 0;
382

L
Linus Torvalds 已提交
383
	console_verbose();
W
Wu Zhangjin 已提交
384
	raw_spin_lock_irq(&die_lock);
385
	bust_spinlocks(1);
386

387
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
388
	show_registers(regs);
389
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
390
	raw_spin_unlock_irq(&die_lock);
391

392 393
	oops_exit();

394 395 396 397
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
398
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
399 400 401 402
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
403 404 405
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

406
	do_exit(sig);
L
Linus Torvalds 已提交
407 408
}

409 410
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
411

412 413 414
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
433
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
434

435
	prev_state = exception_enter();
R
Ralf Baechle 已提交
436
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
437 438 439 440 441 442 443
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
444
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
445 446 447

	switch (action) {
	case MIPS_BE_DISCARD:
448
		goto out;
L
Linus Torvalds 已提交
449 450 451
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
452
			goto out;
L
Linus Torvalds 已提交
453 454 455 456 457 458 459 460 461 462 463 464
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
465 466
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
		       SIGBUS) == NOTIFY_STOP)
467
		goto out;
468

L
Linus Torvalds 已提交
469 470
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
471 472 473

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
474 475 476
}

/*
477
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
478 479 480 481 482 483 484 485
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
486
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
487 488 489
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
490
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
491
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
492

493 494 495 496 497 498
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
499 500 501 502
/*
 * The ll_bit is cleared by r*_switch.S
 */

503 504
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
505

506
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
507
{
R
Ralf Baechle 已提交
508
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
509 510 511 512 513 514 515 516 517 518 519 520
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
521
	vaddr = (unsigned long __user *)
522
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
523

524 525 526 527
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
528 529 530 531 532 533 534 535 536 537 538 539 540 541

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

542
	return 0;
L
Linus Torvalds 已提交
543 544
}

545
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
546
{
R
Ralf Baechle 已提交
547 548
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
549 550 551 552 553 554 555 556 557 558 559 560
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
561
	vaddr = (unsigned long __user *)
562
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
563 564
	reg = (opcode & RT) >> 16;

565 566
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
567 568 569 570 571 572

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
573
		return 0;
L
Linus Torvalds 已提交
574 575 576 577
	}

	preempt_enable();

578 579
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
580 581 582

	regs->regs[reg] = 1;

583
	return 0;
L
Linus Torvalds 已提交
584 585 586 587 588 589 590 591 592
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
593
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
594
{
595 596
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
597
				1, regs, 0);
598
		return simulate_ll(regs, opcode);
599 600 601
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
602
				1, regs, 0);
603
		return simulate_sc(regs, opcode);
604
	}
L
Linus Torvalds 已提交
605

606
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
607 608
}

R
Ralf Baechle 已提交
609 610
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
611
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
612
 */
613
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
614
{
A
Al Viro 已提交
615
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
616

617 618 619 620 621 622 623 624 625 626 627 628 629 630
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
631
		switch (current_cpu_type()) {
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
650 651 652
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
669 670
	}

D
Daniel Jacobowitz 已提交
671
	/* Not ours.  */
672 673
	return -1;
}
674

675 676
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
677 678
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
679
				1, regs, 0);
680
		return 0;
681
	}
682 683

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
684 685
}

L
Linus Torvalds 已提交
686 687
asmlinkage void do_ov(struct pt_regs *regs)
{
688
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
689 690
	siginfo_t info;

691
	prev_state = exception_enter();
692 693
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
694 695 696
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
697
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
698
	force_sig_info(SIGFPE, &info, current);
699
	exception_exit(prev_state);
L
Linus Torvalds 已提交
700 701
}

702
int process_fpemu_return(int sig, void __user *fault_addr)
703 704 705 706 707 708
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
709
			down_read(&current->mm->mmap_sem);
710 711 712 713
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
714
			up_read(&current->mm->mmap_sem);
715 716 717 718 719 720 721 722 723 724 725 726 727
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

P
Paul Burton 已提交
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
		       unsigned long old_epc, unsigned long old_ra)
{
	union mips_instruction inst = { .word = opcode };
	void __user *fault_addr = NULL;
	int sig;

	/* If it's obviously not an FP instruction, skip it */
	switch (inst.i_format.opcode) {
	case cop1_op:
	case cop1x_op:
	case lwc1_op:
	case ldc1_op:
	case swc1_op:
	case sdc1_op:
		break;

	default:
		return -1;
	}

	/*
	 * do_ri skipped over the instruction via compute_return_epc, undo
	 * that for the FPU emulator.
	 */
	regs->cp0_epc = old_epc;
	regs->regs[31] = old_ra;

	/* Save the FP context to struct thread_struct */
	lose_fpu(1);

	/* Run the emulator */
	sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
				       &fault_addr);

	/* If something went wrong, signal */
	process_fpemu_return(sig, fault_addr);

	/* Restore the hardware register state */
	own_fpu(1);

	return 0;
}

L
Linus Torvalds 已提交
772 773 774 775 776
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
777
	enum ctx_state prev_state;
778
	siginfo_t info = {0};
779

780
	prev_state = exception_enter();
781 782
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
		       SIGFPE) == NOTIFY_STOP)
783
		goto out;
784 785
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
786 787
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
788
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
789 790

		/*
791
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
792 793 794 795 796 797 798 799
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
800
		/* Ensure 'resume' not overwrite saved fp context again. */
801
		lose_fpu(1);
L
Linus Torvalds 已提交
802 803

		/* Run the emulator */
804 805
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
806 807 808 809 810

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
811
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
812 813

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
814
		own_fpu(1);	/* Using the FPU again.	 */
L
Linus Torvalds 已提交
815 816

		/* If something went wrong, signal */
817
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
818

819
		goto out;
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
836 837 838

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
839 840
}

841
void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
842
	const char *str)
L
Linus Torvalds 已提交
843 844
{
	siginfo_t info;
845
	char b[40];
L
Linus Torvalds 已提交
846

847
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
848
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
849 850 851
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

852 853
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
		       SIGTRAP) == NOTIFY_STOP)
854 855
		return;

L
Linus Torvalds 已提交
856
	/*
857 858 859
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
860 861
	 * But should we continue the brokenness???  --macro
	 */
862 863 864 865 866 867
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
868 869 870 871 872
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
873
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
874 875
		force_sig_info(SIGFPE, &info, current);
		break;
876
	case BRK_BUG:
877 878
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
879
		break;
880 881
	case BRK_MEMU:
		/*
882 883 884
		 * This breakpoint code is used by the FPU emulator to retake
		 * control of the CPU after executing the instruction from the
		 * delay slot of an emulated branch.
885 886 887 888 889 890 891 892 893 894
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
895
	default:
896 897
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
898 899
		force_sig(SIGTRAP, current);
	}
900 901 902 903
}

asmlinkage void do_bp(struct pt_regs *regs)
{
904
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
905
	unsigned int opcode, bcode;
906
	enum ctx_state prev_state;
907 908 909 910 911
	mm_segment_t seg;

	seg = get_fs();
	if (!user_mode(regs))
		set_fs(KERNEL_DS);
912

913
	prev_state = exception_enter();
914
	if (get_isa16_mode(regs->cp0_epc)) {
915 916 917 918 919 920
		u16 instr[2];

		if (__get_user(instr[0], (u16 __user *)epc))
			goto out_sigsegv;

		if (!cpu_has_mmips) {
921
			/* MIPS16e mode */
922
			bcode = (instr[0] >> 5) & 0x3f;
923 924 925 926 927 928 929 930 931
		} else if (mm_insn_16bit(instr[0])) {
			/* 16-bit microMIPS BREAK */
			bcode = instr[0] & 0xf;
		} else {
			/* 32-bit microMIPS BREAK */
			if (__get_user(instr[1], (u16 __user *)(epc + 2)))
				goto out_sigsegv;
			opcode = (instr[0] << 16) | instr[1];
			bcode = (opcode >> 6) & ((1 << 20) - 1);
932 933
		}
	} else {
934
		if (__get_user(opcode, (unsigned int __user *)epc))
935
			goto out_sigsegv;
936
		bcode = (opcode >> 6) & ((1 << 20) - 1);
937
	}
938 939 940 941 942 943 944 945

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	if (bcode >= (1 << 10))
946
		bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
947

D
David Daney 已提交
948 949 950 951 952 953
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
954 955
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
956
			goto out;
D
David Daney 已提交
957 958 959
		else
			break;
	case BRK_KPROBE_SSTEPBP:
960 961
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
962
			goto out;
D
David Daney 已提交
963 964 965 966 967 968
		else
			break;
	default:
		break;
	}

969
	do_trap_or_bp(regs, bcode, "Break");
970 971

out:
972
	set_fs(seg);
973
	exception_exit(prev_state);
974
	return;
975 976 977

out_sigsegv:
	force_sig(SIGSEGV, current);
978
	goto out;
L
Linus Torvalds 已提交
979 980 981 982
}

asmlinkage void do_tr(struct pt_regs *regs)
{
983
	u32 opcode, tcode = 0;
984
	enum ctx_state prev_state;
985
	u16 instr[2];
986
	mm_segment_t seg;
987
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
988

989 990 991 992
	seg = get_fs();
	if (!user_mode(regs))
		set_fs(get_ds());

993
	prev_state = exception_enter();
994 995 996
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
997
			goto out_sigsegv;
998 999 1000 1001 1002 1003 1004 1005 1006 1007
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
1008
	}
L
Linus Torvalds 已提交
1009

1010
	do_trap_or_bp(regs, tcode, "Trap");
1011 1012

out:
1013
	set_fs(seg);
1014
	exception_exit(prev_state);
1015
	return;
1016 1017 1018

out_sigsegv:
	force_sig(SIGSEGV, current);
1019
	goto out;
L
Linus Torvalds 已提交
1020 1021 1022 1023
}

asmlinkage void do_ri(struct pt_regs *regs)
{
1024 1025
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
1026
	unsigned long old31 = regs->regs[31];
1027
	enum ctx_state prev_state;
1028 1029
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
1030

1031 1032 1033 1034 1035
	/*
	 * Avoid any kernel code. Just emulate the R2 instruction
	 * as quickly as possible.
	 */
	if (mipsr2_emulation && cpu_has_mips_r6 &&
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	    likely(user_mode(regs)) &&
	    likely(get_user(opcode, epc) >= 0)) {
		status = mipsr2_decoder(regs, opcode);
		switch (status) {
		case 0:
		case SIGEMT:
			task_thread_info(current)->r2_emul_return = 1;
			return;
		case SIGILL:
			goto no_r2_instr;
		default:
			process_fpemu_return(status,
					     &current->thread.cp0_baduaddr);
			task_thread_info(current)->r2_emul_return = 1;
			return;
1051 1052 1053 1054 1055
		}
	}

no_r2_instr:

1056
	prev_state = exception_enter();
1057

1058 1059
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
		       SIGILL) == NOTIFY_STOP)
1060
		goto out;
1061

1062
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
1063

1064
	if (unlikely(compute_return_epc(regs) < 0))
1065
		goto out;
R
Ralf Baechle 已提交
1066

1067 1068
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
1069

1070 1071 1072 1073 1074
		if (unlikely(get_user(mmop[0], epc) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], epc) < 0))
			status = SIGSEGV;
		opcode = (mmop[0] << 16) | mmop[1];
1075

1076 1077 1078 1079 1080
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
1081

1082 1083 1084 1085 1086 1087 1088 1089
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
P
Paul Burton 已提交
1090 1091 1092

		if (status < 0)
			status = simulate_fp(regs, opcode, old_epc, old31);
1093
	}
1094 1095 1096 1097 1098 1099

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1100
		regs->regs[31] = old31;
1101 1102
		force_sig(status, current);
	}
1103 1104 1105

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1106 1107
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

1126 1127 1128 1129
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
1130
			set_cpus_allowed_ptr(current, &tmask);
1131
			set_thread_flag(TIF_FPUBOUND);
1132 1133 1134 1135 1136
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1153
	void *data)
R
Ralf Baechle 已提交
1154 1155 1156
{
	struct pt_regs *regs = data;

1157
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1158
			      "instruction", regs);
1159
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1160 1161 1162 1163

	return NOTIFY_OK;
}

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
static int wait_on_fp_mode_switch(atomic_t *p)
{
	/*
	 * The FP mode for this task is currently being switched. That may
	 * involve modifications to the format of this tasks FP context which
	 * make it unsafe to proceed with execution for the moment. Instead,
	 * schedule some other task.
	 */
	schedule();
	return 0;
}

1176 1177
static int enable_restore_fp_context(int msa)
{
1178
	int err, was_fpu_owner, prior_msa;
1179

1180 1181 1182 1183 1184 1185 1186
	/*
	 * If an FP mode switch is currently underway, wait for it to
	 * complete before proceeding.
	 */
	wait_on_atomic_t(&current->mm->context.fp_mode_switching,
			 wait_on_fp_mode_switch, TASK_KILLABLE);

1187 1188
	if (!used_math()) {
		/* First time FP context user. */
1189
		preempt_disable();
1190
		err = init_fpu();
1191
		if (msa && !err) {
1192
			enable_msa();
1193
			_init_msa_upper();
1194 1195
			set_thread_flag(TIF_USEDMSA);
			set_thread_flag(TIF_MSA_CTX_LIVE);
1196
		}
1197
		preempt_enable();
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		if (!err)
			set_used_math();
		return err;
	}

	/*
	 * This task has formerly used the FP context.
	 *
	 * If this thread has no live MSA vector context then we can simply
	 * restore the scalar FP context. If it has live MSA vector context
	 * (that is, it has or may have used MSA since last performing a
	 * function call) then we'll need to restore the vector context. This
	 * applies even if we're currently only executing a scalar FP
	 * instruction. This is because if we were to later execute an MSA
	 * instruction then we'd either have to:
	 *
	 *  - Restore the vector context & clobber any registers modified by
	 *    scalar FP instructions between now & then.
	 *
	 * or
	 *
	 *  - Not restore the vector context & lose the most significant bits
	 *    of all vector registers.
	 *
	 * Neither of those options is acceptable. We cannot restore the least
	 * significant bits of the registers now & only restore the most
	 * significant bits later because the most significant bits of any
	 * vector registers whose aliased FP register is modified now will have
	 * been zeroed. We'd have no way to know that when restoring the vector
	 * context & thus may load an outdated value for the most significant
	 * bits of a vector register.
	 */
	if (!msa && !thread_msa_context_live())
		return own_fpu(1);

	/*
	 * This task is using or has previously used MSA. Thus we require
	 * that Status.FR == 1.
	 */
1237
	preempt_disable();
1238
	was_fpu_owner = is_fpu_owner();
1239
	err = own_fpu_inatomic(0);
1240
	if (err)
1241
		goto out;
1242 1243 1244 1245 1246 1247 1248 1249

	enable_msa();
	write_msa_csr(current->thread.fpu.msacsr);
	set_thread_flag(TIF_USEDMSA);

	/*
	 * If this is the first time that the task is using MSA and it has
	 * previously used scalar FP in this time slice then we already nave
1250 1251 1252
	 * FP context which we shouldn't clobber. We do however need to clear
	 * the upper 64b of each vector register so that this task has no
	 * opportunity to see data left behind by another.
1253
	 */
1254 1255 1256
	prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
	if (!prior_msa && was_fpu_owner) {
		_init_msa_upper();
1257 1258

		goto out;
1259
	}
1260

1261 1262 1263 1264 1265 1266
	if (!prior_msa) {
		/*
		 * Restore the least significant 64b of each vector register
		 * from the existing scalar FP context.
		 */
		_restore_fp(current);
1267

1268 1269 1270 1271 1272 1273 1274 1275 1276
		/*
		 * The task has not formerly used MSA, so clear the upper 64b
		 * of each vector register such that it cannot see data left
		 * behind by another task.
		 */
		_init_msa_upper();
	} else {
		/* We need to restore the vector context. */
		restore_msa(current);
1277

1278 1279
		/* Restore the scalar FP control & status register */
		if (!was_fpu_owner)
1280 1281
			write_32bit_cp1_register(CP1_STATUS,
						 current->thread.fpu.fcr31);
1282
	}
1283 1284 1285 1286

out:
	preempt_enable();

1287 1288 1289
	return 0;
}

L
Linus Torvalds 已提交
1290 1291
asmlinkage void do_cpu(struct pt_regs *regs)
{
1292
	enum ctx_state prev_state;
1293
	unsigned int __user *epc;
1294
	unsigned long old_epc, old31;
1295
	unsigned int opcode;
L
Linus Torvalds 已提交
1296
	unsigned int cpid;
1297
	int status, err;
1298
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
1299

1300
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1301 1302
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1303 1304 1305
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1306 1307
	switch (cpid) {
	case 0:
1308 1309
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1310
		old31 = regs->regs[31];
1311 1312
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1313

1314
		if (unlikely(compute_return_epc(regs) < 0))
1315
			break;
R
Ralf Baechle 已提交
1316

1317 1318
		if (get_isa16_mode(regs->cp0_epc)) {
			unsigned short mmop[2] = { 0 };
1319

1320 1321 1322 1323 1324
			if (unlikely(get_user(mmop[0], epc) < 0))
				status = SIGSEGV;
			if (unlikely(get_user(mmop[1], epc) < 0))
				status = SIGSEGV;
			opcode = (mmop[0] << 16) | mmop[1];
1325

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
			if (status < 0)
				status = simulate_rdhwr_mm(regs, opcode);
		} else {
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);

			if (status < 0)
				status = simulate_rdhwr_normal(regs, opcode);
		}
1338 1339 1340 1341 1342 1343

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1344
			regs->regs[31] = old31;
1345 1346 1347
			force_sig(status, current);
		}

1348
		break;
L
Linus Torvalds 已提交
1349

1350 1351 1352 1353
	case 3:
		/*
		 * Old (MIPS I and MIPS II) processors will set this code
		 * for COP1X opcode instructions that replaced the original
R
Ralf Baechle 已提交
1354
		 * COP3 space.	We don't limit COP1 space instructions in
1355 1356
		 * the emulator according to the CPU ISA, so we want to
		 * treat COP1X instructions consistently regardless of which
R
Ralf Baechle 已提交
1357
		 * code the CPU chose.	Therefore we redirect this trap to
1358 1359 1360 1361 1362 1363
		 * the FP emulator too.
		 *
		 * Then some newer FPU-less processors use this code
		 * erroneously too, so they are covered by this choice
		 * as well.
		 */
1364 1365
		if (raw_cpu_has_fpu) {
			force_sig(SIGILL, current);
1366
			break;
1367
		}
1368 1369
		/* Fall through.  */

L
Linus Torvalds 已提交
1370
	case 1:
1371
		err = enable_restore_fp_context(0);
L
Linus Torvalds 已提交
1372

1373
		if (!raw_cpu_has_fpu || err) {
1374
			int sig;
1375
			void __user *fault_addr = NULL;
1376
			sig = fpu_emulator_cop1Handler(regs,
1377 1378
						       &current->thread.fpu,
						       0, &fault_addr);
1379
			if (!process_fpemu_return(sig, fault_addr) && !err)
1380
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1381 1382
		}

1383
		break;
L
Linus Torvalds 已提交
1384 1385

	case 2:
R
Ralf Baechle 已提交
1386
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1387
		break;
L
Linus Torvalds 已提交
1388 1389
	}

1390
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1391 1392
}

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
asmlinkage void do_msa_fpe(struct pt_regs *regs)
{
	enum ctx_state prev_state;

	prev_state = exception_enter();
	die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
	force_sig(SIGFPE, current);
	exception_exit(prev_state);
}

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
asmlinkage void do_msa(struct pt_regs *regs)
{
	enum ctx_state prev_state;
	int err;

	prev_state = exception_enter();

	if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
		force_sig(SIGILL, current);
		goto out;
	}

	die_if_kernel("do_msa invoked from kernel context!", regs);

	err = enable_restore_fp_context(1);
	if (err)
		force_sig(SIGILL, current);
out:
	exception_exit(prev_state);
}

L
Linus Torvalds 已提交
1424 1425
asmlinkage void do_mdmx(struct pt_regs *regs)
{
1426 1427 1428
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1429
	force_sig(SIGILL, current);
1430
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1431 1432
}

1433 1434 1435
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1436 1437
asmlinkage void do_watch(struct pt_regs *regs)
{
1438
	enum ctx_state prev_state;
1439 1440
	u32 cause;

1441
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1442
	/*
1443 1444
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1445
	 */
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1457
		local_irq_enable();
1458
		force_sig(SIGTRAP, current);
1459
	} else {
1460
		mips_clear_watch_registers();
1461 1462
		local_irq_enable();
	}
1463
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1464 1465 1466 1467
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1468 1469
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;
1470
	enum ctx_state prev_state;
1471

1472
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1473
	show_regs(regs);
1474 1475

	if (multi_match) {
1476 1477 1478 1479 1480
		pr_err("Index	: %0x\n", read_c0_index());
		pr_err("Pagemask: %0x\n", read_c0_pagemask());
		pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
		pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1481 1482
		pr_err("Wired   : %0x\n", read_c0_wired());
		pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
1483 1484 1485 1486 1487
		if (cpu_has_htw) {
			pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
			pr_err("PWSize  : %0*lx\n", field, read_c0_pwsize());
			pr_err("PWCtl   : %0x\n", read_c0_pwctl());
		}
1488
		pr_err("\n");
1489 1490 1491
		dump_tlb_all();
	}

1492
	show_code((unsigned int __user *) regs->cp0_epc);
1493

L
Linus Torvalds 已提交
1494 1495 1496 1497 1498 1499
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1500
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1501 1502
}

R
Ralf Baechle 已提交
1503 1504
asmlinkage void do_mt(struct pt_regs *regs)
{
1505 1506 1507 1508 1509 1510
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1511
		printk(KERN_DEBUG "Thread Underflow\n");
1512 1513
		break;
	case 1:
1514
		printk(KERN_DEBUG "Thread Overflow\n");
1515 1516
		break;
	case 2:
1517
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1518 1519
		break;
	case 3:
1520
		printk(KERN_DEBUG "Gating Storage Exception\n");
1521 1522
		break;
	case 4:
1523
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1524 1525
		break;
	case 5:
M
Masanari Iida 已提交
1526
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1527 1528
		break;
	default:
1529
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1530 1531 1532
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1533 1534 1535 1536 1537 1538
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1539 1540 1541
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1542
		panic("Unexpected DSP exception");
1543 1544 1545 1546

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1547 1548 1549
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1550
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1551 1552 1553 1554 1555 1556 1557 1558
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1574 1575 1576 1577 1578 1579
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1580
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1581
	case CPU_24K:
1582
	case CPU_34K:
1583 1584
	case CPU_74K:
	case CPU_1004K:
1585
	case CPU_1074K:
1586
	case CPU_INTERAPTIV:
1587
	case CPU_PROAPTIV:
J
James Hogan 已提交
1588
	case CPU_P5600:
1589
	case CPU_QEMU_GENERIC:
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1644
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1645
	case CPU_5KE:
1646
	case CPU_LOONGSON1:
1647 1648 1649 1650 1651
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
1679
	if ((cpu_has_mips_r2_r6) &&
1680
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
		pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<27) ? "ES " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	} else {
		pr_err("Error bits: %s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	}
L
Linus Torvalds 已提交
1700 1701
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1702
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

L
Leonid Yegoshin 已提交
1713 1714 1715 1716 1717 1718
asmlinkage void do_ftlb(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
1719
	if ((cpu_has_mips_r2_r6) &&
1720
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
L
Leonid Yegoshin 已提交
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
		pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
		       read_c0_ecc());
		pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
		reg_val = read_c0_cacheerr();
		pr_err("c0_cacheerr == %08x\n", reg_val);

		if ((reg_val & 0xc0000000) == 0xc0000000) {
			pr_err("Decoded c0_cacheerr: FTLB parity error\n");
		} else {
			pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
			       reg_val & (1<<30) ? "secondary" : "primary",
			       reg_val & (1<<31) ? "data" : "insn");
		}
	} else {
		pr_err("FTLB error exception\n");
	}
	/* Just print the cacheerr bits for now */
	cache_parity_error();
}

L
Linus Torvalds 已提交
1741 1742 1743 1744 1745 1746 1747
/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1748
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1749 1750
	unsigned int debug;

1751
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1752 1753
	depc = read_c0_depc();
	debug = read_c0_debug();
1754
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1755 1756 1757 1758 1759 1760 1761 1762
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1763
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1764
		regs->cp0_epc = depc;
1765
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1766 1767
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1768
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1769 1770 1771 1772 1773
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1774
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1775 1776 1777 1778 1779 1780
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1781
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1782
 */
K
Kevin Cernekee 已提交
1783 1784 1785 1786 1787 1788 1789
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1790
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1791
{
1792 1793
	char str[100];

K
Kevin Cernekee 已提交
1794
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1795
	bust_spinlocks(1);
1796 1797 1798 1799
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
L
Linus Torvalds 已提交
1800 1801
}

1802 1803 1804
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1805
unsigned long exception_handlers[32];
1806
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1807

1808
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1809 1810
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1811
	unsigned long old_handler;
L
Linus Torvalds 已提交
1812

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1824
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1825 1826

	if (n == 0 && cpu_has_divec) {
1827 1828 1829
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1830
		unsigned long jump_mask = ~((1 << 28) - 1);
1831
#endif
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1843 1844 1845 1846
	}
	return (void *)old_handler;
}

1847
static void do_default_vi(void)
1848 1849 1850 1851 1852
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1853
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1854 1855 1856
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1857
	int srssets = current_cpu_data.srsets;
1858
	u16 *h;
1859 1860
	unsigned char *b;

1861
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1862 1863 1864 1865

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1866
	} else
1867
		handler = (unsigned long) addr;
1868
	vi_handlers[n] = handler;
1869 1870 1871

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1872
	if (srs >= srssets)
1873 1874 1875 1876
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1877
			board_bind_eic_interrupt(n, srs);
1878
	} else if (cpu_has_vint) {
1879
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1880
		if (srssets > 1)
1881
			change_c0_srsmap(0xf << n*4, srs << n*4);
1882 1883 1884 1885 1886
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1887
		 * that does normal register saving and standard interrupt exit
1888 1889 1890
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1891
		extern char rollback_except_vec_vi;
1892
		char *vec_start = using_rollback_handler() ?
1893
			&rollback_except_vec_vi : &except_vec_vi;
1894 1895 1896 1897
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1898 1899
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1900 1901
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1902 1903 1904 1905 1906 1907

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1908
			panic("VECTORSPACING too small");
1909 1910
		}

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1921 1922
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1923 1924 1925
	}
	else {
		/*
1926 1927 1928
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1929
		 */
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1943 1944
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1945
	}
1946

L
Linus Torvalds 已提交
1947 1948 1949
	return (void *)old_handler;
}

1950
void *set_vi_handler(int n, vi_handler_t addr)
1951
{
R
Ralf Baechle 已提交
1952
	return set_vi_srs_handler(n, addr, 0);
1953
}
1954

L
Linus Torvalds 已提交
1955 1956
extern void tlb_init(void);

1957 1958 1959 1960
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1961
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1962
int cp0_compare_irq_shift;
1963 1964 1965 1966 1967 1968 1969

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1970 1971 1972 1973 1974 1975
/*
 * Fast debug channel IRQ or -1 if not present
 */
int cp0_fdc_irq;
EXPORT_SYMBOL_GPL(cp0_fdc_irq);

1976
static int noulri;
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1987 1988
/* configure STATUS register */
static void configure_status(void)
L
Linus Torvalds 已提交
1989 1990 1991 1992 1993 1994 1995
{
	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1996
	unsigned int status_set = ST0_CU0;
1997
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1998 1999
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
2000
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
2001
		status_set |= ST0_XX;
2002 2003 2004
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
2005
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
2006
			 status_set);
2007 2008 2009 2010 2011 2012
}

/* configure HWRENA register */
static void configure_hwrena(void)
{
	unsigned int hwrena = cpu_hwrena_impl_bits;
L
Linus Torvalds 已提交
2013

2014
	if (cpu_has_mips_r2_r6)
2015
		hwrena |= 0x0000000f;
2016

2017 2018
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
2019

2020 2021
	if (hwrena)
		write_c0_hwrena(hwrena);
2022
}
2023

2024 2025
static void configure_exception_vector(void)
{
2026
	if (cpu_has_veic || cpu_has_vint) {
2027
		unsigned long sr = set_c0_status(ST0_BEV);
2028
		write_c0_ebase(ebase);
2029
		write_c0_status(sr);
2030
		/* Setting vector spacing enables EI/VI mode  */
2031
		change_c0_intctl(0x3e0, VECTORSPACING);
2032
	}
R
Ralf Baechle 已提交
2033 2034 2035 2036 2037 2038 2039 2040
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
}

void per_cpu_trap_init(bool is_boot_cpu)
{
	unsigned int cpu = smp_processor_id();

	configure_status();
	configure_hwrena();

	configure_exception_vector();
2051 2052 2053 2054 2055 2056

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
2057
	 *  o read IntCtl.IPFDC to determine the fast debug channel interrupt
2058
	 */
2059
	if (cpu_has_mips_r2_r6) {
2060 2061 2062
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
2063 2064 2065 2066
		cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
		if (!cp0_fdc_irq)
			cp0_fdc_irq = -1;

2067 2068
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
2069
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
2070
		cp0_perfcount_irq = -1;
2071
		cp0_fdc_irq = -1;
2072 2073
	}

2074 2075
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
2076 2077 2078 2079 2080 2081

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

2082 2083 2084
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
2085
		tlb_init();
2086
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
2087 2088
}

2089
/* Install CPU exception handler */
2090
void set_handler(unsigned long offset, void *addr, unsigned long size)
2091
{
2092 2093 2094
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
2095
	memcpy((void *)(ebase + offset), addr, size);
2096
#endif
2097
	local_flush_icache_range(ebase + offset, ebase + offset + size);
2098 2099
}

2100
static char panic_null_cerr[] =
2101 2102
	"Trying to set NULL cache error exception handler";

2103 2104 2105 2106 2107
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
2108
void set_uncached_handler(unsigned long offset, void *addr,
2109
	unsigned long size)
2110
{
2111
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
2112

2113 2114 2115
	if (!addr)
		panic(panic_null_cerr);

2116 2117 2118
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

2119 2120 2121 2122 2123 2124 2125 2126 2127
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
2128 2129
void __init trap_init(void)
{
2130
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
2131
	extern char except_vec4;
2132
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
2133
	unsigned long i;
2134 2135

	check_wait();
L
Linus Torvalds 已提交
2136

2137 2138
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
R
Ralf Baechle 已提交
2139
		return; /* Already done */
2140 2141
#endif

2142 2143 2144 2145 2146
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
2147 2148 2149 2150 2151 2152
#ifdef CONFIG_KVM_GUEST
#define KVM_GUEST_KSEG0     0x40000000
        ebase = KVM_GUEST_KSEG0;
#else
        ebase = CKSEG0;
#endif
2153
		if (cpu_has_mips_r2_r6)
2154 2155
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
2156

2157 2158 2159 2160 2161 2162 2163 2164 2165
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
2166 2167
	if (board_ebase_setup)
		board_ebase_setup();
2168
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
2169 2170 2171 2172 2173 2174

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
2175
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
2187
	if (cpu_has_ejtag && board_ejtag_handler_setup)
2188
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
2189 2190 2191 2192 2193 2194 2195 2196

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
2197
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
2198
	 */
2199 2200 2201
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
2202
			set_vi_handler(i, NULL);
2203 2204 2205
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

2221 2222
	set_except_vector(0, using_rollback_handler() ? rollback_handle_int
						      : handle_int);
L
Linus Torvalds 已提交
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
2235 2236 2237
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
2238 2239 2240
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);
2241
	set_except_vector(14, handle_msa_fpe);
L
Linus Torvalds 已提交
2242

2243 2244
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
2245 2246 2247 2248
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
2249
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
2250 2251 2252 2253 2254 2255 2256
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

2257 2258 2259 2260

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

2261 2262 2263
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

L
Leonid Yegoshin 已提交
2264
	set_except_vector(16, handle_ftlb);
2265 2266 2267 2268 2269 2270

	if (cpu_has_rixiex) {
		set_except_vector(19, tlb_do_page_fault_0);
		set_except_vector(20, tlb_do_page_fault_0);
	}

2271
	set_except_vector(21, handle_msa);
2272 2273 2274 2275 2276
	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
2277 2278 2279
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

2280
	set_except_vector(26, handle_dsp);
2281

2282 2283 2284
	if (board_cache_error_setup)
		board_cache_error_setup();

2285 2286
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2287
		set_handler(0x180, &except_vec3_r4000, 0x100);
2288
	else if (cpu_has_4kex)
2289
		set_handler(0x180, &except_vec3_generic, 0x80);
2290
	else
2291
		set_handler(0x080, &except_vec3_generic, 0x80);
2292

2293
	local_flush_icache_range(ebase, ebase + 0x400);
2294 2295

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2296

2297
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2298
}
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327

static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
			    void *v)
{
	switch (cmd) {
	case CPU_PM_ENTER_FAILED:
	case CPU_PM_EXIT:
		configure_status();
		configure_hwrena();
		configure_exception_vector();

		/* Restore register with CPU number for TLB handlers */
		TLBMISS_HANDLER_RESTORE();

		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block trap_pm_notifier_block = {
	.notifier_call = trap_pm_notifier,
};

static int __init trap_pm_init(void)
{
	return cpu_pm_register_notifier(&trap_pm_notifier_block);
}
arch_initcall(trap_pm_init);