traps.c 49.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
15
#include <linux/compiler.h>
16
#include <linux/context_tracking.h>
R
Ralf Baechle 已提交
17
#include <linux/kexec.h>
L
Linus Torvalds 已提交
18
#include <linux/init.h>
19
#include <linux/kernel.h>
20
#include <linux/module.h>
L
Linus Torvalds 已提交
21 22 23 24 25
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
26
#include <linux/bootmem.h>
27
#include <linux/interrupt.h>
28
#include <linux/ptrace.h>
29 30
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
31
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
32
#include <linux/notifier.h>
33
#include <linux/kdb.h>
34
#include <linux/irq.h>
35
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
36 37 38 39

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
40
#include <asm/cop2.h>
L
Linus Torvalds 已提交
41
#include <asm/cpu.h>
42
#include <asm/cpu-type.h>
43
#include <asm/dsp.h>
L
Linus Torvalds 已提交
44
#include <asm/fpu.h>
45
#include <asm/fpu_emulator.h>
46
#include <asm/idle.h>
R
Ralf Baechle 已提交
47 48
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
49 50 51 52 53 54 55
#include <asm/module.h>
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
56
#include <asm/watch.h>
L
Linus Torvalds 已提交
57 58
#include <asm/mmu_context.h>
#include <asm/types.h>
59
#include <asm/stacktrace.h>
60
#include <asm/uasm.h>
L
Linus Torvalds 已提交
61

62 63
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
64
extern asmlinkage void handle_int(void);
65 66 67
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
68 69 70 71 72 73 74
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
75 76
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
77 78 79 80 81 82
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
83
extern asmlinkage void handle_mt(void);
84
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
85 86 87 88 89
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
90 91 92
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
93
void (*board_ebase_setup)(void);
94
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
95

F
Franck Bui-Huu 已提交
96
static void show_raw_backtrace(unsigned long reg29)
97
{
98
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
99 100 101 102 103 104
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
105 106 107 108 109 110
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
111
		}
112 113
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
114
	}
115
	printk("\n");
116 117
}

118
#ifdef CONFIG_KALLSYMS
119
int raw_show_trace;
120 121 122 123 124 125
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
126
#endif
F
Franck Bui-Huu 已提交
127

R
Ralf Baechle 已提交
128
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
129
{
F
Franck Bui-Huu 已提交
130 131
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
132 133
	unsigned long pc = regs->cp0_epc;

134 135 136
	if (!task)
		task = current;

137
	if (raw_show_trace || !__kernel_text_address(pc)) {
138
		show_raw_backtrace(sp);
139 140 141
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
142
	do {
143
		print_ip_sym(pc);
144
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
145
	} while (pc);
146 147 148
	printk("\n");
}

L
Linus Torvalds 已提交
149 150 151 152
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
153 154
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
155 156 157 158
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
159
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
160 161 162 163 164

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
165
			printk("\n	 ");
L
Linus Torvalds 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
180
	show_backtrace(task, regs);
181 182 183 184 185 186 187 188 189 190 191 192 193 194
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
195 196 197 198 199
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
200 201 202 203 204
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
205 206
}

207
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
208 209
{
	long i;
210
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
211 212 213

	printk("\nCode:");

214 215
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
216 217
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
218
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
219 220 221
			printk(" (Bad address in epc)\n");
			break;
		}
222
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
223 224 225
	}
}

R
Ralf Baechle 已提交
226
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
227 228 229 230 231
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

232
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

252 253 254
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
255 256 257 258 259 260
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
261 262
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
263
	printk("    %s\n", print_tainted());
264 265
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
266

R
Ralf Baechle 已提交
267
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
268

269
	if (cpu_has_3kex) {
270 271 272 273 274 275 276 277 278 279 280 281
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
282
	} else if (cpu_has_4kex) {
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
309 310 311 312 313 314 315 316 317
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

318 319
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
320 321
}

R
Ralf Baechle 已提交
322 323 324 325 326 327 328 329
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
330
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
331
{
332
	const int field = 2 * sizeof(unsigned long);
333
	mm_segment_t old_fs = get_fs();
334

R
Ralf Baechle 已提交
335
	__show_regs(regs);
L
Linus Torvalds 已提交
336
	print_modules();
337 338 339 340 341 342 343 344 345 346 347
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

348 349 350
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
351
	show_stacktrace(current, regs);
352
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
353
	printk("\n");
354
	set_fs(old_fs);
L
Linus Torvalds 已提交
355 356
}

D
David Daney 已提交
357 358 359 360 361
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
362
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
363

D
David Daney 已提交
364
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
365 366
{
	static int die_counter;
367
	int sig = SIGSEGV;
368
#ifdef CONFIG_MIPS_MT_SMTC
369
	unsigned long dvpret;
370
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
371

372 373
	oops_enter();

374 375
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
		       SIGSEGV) == NOTIFY_STOP)
376
		sig = 0;
377

L
Linus Torvalds 已提交
378
	console_verbose();
W
Wu Zhangjin 已提交
379
	raw_spin_lock_irq(&die_lock);
380 381 382
#ifdef CONFIG_MIPS_MT_SMTC
	dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
383 384 385 386
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
387

388
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
389
	show_registers(regs);
390
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
391
	raw_spin_unlock_irq(&die_lock);
392

393 394
	oops_exit();

395 396 397 398
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
399
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
400 401 402 403
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
404 405 406
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

407
	do_exit(sig);
L
Linus Torvalds 已提交
408 409
}

410 411
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
412

413 414 415
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
434
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
435

436
	prev_state = exception_enter();
R
Ralf Baechle 已提交
437
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
438 439 440 441 442 443 444
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
445
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
446 447 448

	switch (action) {
	case MIPS_BE_DISCARD:
449
		goto out;
L
Linus Torvalds 已提交
450 451 452
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
453
			goto out;
L
Linus Torvalds 已提交
454 455 456 457 458 459 460 461 462 463 464 465
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
466 467
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
		       SIGBUS) == NOTIFY_STOP)
468
		goto out;
469

L
Linus Torvalds 已提交
470 471
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
472 473 474

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
475 476 477
}

/*
478
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
479 480 481 482 483 484 485 486
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
487
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
488 489 490
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
491
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
492
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
493

494 495 496 497 498 499
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
500 501 502 503
/*
 * The ll_bit is cleared by r*_switch.S
 */

504 505
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
506

507
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
508
{
R
Ralf Baechle 已提交
509
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
510 511 512 513 514 515 516 517 518 519 520 521
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
522
	vaddr = (unsigned long __user *)
523
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
524

525 526 527 528
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
529 530 531 532 533 534 535 536 537 538 539 540 541 542

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

543
	return 0;
L
Linus Torvalds 已提交
544 545
}

546
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
547
{
R
Ralf Baechle 已提交
548 549
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
550 551 552 553 554 555 556 557 558 559 560 561
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
562
	vaddr = (unsigned long __user *)
563
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
564 565
	reg = (opcode & RT) >> 16;

566 567
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
568 569 570 571 572 573

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
574
		return 0;
L
Linus Torvalds 已提交
575 576 577 578
	}

	preempt_enable();

579 580
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
581 582 583

	regs->regs[reg] = 1;

584
	return 0;
L
Linus Torvalds 已提交
585 586 587 588 589 590 591 592 593
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
594
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
595
{
596 597
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
598
				1, regs, 0);
599
		return simulate_ll(regs, opcode);
600 601 602
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
603
				1, regs, 0);
604
		return simulate_sc(regs, opcode);
605
	}
L
Linus Torvalds 已提交
606

607
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
608 609
}

R
Ralf Baechle 已提交
610 611
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
612
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
613
 */
614
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
615
{
A
Al Viro 已提交
616
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
617

618 619 620 621 622 623 624 625 626 627 628 629 630 631
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
632
		switch (current_cpu_type()) {
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
651 652 653
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
670 671
	}

D
Daniel Jacobowitz 已提交
672
	/* Not ours.  */
673 674
	return -1;
}
675

676 677
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
678 679
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
680
				1, regs, 0);
681
		return 0;
682
	}
683 684

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
685 686
}

L
Linus Torvalds 已提交
687 688
asmlinkage void do_ov(struct pt_regs *regs)
{
689
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
690 691
	siginfo_t info;

692
	prev_state = exception_enter();
693 694
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
695 696 697
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
698
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
699
	force_sig_info(SIGFPE, &info, current);
700
	exception_exit(prev_state);
L
Linus Torvalds 已提交
701 702
}

703
int process_fpemu_return(int sig, void __user *fault_addr)
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

L
Linus Torvalds 已提交
727 728 729 730 731
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
732
	enum ctx_state prev_state;
733
	siginfo_t info = {0};
734

735
	prev_state = exception_enter();
736 737
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
		       SIGFPE) == NOTIFY_STOP)
738
		goto out;
739 740
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
741 742
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
743
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
744 745

		/*
746
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
747 748 749 750 751 752 753 754
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
755
		/* Ensure 'resume' not overwrite saved fp context again. */
756
		lose_fpu(1);
L
Linus Torvalds 已提交
757 758

		/* Run the emulator */
759 760
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
761 762 763 764 765

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
766
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
767 768

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
769
		own_fpu(1);	/* Using the FPU again.	 */
L
Linus Torvalds 已提交
770 771

		/* If something went wrong, signal */
772
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
773

774
		goto out;
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
791 792 793

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
794 795
}

796 797
static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
	const char *str)
L
Linus Torvalds 已提交
798 799
{
	siginfo_t info;
800
	char b[40];
L
Linus Torvalds 已提交
801

802
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
803
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
804 805 806
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

807 808
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
		       SIGTRAP) == NOTIFY_STOP)
809 810
		return;

L
Linus Torvalds 已提交
811
	/*
812 813 814
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
815 816
	 * But should we continue the brokenness???  --macro
	 */
817 818 819 820 821 822
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
823 824 825 826 827
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
828
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
829 830
		force_sig_info(SIGFPE, &info, current);
		break;
831
	case BRK_BUG:
832 833
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
834
		break;
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
	case BRK_MEMU:
		/*
		 * Address errors may be deliberately induced by the FPU
		 * emulator to retake control of the CPU after executing the
		 * instruction in the delay slot of an emulated branch.
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
850
	default:
851 852
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
853 854
		force_sig(SIGTRAP, current);
	}
855 856 857 858 859
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
860
	enum ctx_state prev_state;
861 862 863
	unsigned long epc;
	u16 instr[2];

864
	prev_state = exception_enter();
865 866 867 868 869 870 871 872 873 874 875 876 877 878
	if (get_isa16_mode(regs->cp0_epc)) {
		/* Calculate EPC. */
		epc = exception_epc(regs);
		if (cpu_has_mmips) {
			if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
			    (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
				goto out_sigsegv;
		    opcode = (instr[0] << 16) | instr[1];
		} else {
		    /* MIPS16e mode */
		    if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
				goto out_sigsegv;
		    bcode = (instr[0] >> 6) & 0x3f;
		    do_trap_or_bp(regs, bcode, "Break");
879
		    goto out;
880 881 882 883 884
		}
	} else {
		if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
			goto out_sigsegv;
	}
885 886 887 888 889 890 891 892 893 894 895

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode >= (1 << 10))
		bcode >>= 10;

D
David Daney 已提交
896 897 898 899 900 901
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
902 903
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
904
			goto out;
D
David Daney 已提交
905 906 907
		else
			break;
	case BRK_KPROBE_SSTEPBP:
908 909
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
910
			goto out;
D
David Daney 已提交
911 912 913 914 915 916
		else
			break;
	default:
		break;
	}

917
	do_trap_or_bp(regs, bcode, "Break");
918 919 920

out:
	exception_exit(prev_state);
921
	return;
922 923 924

out_sigsegv:
	force_sig(SIGSEGV, current);
925
	goto out;
L
Linus Torvalds 已提交
926 927 928 929
}

asmlinkage void do_tr(struct pt_regs *regs)
{
930
	u32 opcode, tcode = 0;
931
	enum ctx_state prev_state;
932
	u16 instr[2];
933
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
934

935
	prev_state = exception_enter();
936 937 938
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
939
			goto out_sigsegv;
940 941 942 943 944 945 946 947 948 949
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
950
	}
L
Linus Torvalds 已提交
951

952
	do_trap_or_bp(regs, tcode, "Trap");
953 954 955

out:
	exception_exit(prev_state);
956
	return;
957 958 959

out_sigsegv:
	force_sig(SIGSEGV, current);
960
	goto out;
L
Linus Torvalds 已提交
961 962 963 964
}

asmlinkage void do_ri(struct pt_regs *regs)
{
965 966
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
967
	unsigned long old31 = regs->regs[31];
968
	enum ctx_state prev_state;
969 970
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
971

972
	prev_state = exception_enter();
973 974
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
		       SIGILL) == NOTIFY_STOP)
975
		goto out;
976

977
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
978

979
	if (unlikely(compute_return_epc(regs) < 0))
980
		goto out;
R
Ralf Baechle 已提交
981

982 983
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
984

985 986 987 988 989
		if (unlikely(get_user(mmop[0], epc) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], epc) < 0))
			status = SIGSEGV;
		opcode = (mmop[0] << 16) | mmop[1];
990

991 992 993 994 995
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
996

997 998 999 1000 1001 1002 1003 1004 1005
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
	}
1006 1007 1008 1009 1010 1011

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1012
		regs->regs[31] = old31;
1013 1014
		force_sig(status, current);
	}
1015 1016 1017

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1018 1019
}

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

1038 1039 1040 1041
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
1042
			set_cpus_allowed_ptr(current, &tmask);
1043
			set_thread_flag(TIF_FPUBOUND);
1044 1045 1046 1047 1048
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1065
	void *data)
R
Ralf Baechle 已提交
1066 1067 1068
{
	struct pt_regs *regs = data;

1069
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1070
			      "instruction", regs);
1071
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1072 1073 1074 1075

	return NOTIFY_OK;
}

L
Linus Torvalds 已提交
1076 1077
asmlinkage void do_cpu(struct pt_regs *regs)
{
1078
	enum ctx_state prev_state;
1079
	unsigned int __user *epc;
1080
	unsigned long old_epc, old31;
1081
	unsigned int opcode;
L
Linus Torvalds 已提交
1082
	unsigned int cpid;
1083
	int status, err;
1084
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
1085

1086
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1087 1088
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1089 1090 1091
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1092 1093
	switch (cpid) {
	case 0:
1094 1095
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1096
		old31 = regs->regs[31];
1097 1098
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1099

1100
		if (unlikely(compute_return_epc(regs) < 0))
1101
			goto out;
R
Ralf Baechle 已提交
1102

1103 1104
		if (get_isa16_mode(regs->cp0_epc)) {
			unsigned short mmop[2] = { 0 };
1105

1106 1107 1108 1109 1110
			if (unlikely(get_user(mmop[0], epc) < 0))
				status = SIGSEGV;
			if (unlikely(get_user(mmop[1], epc) < 0))
				status = SIGSEGV;
			opcode = (mmop[0] << 16) | mmop[1];
1111

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
			if (status < 0)
				status = simulate_rdhwr_mm(regs, opcode);
		} else {
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);

			if (status < 0)
				status = simulate_rdhwr_normal(regs, opcode);
		}
1124 1125 1126 1127 1128 1129

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1130
			regs->regs[31] = old31;
1131 1132 1133
			force_sig(status, current);
		}

1134
		goto out;
L
Linus Torvalds 已提交
1135

1136 1137 1138 1139
	case 3:
		/*
		 * Old (MIPS I and MIPS II) processors will set this code
		 * for COP1X opcode instructions that replaced the original
R
Ralf Baechle 已提交
1140
		 * COP3 space.	We don't limit COP1 space instructions in
1141 1142
		 * the emulator according to the CPU ISA, so we want to
		 * treat COP1X instructions consistently regardless of which
R
Ralf Baechle 已提交
1143
		 * code the CPU chose.	Therefore we redirect this trap to
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		 * the FP emulator too.
		 *
		 * Then some newer FPU-less processors use this code
		 * erroneously too, so they are covered by this choice
		 * as well.
		 */
		if (raw_cpu_has_fpu)
			break;
		/* Fall through.  */

L
Linus Torvalds 已提交
1154
	case 1:
R
Ralf Baechle 已提交
1155
		if (used_math())	/* Using the FPU again.	 */
1156
			err = own_fpu(1);
R
Ralf Baechle 已提交
1157
		else {			/* First time FPU user.	 */
1158
			err = init_fpu();
L
Linus Torvalds 已提交
1159 1160 1161
			set_used_math();
		}

1162
		if (!raw_cpu_has_fpu || err) {
1163
			int sig;
1164
			void __user *fault_addr = NULL;
1165
			sig = fpu_emulator_cop1Handler(regs,
1166 1167
						       &current->thread.fpu,
						       0, &fault_addr);
1168
			if (!process_fpemu_return(sig, fault_addr) && !err)
1169
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1170 1171
		}

1172
		goto out;
L
Linus Torvalds 已提交
1173 1174

	case 2:
R
Ralf Baechle 已提交
1175
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1176
		goto out;
L
Linus Torvalds 已提交
1177 1178 1179
	}

	force_sig(SIGILL, current);
1180 1181 1182

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1183 1184 1185 1186
}

asmlinkage void do_mdmx(struct pt_regs *regs)
{
1187 1188 1189
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1190
	force_sig(SIGILL, current);
1191
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1192 1193
}

1194 1195 1196
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1197 1198
asmlinkage void do_watch(struct pt_regs *regs)
{
1199
	enum ctx_state prev_state;
1200 1201
	u32 cause;

1202
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1203
	/*
1204 1205
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1206
	 */
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1218
		local_irq_enable();
1219
		force_sig(SIGTRAP, current);
1220
	} else {
1221
		mips_clear_watch_registers();
1222 1223
		local_irq_enable();
	}
1224
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1225 1226 1227 1228
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1229 1230
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;
1231
	enum ctx_state prev_state;
1232

1233
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1234
	show_regs(regs);
1235 1236

	if (multi_match) {
R
Ralf Baechle 已提交
1237
		printk("Index	: %0x\n", read_c0_index());
1238 1239 1240 1241 1242 1243 1244 1245
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

1246
	show_code((unsigned int __user *) regs->cp0_epc);
1247

L
Linus Torvalds 已提交
1248 1249 1250 1251 1252 1253
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1254
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1255 1256
}

R
Ralf Baechle 已提交
1257 1258
asmlinkage void do_mt(struct pt_regs *regs)
{
1259 1260 1261 1262 1263 1264
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1265
		printk(KERN_DEBUG "Thread Underflow\n");
1266 1267
		break;
	case 1:
1268
		printk(KERN_DEBUG "Thread Overflow\n");
1269 1270
		break;
	case 2:
1271
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1272 1273
		break;
	case 3:
1274
		printk(KERN_DEBUG "Gating Storage Exception\n");
1275 1276
		break;
	case 4:
1277
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1278 1279
		break;
	case 5:
M
Masanari Iida 已提交
1280
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1281 1282
		break;
	default:
1283
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1284 1285 1286
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1287 1288 1289 1290 1291 1292
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1293 1294 1295
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1296
		panic("Unexpected DSP exception");
1297 1298 1299 1300

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1301 1302 1303
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1304
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1305 1306 1307 1308 1309 1310 1311 1312
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1328 1329 1330 1331 1332 1333
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1334
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1335
	case CPU_24K:
1336
	case CPU_34K:
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	case CPU_74K:
	case CPU_1004K:
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1393
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1394
	case CPU_5KE:
1395
	case CPU_LOONGSON1:
1396 1397 1398 1399 1400
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
	printk("Error bits: %s%s%s%s%s%s%s\n",
	       reg_val & (1<<29) ? "ED " : "",
	       reg_val & (1<<28) ? "ET " : "",
	       reg_val & (1<<26) ? "EE " : "",
	       reg_val & (1<<25) ? "EB " : "",
	       reg_val & (1<<24) ? "EI " : "",
	       reg_val & (1<<23) ? "E1 " : "",
	       reg_val & (1<<22) ? "E0 " : "");
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1438
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1456
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1457 1458
	unsigned int debug;

1459
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1460 1461
	depc = read_c0_depc();
	debug = read_c0_debug();
1462
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1463 1464 1465 1466 1467 1468 1469 1470
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1471
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1472
		regs->cp0_epc = depc;
1473
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1474 1475
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1476
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1477 1478 1479 1480 1481
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1482
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1483 1484 1485 1486 1487 1488
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1489
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1490
 */
K
Kevin Cernekee 已提交
1491 1492 1493 1494 1495 1496 1497
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1498
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1499
{
1500 1501
	char str[100];

K
Kevin Cernekee 已提交
1502
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1503
	bust_spinlocks(1);
1504 1505 1506 1507
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
L
Linus Torvalds 已提交
1508 1509
}

1510 1511 1512
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1513
unsigned long exception_handlers[32];
1514
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1515

1516
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1517 1518
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1519
	unsigned long old_handler;
L
Linus Torvalds 已提交
1520

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1532
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1533 1534

	if (n == 0 && cpu_has_divec) {
1535 1536 1537
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1538
		unsigned long jump_mask = ~((1 << 28) - 1);
1539
#endif
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1551 1552 1553 1554
	}
	return (void *)old_handler;
}

1555
static void do_default_vi(void)
1556 1557 1558 1559 1560
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1561
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1562 1563 1564
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1565
	int srssets = current_cpu_data.srsets;
1566
	u16 *h;
1567 1568
	unsigned char *b;

1569
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1570 1571 1572 1573

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1574
	} else
1575
		handler = (unsigned long) addr;
1576
	vi_handlers[n] = handler;
1577 1578 1579

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1580
	if (srs >= srssets)
1581 1582 1583 1584
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1585
			board_bind_eic_interrupt(n, srs);
1586
	} else if (cpu_has_vint) {
1587
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1588
		if (srssets > 1)
1589
			change_c0_srsmap(0xf << n*4, srs << n*4);
1590 1591 1592 1593 1594
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1595
		 * that does normal register saving and standard interrupt exit
1596 1597 1598
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1599
		extern char rollback_except_vec_vi;
1600
		char *vec_start = using_rollback_handler() ?
1601
			&rollback_except_vec_vi : &except_vec_vi;
1602 1603 1604 1605 1606 1607 1608
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
1609 1610 1611
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int mori_offset = &except_vec_vi_mori - vec_start + 2;
#else
1612
		const int mori_offset = &except_vec_vi_mori - vec_start;
1613
#endif
1614
#endif /* CONFIG_MIPS_MT_SMTC */
1615 1616 1617 1618
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1619 1620
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1621 1622
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1623 1624 1625 1626 1627 1628

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1629
			panic("VECTORSPACING too small");
1630 1631
		}

1632 1633 1634 1635 1636 1637
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
1638
#ifdef CONFIG_MIPS_MT_SMTC
1639 1640
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1641 1642
		h = (u16 *)(b + mori_offset);
		*h = (0x100 << n);
1643
#endif /* CONFIG_MIPS_MT_SMTC */
1644 1645 1646 1647
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1648 1649
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1650 1651 1652
	}
	else {
		/*
1653 1654 1655
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1656
		 */
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1670 1671
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1672
	}
1673

L
Linus Torvalds 已提交
1674 1675 1676
	return (void *)old_handler;
}

1677
void *set_vi_handler(int n, vi_handler_t addr)
1678
{
R
Ralf Baechle 已提交
1679
	return set_vi_srs_handler(n, addr, 0);
1680
}
1681

L
Linus Torvalds 已提交
1682 1683
extern void tlb_init(void);

1684 1685 1686 1687
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1688
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1689
int cp0_compare_irq_shift;
1690 1691 1692 1693 1694 1695 1696

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1697
static int noulri;
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1708
void per_cpu_trap_init(bool is_boot_cpu)
L
Linus Torvalds 已提交
1709 1710 1711
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1712
	unsigned int hwrena = cpu_hwrena_impl_bits;
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1727 1728 1729 1730 1731 1732 1733

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1734
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1735 1736
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
1737
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
1738
		status_set |= ST0_XX;
1739 1740 1741
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1742
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1743 1744
			 status_set);

1745 1746
	if (cpu_has_mips_r2)
		hwrena |= 0x0000000f;
1747

1748 1749
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
1750

1751 1752
	if (hwrena)
		write_c0_hwrena(hwrena);
1753

1754 1755 1756 1757
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1758
	if (cpu_has_veic || cpu_has_vint) {
1759
		unsigned long sr = set_c0_status(ST0_BEV);
1760
		write_c0_ebase(ebase);
1761
		write_c0_status(sr);
1762
		/* Setting vector spacing enables EI/VI mode  */
1763
		change_c0_intctl(0x3e0, VECTORSPACING);
1764
	}
R
Ralf Baechle 已提交
1765 1766 1767 1768 1769 1770 1771 1772
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1773 1774 1775 1776 1777 1778 1779 1780

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1781 1782 1783
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
1784
		if (cp0_perfcount_irq == cp0_compare_irq)
1785
			cp0_perfcount_irq = -1;
1786 1787
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
1788
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
1789
		cp0_perfcount_irq = -1;
1790 1791
	}

1792 1793 1794
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1795

1796 1797
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
1798 1799 1800 1801 1802 1803

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1804 1805 1806
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
1807 1808 1809
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
1810 1811
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1812 1813 1814 1815 1816 1817 1818
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1819 1820
	}
#endif /* CONFIG_MIPS_MT_SMTC */
1821
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
1822 1823
}

1824
/* Install CPU exception handler */
1825
void set_handler(unsigned long offset, void *addr, unsigned long size)
1826
{
1827 1828 1829
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
1830
	memcpy((void *)(ebase + offset), addr, size);
1831
#endif
1832
	local_flush_icache_range(ebase + offset, ebase + offset + size);
1833 1834
}

1835
static char panic_null_cerr[] =
1836 1837
	"Trying to set NULL cache error exception handler";

1838 1839 1840 1841 1842
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
1843
void set_uncached_handler(unsigned long offset, void *addr,
1844
	unsigned long size)
1845
{
1846
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
1847

1848 1849 1850
	if (!addr)
		panic(panic_null_cerr);

1851 1852 1853
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1854 1855 1856 1857 1858 1859 1860 1861 1862
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1863 1864
void __init trap_init(void)
{
1865
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
1866
	extern char except_vec4;
1867
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
1868
	unsigned long i;
1869 1870

	check_wait();
L
Linus Torvalds 已提交
1871

1872 1873
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
R
Ralf Baechle 已提交
1874
		return; /* Already done */
1875 1876
#endif

1877 1878 1879 1880 1881
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
1882 1883 1884 1885 1886 1887
#ifdef CONFIG_KVM_GUEST
#define KVM_GUEST_KSEG0     0x40000000
        ebase = KVM_GUEST_KSEG0;
#else
        ebase = CKSEG0;
#endif
1888 1889 1890
		if (cpu_has_mips_r2)
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
1891

1892 1893 1894 1895 1896 1897 1898 1899 1900
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
1901 1902
	if (board_ebase_setup)
		board_ebase_setup();
1903
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
1904 1905 1906 1907 1908 1909

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
1910
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
1922
	if (cpu_has_ejtag && board_ejtag_handler_setup)
1923
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
1924 1925 1926 1927 1928 1929 1930 1931

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
1932
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
1933
	 */
1934 1935 1936
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
1937
			set_vi_handler(i, NULL);
1938 1939 1940
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

1956 1957
	set_except_vector(0, using_rollback_handler() ? rollback_handle_int
						      : handle_int);
L
Linus Torvalds 已提交
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
1970 1971 1972
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
1973 1974 1975 1976
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

1977 1978
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
1979 1980 1981 1982
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
1983
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
1984 1985 1986 1987 1988 1989 1990
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

1991 1992 1993 1994

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

1995 1996 1997 1998 1999 2000 2001 2002
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
2003 2004 2005
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

2006
	set_except_vector(26, handle_dsp);
2007

2008 2009 2010
	if (board_cache_error_setup)
		board_cache_error_setup();

2011 2012
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2013
		set_handler(0x180, &except_vec3_r4000, 0x100);
2014
	else if (cpu_has_4kex)
2015
		set_handler(0x180, &except_vec3_generic, 0x80);
2016
	else
2017
		set_handler(0x080, &except_vec3_generic, 0x80);
2018

2019
	local_flush_icache_range(ebase, ebase + 0x400);
2020 2021

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2022

2023
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2024
}