traps.c 44.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10 11
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
12
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
15
#include <linux/compiler.h>
L
Linus Torvalds 已提交
16
#include <linux/init.h>
17
#include <linux/kernel.h>
18
#include <linux/module.h>
L
Linus Torvalds 已提交
19 20 21 22 23
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
24
#include <linux/bootmem.h>
25
#include <linux/interrupt.h>
26
#include <linux/ptrace.h>
27 28
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
29
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
30
#include <linux/notifier.h>
31
#include <linux/kdb.h>
32
#include <linux/irq.h>
33
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
34 35 36 37

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
38
#include <asm/cop2.h>
L
Linus Torvalds 已提交
39
#include <asm/cpu.h>
40
#include <asm/dsp.h>
L
Linus Torvalds 已提交
41
#include <asm/fpu.h>
42
#include <asm/fpu_emulator.h>
R
Ralf Baechle 已提交
43 44
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
45 46 47 48 49 50 51
#include <asm/module.h>
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
52
#include <asm/watch.h>
L
Linus Torvalds 已提交
53 54
#include <asm/mmu_context.h>
#include <asm/types.h>
55
#include <asm/stacktrace.h>
56
#include <asm/uasm.h>
L
Linus Torvalds 已提交
57

58 59 60
extern void check_wait(void);
extern asmlinkage void r4k_wait(void);
extern asmlinkage void rollback_handle_int(void);
61
extern asmlinkage void handle_int(void);
L
Linus Torvalds 已提交
62 63 64 65 66 67 68 69 70 71
extern asmlinkage void handle_tlbm(void);
extern asmlinkage void handle_tlbl(void);
extern asmlinkage void handle_tlbs(void);
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
72 73
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
74 75 76 77 78 79
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
80
extern asmlinkage void handle_mt(void);
81
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
82 83 84
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

R
Ralf Baechle 已提交
85
extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
86 87
				    struct mips_fpu_struct *ctx, int has_fpu,
				    void *__user *fault_addr);
L
Linus Torvalds 已提交
88 89 90

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
91 92 93
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
94
void (*board_ebase_setup)(void);
95
void __cpuinitdata(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
96

F
Franck Bui-Huu 已提交
97
static void show_raw_backtrace(unsigned long reg29)
98
{
99
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
100 101 102 103 104 105
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
106 107 108 109 110 111
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
112
		}
113 114
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
115
	}
116
	printk("\n");
117 118
}

119
#ifdef CONFIG_KALLSYMS
120
int raw_show_trace;
121 122 123 124 125 126
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
127
#endif
F
Franck Bui-Huu 已提交
128

R
Ralf Baechle 已提交
129
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
130
{
F
Franck Bui-Huu 已提交
131 132
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
133 134
	unsigned long pc = regs->cp0_epc;

135 136 137
	if (!task)
		task = current;

138
	if (raw_show_trace || !__kernel_text_address(pc)) {
139
		show_raw_backtrace(sp);
140 141 142
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
143
	do {
144
		print_ip_sym(pc);
145
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
146
	} while (pc);
147 148 149
	printk("\n");
}

L
Linus Torvalds 已提交
150 151 152 153
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
154 155
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
156 157 158 159
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
160
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
			printk("\n       ");
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
181
	show_backtrace(task, regs);
182 183 184 185 186 187 188 189 190 191 192 193 194 195
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
196 197 198 199 200
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
201 202 203 204 205
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
206 207 208 209 210 211 212
}

/*
 * The architecture-independent dump_stack generator
 */
void dump_stack(void)
{
F
Franck Bui-Huu 已提交
213
	struct pt_regs regs;
L
Linus Torvalds 已提交
214

F
Franck Bui-Huu 已提交
215 216
	prepare_frametrace(&regs);
	show_backtrace(current, &regs);
L
Linus Torvalds 已提交
217 218 219 220
}

EXPORT_SYMBOL(dump_stack);

221
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
222 223
{
	long i;
224
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
225 226 227

	printk("\nCode:");

228 229
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
230 231
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
232
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
233 234 235
			printk(" (Bad address in epc)\n");
			break;
		}
236
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
237 238 239
	}
}

R
Ralf Baechle 已提交
240
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

	printk("Cpu %d\n", smp_processor_id());

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

266 267 268
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
269 270 271 272 273 274
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
275 276
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
277
	printk("    %s\n", print_tainted());
278 279
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
280 281 282

	printk("Status: %08x    ", (uint32_t) regs->cp0_status);

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
	} else {
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
323 324 325 326 327 328 329 330 331
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

332 333
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
334 335
}

R
Ralf Baechle 已提交
336 337 338 339 340 341 342 343
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
344
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
345
{
346 347
	const int field = 2 * sizeof(unsigned long);

R
Ralf Baechle 已提交
348
	__show_regs(regs);
L
Linus Torvalds 已提交
349
	print_modules();
350 351 352 353 354 355 356 357 358 359 360
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

361
	show_stacktrace(current, regs);
362
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
363 364 365
	printk("\n");
}

D
David Daney 已提交
366 367 368 369 370
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
371
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
372

D
David Daney 已提交
373
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
374 375
{
	static int die_counter;
376
	int sig = SIGSEGV;
377
#ifdef CONFIG_MIPS_MT_SMTC
378
	unsigned long dvpret;
379
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
380

381 382
	oops_enter();

383 384
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
		sig = 0;
385

L
Linus Torvalds 已提交
386
	console_verbose();
W
Wu Zhangjin 已提交
387
	raw_spin_lock_irq(&die_lock);
388 389 390
#ifdef CONFIG_MIPS_MT_SMTC
	dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
391 392 393 394
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
395

396
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
397
	show_registers(regs);
398
	add_taint(TAINT_DIE);
W
Wu Zhangjin 已提交
399
	raw_spin_unlock_irq(&die_lock);
400

401 402
	oops_exit();

403 404 405 406
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
407
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
408 409 410 411
		ssleep(5);
		panic("Fatal exception");
	}

412
	do_exit(sig);
L
Linus Torvalds 已提交
413 414
}

415 416
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
417

418 419 420
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;

	/* XXX For now.  Fixme, this searches the wrong table ...  */
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
448
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468

	switch (action) {
	case MIPS_BE_DISCARD:
		return;
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
			return;
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
D
David Daney 已提交
469
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
470 471 472
	    == NOTIFY_STOP)
		return;

L
Linus Torvalds 已提交
473 474 475 476 477
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
}

/*
478
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
479 480 481 482 483 484 485 486
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
487
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
488 489 490
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
491
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
492
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
493 494 495 496 497

/*
 * The ll_bit is cleared by r*_switch.S
 */

498 499
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
500

501
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
502
{
R
Ralf Baechle 已提交
503
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
504 505 506 507 508 509 510 511 512 513 514 515
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
516 517
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
518

519 520 521 522
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
523 524 525 526 527 528 529 530 531 532 533 534 535 536

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

537
	return 0;
L
Linus Torvalds 已提交
538 539
}

540
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
541
{
R
Ralf Baechle 已提交
542 543
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
544 545 546 547 548 549 550 551 552 553 554 555
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
556 557
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
558 559
	reg = (opcode & RT) >> 16;

560 561
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
562 563 564 565 566 567

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
568
		return 0;
L
Linus Torvalds 已提交
569 570 571 572
	}

	preempt_enable();

573 574
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
575 576 577

	regs->regs[reg] = 1;

578
	return 0;
L
Linus Torvalds 已提交
579 580 581 582 583 584 585 586 587
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
588
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
589
{
590 591
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
592
				1, regs, 0);
593
		return simulate_ll(regs, opcode);
594 595 596
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
597
				1, regs, 0);
598
		return simulate_sc(regs, opcode);
599
	}
L
Linus Torvalds 已提交
600

601
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
602 603
}

R
Ralf Baechle 已提交
604 605
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
606
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
607
 */
608
static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
R
Ralf Baechle 已提交
609
{
A
Al Viro 已提交
610
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
611 612 613 614

	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
615
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
616
				1, regs, 0);
R
Ralf Baechle 已提交
617
		switch (rd) {
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
		case 0:		/* CPU number */
			regs->regs[rt] = smp_processor_id();
			return 0;
		case 1:		/* SYNCI length */
			regs->regs[rt] = min(current_cpu_data.dcache.linesz,
					     current_cpu_data.icache.linesz);
			return 0;
		case 2:		/* Read count register */
			regs->regs[rt] = read_c0_count();
			return 0;
		case 3:		/* Count register resolution */
			switch (current_cpu_data.cputype) {
			case CPU_20KC:
			case CPU_25KF:
				regs->regs[rt] = 1;
				break;
R
Ralf Baechle 已提交
634
			default:
635 636 637 638 639 640 641 642
				regs->regs[rt] = 2;
			}
			return 0;
		case 29:
			regs->regs[rt] = ti->tp_value;
			return 0;
		default:
			return -1;
R
Ralf Baechle 已提交
643 644 645
		}
	}

D
Daniel Jacobowitz 已提交
646
	/* Not ours.  */
647 648
	return -1;
}
649

650 651
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
652 653
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
654
				1, regs, 0);
655
		return 0;
656
	}
657 658

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
659 660
}

L
Linus Torvalds 已提交
661 662 663 664
asmlinkage void do_ov(struct pt_regs *regs)
{
	siginfo_t info;

665 666
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
667 668 669
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
670
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
671 672 673
	force_sig_info(SIGFPE, &info, current);
}

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
static int process_fpemu_return(int sig, void __user *fault_addr)
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

L
Linus Torvalds 已提交
698 699 700 701 702
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
703
	siginfo_t info = {0};
704

D
David Daney 已提交
705
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
706 707
	    == NOTIFY_STOP)
		return;
708 709
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
710 711
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
712
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
713 714

		/*
715
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
716 717 718 719 720 721 722 723
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
724
		/* Ensure 'resume' not overwrite saved fp context again. */
725
		lose_fpu(1);
L
Linus Torvalds 已提交
726 727

		/* Run the emulator */
728 729
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
730 731 732 733 734

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
735
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
736 737

		/* Restore the hardware register state */
738
		own_fpu(1);	/* Using the FPU again.  */
L
Linus Torvalds 已提交
739 740

		/* If something went wrong, signal */
741
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
742 743

		return;
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
L
Linus Torvalds 已提交
760 761
}

762 763
static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
	const char *str)
L
Linus Torvalds 已提交
764 765
{
	siginfo_t info;
766
	char b[40];
L
Linus Torvalds 已提交
767

768
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
769
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
770 771 772
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

D
David Daney 已提交
773
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
774 775
		return;

L
Linus Torvalds 已提交
776
	/*
777 778 779
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
780 781
	 * But should we continue the brokenness???  --macro
	 */
782 783 784 785 786 787
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
788 789 790 791 792
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
793
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
794 795
		force_sig_info(SIGFPE, &info, current);
		break;
796
	case BRK_BUG:
797 798
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
799
		break;
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
	case BRK_MEMU:
		/*
		 * Address errors may be deliberately induced by the FPU
		 * emulator to retake control of the CPU after executing the
		 * instruction in the delay slot of an emulated branch.
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
815
	default:
816 817
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
818 819
		force_sig(SIGTRAP, current);
	}
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;

	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
		goto out_sigsegv;

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode >= (1 << 10))
		bcode >>= 10;

D
David Daney 已提交
839 840 841 842 843 844
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
D
David Daney 已提交
845
		if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
D
David Daney 已提交
846 847 848 849
			return;
		else
			break;
	case BRK_KPROBE_SSTEPBP:
D
David Daney 已提交
850
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
D
David Daney 已提交
851 852 853 854 855 856 857
			return;
		else
			break;
	default:
		break;
	}

858
	do_trap_or_bp(regs, bcode, "Break");
859
	return;
860 861 862

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
863 864 865 866 867 868
}

asmlinkage void do_tr(struct pt_regs *regs)
{
	unsigned int opcode, tcode = 0;

869
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
870
		goto out_sigsegv;
L
Linus Torvalds 已提交
871 872 873 874 875

	/* Immediate versions don't provide a code.  */
	if (!(opcode & OPCODE))
		tcode = ((opcode >> 6) & ((1 << 10) - 1));

876
	do_trap_or_bp(regs, tcode, "Trap");
877
	return;
878 879 880

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
881 882 883 884
}

asmlinkage void do_ri(struct pt_regs *regs)
{
885 886 887 888
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
889

D
David Daney 已提交
890
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
891 892 893
	    == NOTIFY_STOP)
		return;

894
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
895

896
	if (unlikely(compute_return_epc(regs) < 0))
R
Ralf Baechle 已提交
897 898
		return;

899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
	if (unlikely(get_user(opcode, epc) < 0))
		status = SIGSEGV;

	if (!cpu_has_llsc && status < 0)
		status = simulate_llsc(regs, opcode);

	if (status < 0)
		status = simulate_rdhwr(regs, opcode);

	if (status < 0)
		status = simulate_sync(regs, opcode);

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
		force_sig(status, current);
	}
L
Linus Torvalds 已提交
918 919
}

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

938 939 940 941
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
942
			set_cpus_allowed_ptr(current, &tmask);
943
			set_thread_flag(TIF_FPUBOUND);
944 945 946 947 948
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
        void *data)
{
	struct pt_regs *regs = data;

	switch (action) {
	default:
		die_if_kernel("Unhandled kernel unaligned access or invalid "
			      "instruction", regs);
		/* Fall through  */

	case CU2_EXCEPTION:
		force_sig(SIGILL, current);
	}

	return NOTIFY_OK;
}

L
Linus Torvalds 已提交
982 983
asmlinkage void do_cpu(struct pt_regs *regs)
{
984 985 986
	unsigned int __user *epc;
	unsigned long old_epc;
	unsigned int opcode;
L
Linus Torvalds 已提交
987
	unsigned int cpid;
988
	int status;
989
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
990

991 992
	die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
993 994 995 996
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

	switch (cpid) {
	case 0:
997 998 999 1000
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1001

1002
		if (unlikely(compute_return_epc(regs) < 0))
L
Linus Torvalds 已提交
1003
			return;
R
Ralf Baechle 已提交
1004

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;

		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr(regs, opcode);

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
			force_sig(status, current);
		}

		return;
L
Linus Torvalds 已提交
1023 1024

	case 1:
1025 1026 1027
		if (used_math())	/* Using the FPU again.  */
			own_fpu(1);
		else {			/* First time FPU user.  */
L
Linus Torvalds 已提交
1028 1029 1030 1031
			init_fpu();
			set_used_math();
		}

1032
		if (!raw_cpu_has_fpu) {
1033
			int sig;
1034
			void __user *fault_addr = NULL;
1035
			sig = fpu_emulator_cop1Handler(regs,
1036 1037 1038
						       &current->thread.fpu,
						       0, &fault_addr);
			if (!process_fpemu_return(sig, fault_addr))
1039
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044
		}

		return;

	case 2:
R
Ralf Baechle 已提交
1045
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1046
		return;
R
Ralf Baechle 已提交
1047

L
Linus Torvalds 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	case 3:
		break;
	}

	force_sig(SIGILL, current);
}

asmlinkage void do_mdmx(struct pt_regs *regs)
{
	force_sig(SIGILL, current);
}

1060 1061 1062
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1063 1064
asmlinkage void do_watch(struct pt_regs *regs)
{
1065 1066
	u32 cause;

L
Linus Torvalds 已提交
1067
	/*
1068 1069
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1070
	 */
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1082
		local_irq_enable();
1083
		force_sig(SIGTRAP, current);
1084
	} else {
1085
		mips_clear_watch_registers();
1086 1087
		local_irq_enable();
	}
L
Linus Torvalds 已提交
1088 1089 1090 1091
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1092 1093 1094
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;

L
Linus Torvalds 已提交
1095
	show_regs(regs);
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106

	if (multi_match) {
		printk("Index   : %0x\n", read_c0_index());
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

1107
	show_code((unsigned int __user *) regs->cp0_epc);
1108

L
Linus Torvalds 已提交
1109 1110 1111 1112 1113 1114
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1115
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1116 1117
}

R
Ralf Baechle 已提交
1118 1119
asmlinkage void do_mt(struct pt_regs *regs)
{
1120 1121 1122 1123 1124 1125
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1126
		printk(KERN_DEBUG "Thread Underflow\n");
1127 1128
		break;
	case 1:
1129
		printk(KERN_DEBUG "Thread Overflow\n");
1130 1131
		break;
	case 2:
1132
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1133 1134
		break;
	case 3:
1135
		printk(KERN_DEBUG "Gating Storage Exception\n");
1136 1137
		break;
	case 4:
1138
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1139 1140
		break;
	case 5:
M
Masanari Iida 已提交
1141
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1142 1143
		break;
	default:
1144
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1145 1146 1147
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1148 1149 1150 1151 1152 1153
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1154 1155 1156
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1157
		panic("Unexpected DSP exception");
1158 1159 1160 1161

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
	 * Game over - no way to handle this if it ever occurs.  Most probably
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1189 1190 1191 1192 1193 1194
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1195
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1196
	case CPU_24K:
1197
	case CPU_34K:
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
	case CPU_74K:
	case CPU_1004K:
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1254
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1255
	case CPU_5KE:
1256
	case CPU_LOONGSON1:
1257 1258 1259 1260 1261
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
	printk("Error bits: %s%s%s%s%s%s%s\n",
	       reg_val & (1<<29) ? "ED " : "",
	       reg_val & (1<<28) ? "ET " : "",
	       reg_val & (1<<26) ? "EE " : "",
	       reg_val & (1<<25) ? "EB " : "",
	       reg_val & (1<<24) ? "EI " : "",
	       reg_val & (1<<23) ? "E1 " : "",
	       reg_val & (1<<22) ? "E0 " : "");
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1299
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned long depc, old_epc;
	unsigned int debug;

1320
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1321 1322
	depc = read_c0_depc();
	debug = read_c0_debug();
1323
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
		regs->cp0_epc = depc;
		__compute_return_epc(regs);
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1341
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1342 1343 1344 1345 1346 1347
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1348
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1349
 */
K
Kevin Cernekee 已提交
1350 1351 1352 1353 1354 1355 1356
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1357
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1358
{
K
Kevin Cernekee 已提交
1359
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1360
	bust_spinlocks(1);
L
Linus Torvalds 已提交
1361 1362 1363 1364
	printk("NMI taken!!!!\n");
	die("NMI", regs);
}

1365 1366 1367
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1368
unsigned long exception_handlers[32];
1369
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1370

1371
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1372 1373 1374 1375 1376 1377
{
	unsigned long handler = (unsigned long) addr;
	unsigned long old_handler = exception_handlers[n];

	exception_handlers[n] = handler;
	if (n == 0 && cpu_has_divec) {
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
		unsigned long jump_mask = ~((1 << 28) - 1);
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1390 1391 1392 1393
	}
	return (void *)old_handler;
}

1394 1395 1396 1397 1398 1399
static asmlinkage void do_default_vi(void)
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1400
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1401 1402 1403
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1404
	int srssets = current_cpu_data.srsets;
1405 1406 1407
	u32 *w;
	unsigned char *b;

1408
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1409 1410 1411 1412

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1413
	} else
1414 1415 1416 1417 1418
		handler = (unsigned long) addr;
	vi_handlers[n] = (unsigned long) addr;

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1419
	if (srs >= srssets)
1420 1421 1422 1423
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1424
			board_bind_eic_interrupt(n, srs);
1425
	} else if (cpu_has_vint) {
1426
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1427
		if (srssets > 1)
1428
			change_c0_srsmap(0xf << n*4, srs << n*4);
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
		 * that does normal register saving and a standard interrupt exit
		 */

		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1439 1440 1441
		extern char rollback_except_vec_vi;
		char *vec_start = (cpu_wait == r4k_wait) ?
			&rollback_except_vec_vi : &except_vec_vi;
1442 1443 1444 1445 1446 1447 1448
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
1449
		const int mori_offset = &except_vec_vi_mori - vec_start;
1450
#endif /* CONFIG_MIPS_MT_SMTC */
1451 1452 1453
		const int handler_len = &except_vec_vi_end - vec_start;
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1454 1455 1456 1457 1458 1459

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1460
			panic("VECTORSPACING too small");
1461 1462
		}

1463
		memcpy(b, vec_start, handler_len);
1464
#ifdef CONFIG_MIPS_MT_SMTC
1465 1466
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1467 1468 1469
		w = (u32 *)(b + mori_offset);
		*w = (*w & 0xffff0000) | (0x100 << n);
#endif /* CONFIG_MIPS_MT_SMTC */
1470 1471 1472 1473
		w = (u32 *)(b + lui_offset);
		*w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
		w = (u32 *)(b + ori_offset);
		*w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
1474 1475
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	}
	else {
		/*
		 * In other cases jump directly to the interrupt handler
		 *
		 * It is the handlers responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret"
		 */
		w = (u32 *)b;
		*w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
		*w = 0;
1487 1488
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1489
	}
1490

L
Linus Torvalds 已提交
1491 1492 1493
	return (void *)old_handler;
}

1494
void *set_vi_handler(int n, vi_handler_t addr)
1495
{
R
Ralf Baechle 已提交
1496
	return set_vi_srs_handler(n, addr, 0);
1497
}
1498

L
Linus Torvalds 已提交
1499
extern void tlb_init(void);
1500
extern void flush_tlb_handlers(void);
L
Linus Torvalds 已提交
1501

1502 1503 1504 1505
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1506
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1507
int cp0_compare_irq_shift;
1508 1509 1510 1511 1512 1513 1514

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
static int __cpuinitdata noulri;

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1526
void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
L
Linus Torvalds 已提交
1527 1528 1529
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1530
	unsigned int hwrena = cpu_hwrena_impl_bits;
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1545 1546 1547 1548 1549 1550 1551

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1552
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1553 1554 1555 1556
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
		status_set |= ST0_XX;
1557 1558 1559
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1560
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1561 1562
			 status_set);

1563 1564
	if (cpu_has_mips_r2)
		hwrena |= 0x0000000f;
1565

1566 1567
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
1568

1569 1570
	if (hwrena)
		write_c0_hwrena(hwrena);
1571

1572 1573 1574 1575
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1576
	if (cpu_has_veic || cpu_has_vint) {
1577
		unsigned long sr = set_c0_status(ST0_BEV);
1578
		write_c0_ebase(ebase);
1579
		write_c0_status(sr);
1580
		/* Setting vector spacing enables EI/VI mode  */
1581
		change_c0_intctl(0x3e0, VECTORSPACING);
1582
	}
R
Ralf Baechle 已提交
1583 1584 1585 1586 1587 1588 1589 1590
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1591 1592 1593 1594 1595 1596 1597 1598

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1599 1600 1601
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
1602
		if (cp0_perfcount_irq == cp0_compare_irq)
1603
			cp0_perfcount_irq = -1;
1604 1605
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
1606
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
1607
		cp0_perfcount_irq = -1;
1608 1609
	}

1610 1611 1612
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1613

1614 1615
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
1616 1617 1618 1619 1620 1621

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1622 1623 1624
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
1625 1626 1627
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
1628 1629
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1630 1631 1632 1633 1634 1635 1636
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1637 1638
	}
#endif /* CONFIG_MIPS_MT_SMTC */
1639
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
1640 1641
}

1642
/* Install CPU exception handler */
1643
void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
1644 1645
{
	memcpy((void *)(ebase + offset), addr, size);
1646
	local_flush_icache_range(ebase + offset, ebase + offset + size);
1647 1648
}

1649
static char panic_null_cerr[] __cpuinitdata =
1650 1651
	"Trying to set NULL cache error exception handler";

1652 1653 1654 1655 1656
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
1657 1658
void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
	unsigned long size)
1659
{
1660
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
1661

1662 1663 1664
	if (!addr)
		panic(panic_null_cerr);

1665 1666 1667
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1668 1669 1670 1671 1672 1673 1674 1675 1676
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1677 1678 1679 1680 1681
void __init trap_init(void)
{
	extern char except_vec3_generic, except_vec3_r4000;
	extern char except_vec4;
	unsigned long i;
1682 1683 1684 1685
	int rollback;

	check_wait();
	rollback = (cpu_wait == r4k_wait);
L
Linus Torvalds 已提交
1686

1687 1688 1689 1690 1691
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
		return;	/* Already done */
#endif

1692 1693 1694 1695 1696
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
1697
		ebase = CKSEG0;
1698 1699 1700
		if (cpu_has_mips_r2)
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
1701

K
Kevin Cernekee 已提交
1702 1703
	if (board_ebase_setup)
		board_ebase_setup();
1704
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
1705 1706 1707 1708 1709 1710

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
1711
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
1723
	if (cpu_has_ejtag && board_ejtag_handler_setup)
1724
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
1725 1726 1727 1728 1729 1730 1731 1732

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
1733
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
1734
	 */
1735 1736 1737
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
1738
			set_vi_handler(i, NULL);
1739 1740 1741
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

1757
	set_except_vector(0, rollback ? rollback_handle_int : handle_int);
L
Linus Torvalds 已提交
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
1770 1771 1772
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
1773 1774 1775 1776
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

1777 1778
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
		 * written yet.  Well, anyway there is no R6000 machine on the
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

1791 1792 1793 1794

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

1795 1796 1797 1798 1799 1800 1801 1802
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
1803 1804 1805
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

1806
	set_except_vector(26, handle_dsp);
1807

1808 1809 1810
	if (board_cache_error_setup)
		board_cache_error_setup();

1811 1812
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
1813
		memcpy((void *)(ebase + 0x180), &except_vec3_r4000, 0x100);
1814
	else if (cpu_has_4kex)
1815
		memcpy((void *)(ebase + 0x180), &except_vec3_generic, 0x80);
1816
	else
1817
		memcpy((void *)(ebase + 0x080), &except_vec3_generic, 0x80);
1818

1819
	local_flush_icache_range(ebase, ebase + 0x400);
1820
	flush_tlb_handlers();
1821 1822

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
1823

1824
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
1825
}