pci.h 13.6 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4
#include "qemu-common.h"
5
#include "qobject.h"
A
aliguori 已提交
6

P
Paul Brook 已提交
7 8
#include "qdev.h"

P
pbrook 已提交
9 10 11 12 13
/* PCI includes legacy ISA access.  */
#include "isa.h"

/* PCI bus */

14 15 16
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
17
#define PCI_FUNC_MAX            8
18

19 20
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
21

22
/* QEMU-specific Vendor and Device ID definitions */
23

24 25
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
26
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
27

28
/* Hitachi (0x1054) */
29
#define PCI_VENDOR_ID_HITACHI            0x1054
30
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
31

32
/* Apple (0x106b) */
33 34 35 36
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
37
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
38

39 40
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
41

42 43
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
44

45 46
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
47

48
/* QEMU/Bochs VGA (0x1234) */
49 50 51
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

52
/* VMWare (0x15ad) */
53 54 55 56 57 58 59
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
60
/* Intel (0x8086) */
61
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
62
#define PCI_DEVICE_ID_INTEL_82557        0x1229
63

64
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
65 66 67 68 69 70 71
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
72
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
73

74
#define FMT_PCIBUS                      PRIx64
75

P
pbrook 已提交
76 77 78 79 80
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
81
                                pcibus_t addr, pcibus_t size, int type);
82
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
83 84

typedef struct PCIIORegion {
85 86 87
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
88
    pcibus_t filtered_size;
P
pbrook 已提交
89 90 91 92 93 94 95
    uint8_t type;
    PCIMapIORegionFunc *map_func;
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

I
Isaku Yamahata 已提交
96 97 98
#include "pci_regs.h"

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
99
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
100

101 102 103 104
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
I
Isaku Yamahata 已提交
105 106
/* Size of the standart PCIe config space: 4KB */
#define PCIE_CONFIG_SPACE_SIZE  0x1000
107

108 109
#define PCI_NUM_PINS 4 /* A-D */

110 111 112
/* Bits in cap_present field. */
enum {
    QEMU_PCI_CAP_MSIX = 0x1,
I
Isaku Yamahata 已提交
113
    QEMU_PCI_CAP_EXPRESS = 0x2,
114 115 116 117

    /* multifunction capable device */
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        2
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
118 119
};

P
pbrook 已提交
120
struct PCIDevice {
P
Paul Brook 已提交
121
    DeviceState qdev;
P
pbrook 已提交
122
    /* PCI config space */
I
Isaku Yamahata 已提交
123
    uint8_t *config;
124

125 126
    /* Used to enable config checks on load. Note that writeable bits are
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
127
    uint8_t *cmask;
128

129
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
130
    uint8_t *wmask;
P
pbrook 已提交
131

132 133 134
    /* Used to implement RW1C(Write 1 to Clear) bytes */
    uint8_t *w1cmask;

135
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
136
    uint8_t *used;
137

P
pbrook 已提交
138 139
    /* the following fields are read only */
    PCIBus *bus;
140
    uint32_t devfn;
P
pbrook 已提交
141 142 143 144 145 146 147 148 149 150 151
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
152
    uint8_t irq_state;
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
    int msix_mmio_index;
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
171 172
    /* Version id needed for VMState */
    int32_t version_id;
173 174

    /* Location of option rom */
175
    char *romfile;
176
    ram_addr_t rom_offset;
177
    uint32_t rom_bar;
P
pbrook 已提交
178 179 180 181 182 183 184
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

185
void pci_register_bar(PCIDevice *pci_dev, int region_num,
186
                            pcibus_t size, uint8_t type,
P
pbrook 已提交
187 188
                            PCIMapIORegionFunc *map_func);

189 190
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size);
191 192 193 194 195 196 197 198

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
199 200 201 202 203 204 205
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);

206
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
207
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
208
typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev, int state);
209 210 211 212 213
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
                         const char *name, int devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
214
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
P
Paul Brook 已提交
215 216
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
217
                         void *irq_opaque, int devfn_min, int nirq);
P
pbrook 已提交
218

B
Blue Swirl 已提交
219 220
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);

221 222
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
223 224
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
225
int pci_bus_num(PCIBus *s);
226
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
227
PCIBus *pci_find_root_bus(int domain);
228
int pci_find_domain(const PCIBus *bus);
229 230
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
231
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
232

233 234
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
                      unsigned int *slotp, unsigned int *funcp);
235 236
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
237

238 239
void do_pci_info_print(Monitor *mon, const QObject *data);
void do_pci_info(Monitor *mon, QObject **ret_data);
240
void pci_bridge_update_mappings(PCIBus *b);
P
pbrook 已提交
241

242 243 244 245 246 247 248
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
249
pci_get_byte(const uint8_t *config)
250 251 252 253
{
    return *config;
}

254 255 256 257 258 259 260
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
261
pci_get_word(const uint8_t *config)
262
{
263
    return le16_to_cpupu((const uint16_t *)config);
264 265 266 267 268 269 270 271 272
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
273
pci_get_long(const uint8_t *config)
274
{
275
    return le32_to_cpupu((const uint32_t *)config);
276 277
}

278 279 280 281 282 283 284
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
285
pci_get_quad(const uint8_t *config)
286
{
287
    return le64_to_cpup((const uint64_t *)config);
288 289
}

290 291 292
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
293
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
294 295 296 297 298
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
299
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
300 301
}

I
Izik Eidus 已提交
302 303 304 305 306 307
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

308 309 310
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
311
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
312 313
}

I
Izik Eidus 已提交
314 315 316 317 318 319 320 321 322 323 324 325
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
/*
 * helper functions to do bit mask operation on configuration space.
 * Just to set bit, use test-and-set and discard returned value.
 * Just to clear bit, use test-and-clear and discard returned value.
 * NOTE: They aren't atomic.
 */
static inline uint8_t
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val & ~mask);
    return val & mask;
}

static inline uint8_t
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val | mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val & ~mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val | mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val & ~mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val | mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val & ~mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val | mask);
    return val & mask;
}

396
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
397 398 399
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
400
    PCIUnregisterFunc *exit;
401 402
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
I
Isaku Yamahata 已提交
403

404 405 406 407 408 409
    /*
     * pci-to-pci bridge or normal device.
     * This doesn't mean pci host switch.
     * When card bus bridge is supported, this would be enhanced.
     */
    int is_bridge;
410

I
Isaku Yamahata 已提交
411
    /* pcie stuff */
412
    int is_express;   /* is this device pci express? */
413 414 415

    /* rom bar */
    const char *romfile;
416 417 418 419
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
420

421 422 423 424 425
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name);
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name);
426
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
427 428
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);

429
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
430 431 432 433
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

434
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
435 436 437 438
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
/* These are not pci specific. Should move into a separate header.
 * Only pci.c uses them, so keep them here for now.
 */

/* Get last byte of a range from offset + length.
 * Undefined for ranges that wrap around 0. */
static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
{
    return offset + len - 1;
}

/* Check whether a given range covers a given byte. */
static inline int range_covers_byte(uint64_t offset, uint64_t len,
                                    uint64_t byte)
{
    return offset <= byte && byte <= range_get_last(offset, len);
}

/* Check whether 2 given ranges overlap.
 * Undefined if ranges that wrap around 0. */
static inline int ranges_overlap(uint64_t first1, uint64_t len1,
                                 uint64_t first2, uint64_t len2)
{
    uint64_t last1 = range_get_last(first1, len1);
    uint64_t last2 = range_get_last(first2, len2);

    return !(last2 < first1 || last1 < first2);
}

P
pbrook 已提交
468
#endif