sun4m.c 46.0 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Peter Maydell 已提交
24
#include "qemu/osdep.h"
25
#include "qemu/units.h"
26
#include "qapi/error.h"
27 28
#include "qemu-common.h"
#include "cpu.h"
29
#include "hw/sysbus.h"
30
#include "qemu/error-report.h"
31
#include "qemu/timer.h"
32
#include "hw/sparc/sun4m_iommu.h"
P
Paolo Bonzini 已提交
33 34 35
#include "hw/timer/m48t59.h"
#include "hw/sparc/sparc32_dma.h"
#include "hw/block/fdc.h"
36
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
37
#include "net/net.h"
38
#include "hw/boards.h"
P
Paolo Bonzini 已提交
39 40
#include "hw/scsi/esp.h"
#include "hw/isa/isa.h"
41
#include "hw/nvram/sun_nvram.h"
42
#include "hw/nvram/chrp_nvram.h"
P
Paolo Bonzini 已提交
43 44
#include "hw/nvram/fw_cfg.h"
#include "hw/char/escc.h"
45 46
#include "hw/empty_slot.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
47
#include "elf.h"
48
#include "trace.h"
49

50 51 52 53
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
54 55
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
56 57 58 59 60 61 62 63 64 65
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

66
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
67
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
68
#define INITRD_LOAD_ADDR     0x00800000
69
#define PROM_SIZE_MAX        (1 * MiB)
B
blueswir1 已提交
70
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
71
#define PROM_FILENAME        "openbios-sparc32"
72
#define CFG_ADDR             0xd00000510ULL
73
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
74 75
#define FW_CFG_SUN4M_WIDTH   (FW_CFG_ARCH_LOCAL + 0x01)
#define FW_CFG_SUN4M_HEIGHT  (FW_CFG_ARCH_LOCAL + 0x02)
76

B
bellard 已提交
77
#define MAX_CPUS 16
78
#define MAX_PILS 16
79
#define MAX_VSIMMS 4
80

81 82
#define ESCC_CLOCK 4915200

83
struct sun4m_hwdef {
A
Avi Kivity 已提交
84 85 86 87 88 89
    hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
    hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
    hwaddr serial_base, fd_base;
    hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
    hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    hwaddr bpp_base, dbri_base, sx_base;
90
    struct {
A
Avi Kivity 已提交
91
        hwaddr reg_base, vram_base;
92
    } vsimm[MAX_VSIMMS];
A
Avi Kivity 已提交
93
    hwaddr ecc_base;
94
    uint64_t max_mem;
95 96 97 98
    uint32_t ecc_version;
    uint32_t iommu_version;
    uint16_t machine_id;
    uint8_t nvram_machine_id;
99 100
};

101 102
static void fw_cfg_boot_set(void *opaque, const char *boot_device,
                            Error **errp)
B
blueswir1 已提交
103
{
104
    fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
105 106
}

107
static void nvram_init(Nvram *nvram, uint8_t *macaddr,
108 109
                       const char *cmdline, const char *boot_devices,
                       ram_addr_t RAM_size, uint32_t kernel_size,
B
blueswir1 已提交
110
                       int width, int height, int depth,
111
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
112
{
B
blueswir1 已提交
113
    unsigned int i;
114
    int sysp_end;
B
blueswir1 已提交
115
    uint8_t image[0x1ff0];
116
    NvramClass *k = NVRAM_GET_CLASS(nvram);
B
blueswir1 已提交
117 118

    memset(image, '\0', sizeof(image));
B
bellard 已提交
119

120 121
    /* OpenBIOS nvram variables partition */
    sysp_end = chrp_nvram_create_system_partition(image, 0);
B
bellard 已提交
122

123 124
    /* Free space partition */
    chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
B
blueswir1 已提交
125

126 127
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
128

129 130 131
    for (i = 0; i < sizeof(image); i++) {
        (k->write)(nvram, i, image[i]);
    }
B
bellard 已提交
132 133
}

A
Andreas Färber 已提交
134
void cpu_check_irqs(CPUSPARCState *env)
B
blueswir1 已提交
135
{
136 137
    CPUState *cs;

138 139 140
    /* We should be holding the BQL before we mess with IRQs */
    g_assert(qemu_mutex_iothread_locked());

B
blueswir1 已提交
141 142 143 144 145 146 147 148 149
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
150
                if (old_interrupt != env->interrupt_index) {
151
                    cs = CPU(sparc_env_get_cpu(env));
152
                    trace_sun4m_cpu_interrupt(i);
153
                    cpu_interrupt(cs, CPU_INTERRUPT_HARD);
154
                }
B
blueswir1 已提交
155 156 157 158
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
159
        cs = CPU(sparc_env_get_cpu(env));
160
        trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
B
blueswir1 已提交
161
        env->interrupt_index = 0;
162
        cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
B
blueswir1 已提交
163 164 165
    }
}

166
static void cpu_kick_irq(SPARCCPU *cpu)
167
{
168
    CPUSPARCState *env = &cpu->env;
169
    CPUState *cs = CPU(cpu);
170

171
    cs->halted = 0;
172
    cpu_check_irqs(env);
173
    qemu_cpu_kick(cs);
174 175
}

176 177
static void cpu_set_irq(void *opaque, int irq, int level)
{
178 179
    SPARCCPU *cpu = opaque;
    CPUSPARCState *env = &cpu->env;
180 181

    if (level) {
182
        trace_sun4m_cpu_set_irq_raise(irq);
B
blueswir1 已提交
183
        env->pil_in |= 1 << irq;
184
        cpu_kick_irq(cpu);
185
    } else {
186
        trace_sun4m_cpu_set_irq_lower(irq);
B
blueswir1 已提交
187 188
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
189 190 191 192 193 194 195
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
196 197
static void main_cpu_reset(void *opaque)
{
198
    SPARCCPU *cpu = opaque;
199
    CPUState *cs = CPU(cpu);
200

201 202
    cpu_reset(cs);
    cs->halted = 0;
203 204 205 206
}

static void secondary_cpu_reset(void *opaque)
{
207
    SPARCCPU *cpu = opaque;
208
    CPUState *cs = CPU(cpu);
209

210 211
    cpu_reset(cs);
    cs->halted = 1;
B
bellard 已提交
212 213
}

B
blueswir1 已提交
214 215
static void cpu_halt_signal(void *opaque, int irq, int level)
{
216 217
    if (level && current_cpu) {
        cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
218
    }
B
blueswir1 已提交
219 220
}

221 222 223 224 225
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return addr - 0xf0000000ULL;
}

226
static unsigned long sun4m_load_kernel(const char *kernel_filename,
227
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
228
                                       ram_addr_t RAM_size)
229 230 231 232
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
233
    uint8_t *ptr;
234 235 236 237 238

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
239 240 241 242 243 244 245
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
246
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
247
                               NULL, NULL, NULL, 1, EM_SPARC, 0, 0);
248
        if (kernel_size < 0)
249
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
250 251
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
252
        if (kernel_size < 0)
253 254 255
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
256
        if (kernel_size < 0) {
257
            error_report("could not load kernel '%s'", kernel_filename);
258 259 260 261 262 263
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
264 265 266
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
267
            if (initrd_size < 0) {
268 269
                error_report("could not load initial ram disk '%s'",
                             initrd_filename);
270 271 272 273 274
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
275 276
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i, 24);
                if (ptr && ldl_p(ptr) == 0x48647253) { /* HdrS */
277 278
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
279 280 281 282 283 284 285 286
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Avi Kivity 已提交
287
static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
288 289 290 291
{
    DeviceState *dev;
    SysBusDevice *s;

292
    dev = qdev_create(NULL, TYPE_SUN4M_IOMMU);
293
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
294
    qdev_init_nofail(dev);
295
    s = SYS_BUS_DEVICE(dev);
296 297 298 299 300 301
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

302 303 304
static void *sparc32_dma_init(hwaddr dma_base,
                              hwaddr esp_base, qemu_irq espdma_irq,
                              hwaddr le_base, qemu_irq ledma_irq)
305
{
306 307 308 309 310
    DeviceState *dma;
    ESPDMADeviceState *espdma;
    LEDMADeviceState *ledma;
    SysBusESPState *esp;
    SysBusPCNetState *lance;
311

312 313 314
    dma = qdev_create(NULL, TYPE_SPARC32_DMA);
    qdev_init_nofail(dma);
    sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, dma_base);
315

316 317 318 319 320 321
    espdma = SPARC32_ESPDMA_DEVICE(object_resolve_path_component(
                                   OBJECT(dma), "espdma"));
    sysbus_connect_irq(SYS_BUS_DEVICE(espdma), 0, espdma_irq);

    esp = ESP_STATE(object_resolve_path_component(OBJECT(espdma), "esp"));
    sysbus_mmio_map(SYS_BUS_DEVICE(esp), 0, esp_base);
322
    scsi_bus_legacy_handle_cmdline(&esp->esp.bus);
323 324 325 326 327 328 329 330 331 332

    ledma = SPARC32_LEDMA_DEVICE(object_resolve_path_component(
                                 OBJECT(dma), "ledma"));
    sysbus_connect_irq(SYS_BUS_DEVICE(ledma), 0, ledma_irq);

    lance = SYSBUS_PCNET(object_resolve_path_component(
                         OBJECT(ledma), "lance"));
    sysbus_mmio_map(SYS_BUS_DEVICE(lance), 0, le_base);

    return dma;
333 334
}

A
Avi Kivity 已提交
335 336
static DeviceState *slavio_intctl_init(hwaddr addr,
                                       hwaddr addrg,
B
Blue Swirl 已提交
337
                                       qemu_irq **parent_irq)
338 339 340 341 342 343
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
344
    qdev_init_nofail(dev);
345

346
    s = SYS_BUS_DEVICE(dev);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Avi Kivity 已提交
364
static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
365 366 367 368 369 370 371 372
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
373
    qdev_init_nofail(dev);
374
    s = SYS_BUS_DEVICE(dev);
375 376 377 378
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Avi Kivity 已提交
379
        sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
380 381 382 383
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

384 385 386 387 388 389 390 391 392 393 394
static qemu_irq  slavio_system_powerdown;

static void slavio_powerdown_req(Notifier *n, void *opaque)
{
    qemu_irq_raise(slavio_system_powerdown);
}

static Notifier slavio_system_powerdown_notifier = {
    .notify = slavio_powerdown_req
};

395 396 397 398 399 400
#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Avi Kivity 已提交
401 402 403
static void slavio_misc_init(hwaddr base,
                             hwaddr aux1_base,
                             hwaddr aux2_base, qemu_irq irq,
404
                             qemu_irq fdc_tc)
405 406 407 408 409
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
410
    qdev_init_nofail(dev);
411
    s = SYS_BUS_DEVICE(dev);
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
437 438
    slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
    qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
439 440
}

A
Avi Kivity 已提交
441
static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
442 443 444 445 446 447
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
448
    qdev_init_nofail(dev);
449
    s = SYS_BUS_DEVICE(dev);
450 451 452 453 454 455 456
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Avi Kivity 已提交
457
static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
458 459 460 461 462
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
463
    qdev_init_nofail(dev);
464
    s = SYS_BUS_DEVICE(dev);
465 466 467 468 469
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

470
static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
471 472 473 474 475 476 477 478 479 480
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
M
Markus Armbruster 已提交
481
    qdev_init_nofail(dev);
482
    s = SYS_BUS_DEVICE(dev);
483 484

    /* 10/ROM : FCode ROM */
485
    sysbus_mmio_map(s, 0, addr);
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
    /* 2/STIP : Stipple */
    sysbus_mmio_map(s, 1, addr + 0x04000000ULL);
    /* 3/BLIT : Blitter */
    sysbus_mmio_map(s, 2, addr + 0x06000000ULL);
    /* 5/RSTIP : Raw Stipple */
    sysbus_mmio_map(s, 3, addr + 0x0c000000ULL);
    /* 6/RBLIT : Raw Blitter */
    sysbus_mmio_map(s, 4, addr + 0x0e000000ULL);
    /* 7/TEC : Transform Engine */
    sysbus_mmio_map(s, 5, addr + 0x00700000ULL);
    /* 8/CMAP  : DAC */
    sysbus_mmio_map(s, 6, addr + 0x00200000ULL);
    /* 9/THC : */
    if (depth == 8) {
        sysbus_mmio_map(s, 7, addr + 0x00300000ULL);
501
    } else {
502
        sysbus_mmio_map(s, 7, addr + 0x00301000ULL);
503
    }
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
    /* 11/DHC : */
    sysbus_mmio_map(s, 8, addr + 0x00240000ULL);
    /* 12/ALT : */
    sysbus_mmio_map(s, 9, addr + 0x00280000ULL);
    /* 0/DFB8 : 8-bit plane */
    sysbus_mmio_map(s, 10, addr + 0x00800000ULL);
    /* 1/DFB24 : 24bit plane */
    sysbus_mmio_map(s, 11, addr + 0x02000000ULL);
    /* 4/RDFB32: Raw framebuffer. Control plane */
    sysbus_mmio_map(s, 12, addr + 0x0a000000ULL);
    /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
    if (depth == 8) {
        sysbus_mmio_map(s, 13, addr + 0x00301000ULL);
    }

    sysbus_connect_irq(s, 0, irq);
520 521
}

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "cgthree");
    qdev_prop_set_uint32(dev, "vram-size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
    qdev_init_nofail(dev);
    s = SYS_BUS_DEVICE(dev);

    /* FCode ROM */
    sysbus_mmio_map(s, 0, addr);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x400000ULL);
    /* 8-bit plane */
    sysbus_mmio_map(s, 2, addr + 0x800000ULL);

    sysbus_connect_irq(s, 0, irq);
}

B
Blue Swirl 已提交
546
/* NCR89C100/MACIO Internal ID register */
547 548 549

#define TYPE_MACIO_ID_REGISTER "macio_idreg"

B
Blue Swirl 已提交
550 551
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Avi Kivity 已提交
552
static void idreg_init(hwaddr addr)
B
Blue Swirl 已提交
553 554 555 556
{
    DeviceState *dev;
    SysBusDevice *s;

557
    dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
M
Markus Armbruster 已提交
558
    qdev_init_nofail(dev);
559
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
560 561

    sysbus_mmio_map(s, 0, addr);
562 563
    cpu_physical_memory_write_rom(&address_space_memory,
                                  addr, idreg_data, sizeof(idreg_data));
B
Blue Swirl 已提交
564 565
}

566 567 568
#define MACIO_ID_REGISTER(obj) \
    OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)

A
Avi Kivity 已提交
569
typedef struct IDRegState {
570 571
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
572 573 574
    MemoryRegion mem;
} IDRegState;

575
static void idreg_realize(DeviceState *ds, Error **errp)
B
Blue Swirl 已提交
576
{
577 578 579 580 581 582 583 584 585 586
    IDRegState *s = MACIO_ID_REGISTER(ds);
    SysBusDevice *dev = SYS_BUS_DEVICE(ds);
    Error *local_err = NULL;

    memory_region_init_ram_nomigrate(&s->mem, OBJECT(ds), "sun4m.idreg",
                                     sizeof(idreg_data), &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }
B
Blue Swirl 已提交
587

588
    vmstate_register_ram_global(&s->mem);
A
Avi Kivity 已提交
589
    memory_region_set_readonly(&s->mem, true);
590
    sysbus_init_mmio(dev, &s->mem);
591 592
}

593 594 595 596 597 598 599
static void idreg_class_init(ObjectClass *oc, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(oc);

    dc->realize = idreg_realize;
}

600
static const TypeInfo idreg_info = {
601
    .name          = TYPE_MACIO_ID_REGISTER,
602 603
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(IDRegState),
604
    .class_init    = idreg_class_init,
B
Blue Swirl 已提交
605 606
};

607 608 609
#define TYPE_TCX_AFX "tcx_afx"
#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)

A
Avi Kivity 已提交
610
typedef struct AFXState {
611 612
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
613 614 615
    MemoryRegion mem;
} AFXState;

A
Artyom Tarasenko 已提交
616
/* SS-5 TCX AFX register */
A
Avi Kivity 已提交
617
static void afx_init(hwaddr addr)
A
Artyom Tarasenko 已提交
618 619 620 621
{
    DeviceState *dev;
    SysBusDevice *s;

622
    dev = qdev_create(NULL, TYPE_TCX_AFX);
A
Artyom Tarasenko 已提交
623
    qdev_init_nofail(dev);
624
    s = SYS_BUS_DEVICE(dev);
A
Artyom Tarasenko 已提交
625 626 627 628

    sysbus_mmio_map(s, 0, addr);
}

629
static void afx_realize(DeviceState *ds, Error **errp)
A
Artyom Tarasenko 已提交
630
{
631 632 633 634 635 636 637 638 639 640
    AFXState *s = TCX_AFX(ds);
    SysBusDevice *dev = SYS_BUS_DEVICE(ds);
    Error *local_err = NULL;

    memory_region_init_ram_nomigrate(&s->mem, OBJECT(ds), "sun4m.afx", 4,
                                     &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }
A
Artyom Tarasenko 已提交
641

642
    vmstate_register_ram_global(&s->mem);
643
    sysbus_init_mmio(dev, &s->mem);
644 645
}

646 647 648 649 650 651 652
static void afx_class_init(ObjectClass *oc, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(oc);

    dc->realize = afx_realize;
}

653
static const TypeInfo afx_info = {
654
    .name          = TYPE_TCX_AFX,
655 656
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(AFXState),
657
    .class_init    = afx_class_init,
A
Artyom Tarasenko 已提交
658 659
};

660 661 662
#define TYPE_OPENPROM "openprom"
#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)

A
Avi Kivity 已提交
663
typedef struct PROMState {
664 665
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
666 667 668
    MemoryRegion prom;
} PROMState;

B
Blue Swirl 已提交
669
/* Boot PROM (OpenBIOS) */
670 671
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
{
A
Avi Kivity 已提交
672
    hwaddr *base_addr = (hwaddr *)opaque;
673 674 675
    return addr + *base_addr - PROM_VADDR;
}

A
Avi Kivity 已提交
676
static void prom_init(hwaddr addr, const char *bios_name)
B
Blue Swirl 已提交
677 678 679 680 681 682
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

683
    dev = qdev_create(NULL, TYPE_OPENPROM);
M
Markus Armbruster 已提交
684
    qdev_init_nofail(dev);
685
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
686 687 688 689 690 691 692 693 694

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
695
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
696
                       NULL, NULL, 1, EM_SPARC, 0, 0);
B
Blue Swirl 已提交
697 698 699
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
700
        g_free(filename);
B
Blue Swirl 已提交
701 702 703 704
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
705
        error_report("could not load prom '%s'", bios_name);
B
Blue Swirl 已提交
706 707 708 709
        exit(1);
    }
}

710
static void prom_realize(DeviceState *ds, Error **errp)
B
Blue Swirl 已提交
711
{
712 713 714 715 716 717 718 719 720 721
    PROMState *s = OPENPROM(ds);
    SysBusDevice *dev = SYS_BUS_DEVICE(ds);
    Error *local_err = NULL;

    memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4m.prom",
                                     PROM_SIZE_MAX, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }
B
Blue Swirl 已提交
722

723
    vmstate_register_ram_global(&s->prom);
A
Avi Kivity 已提交
724
    memory_region_set_readonly(&s->prom, true);
725
    sysbus_init_mmio(dev, &s->prom);
B
Blue Swirl 已提交
726 727
}

728 729 730 731 732 733
static Property prom_properties[] = {
    {/* end of property list */},
};

static void prom_class_init(ObjectClass *klass, void *data)
{
734
    DeviceClass *dc = DEVICE_CLASS(klass);
735

736
    dc->props = prom_properties;
737
    dc->realize = prom_realize;
738 739
}

740
static const TypeInfo prom_info = {
741
    .name          = TYPE_OPENPROM,
742 743 744
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PROMState),
    .class_init    = prom_class_init,
B
Blue Swirl 已提交
745 746
};

747 748 749 750 751 752
#define TYPE_SUN4M_MEMORY "memory"
#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)

typedef struct RamDevice {
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
753
    MemoryRegion ram;
754
    uint64_t size;
G
Gerd Hoffmann 已提交
755 756
} RamDevice;

B
Blue Swirl 已提交
757
/* System RAM */
X
xiaoqiang zhao 已提交
758
static void ram_realize(DeviceState *dev, Error **errp)
B
Blue Swirl 已提交
759
{
760
    RamDevice *d = SUN4M_RAM(dev);
X
xiaoqiang zhao 已提交
761
    SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
762

763 764
    memory_region_allocate_system_memory(&d->ram, OBJECT(d), "sun4m.ram",
                                         d->size);
X
xiaoqiang zhao 已提交
765
    sysbus_init_mmio(sbd, &d->ram);
B
Blue Swirl 已提交
766 767
}

A
Avi Kivity 已提交
768
static void ram_init(hwaddr addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
769 770 771 772
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
773
    RamDevice *d;
B
Blue Swirl 已提交
774 775 776

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
777 778 779
        error_report("Too much memory for this machine: %" PRId64 ","
                     " maximum %" PRId64,
                     RAM_size / MiB, max_mem / MiB);
B
Blue Swirl 已提交
780 781 782
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
783
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
784

785
    d = SUN4M_RAM(dev);
G
Gerd Hoffmann 已提交
786
    d->size = RAM_size;
M
Markus Armbruster 已提交
787
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
788

B
Blue Swirl 已提交
789 790 791
    sysbus_mmio_map(s, 0, addr);
}

792 793 794 795 796 797 798
static Property ram_properties[] = {
    DEFINE_PROP_UINT64("size", RamDevice, size, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void ram_class_init(ObjectClass *klass, void *data)
{
799
    DeviceClass *dc = DEVICE_CLASS(klass);
800

X
xiaoqiang zhao 已提交
801
    dc->realize = ram_realize;
802
    dc->props = ram_properties;
803 804
}

805
static const TypeInfo ram_info = {
806
    .name          = TYPE_SUN4M_MEMORY,
807 808 809
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(RamDevice),
    .class_init    = ram_class_init,
B
Blue Swirl 已提交
810 811
};

812
static void cpu_devinit(const char *cpu_type, unsigned int id,
813
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
B
Blue Swirl 已提交
814
{
815
    CPUState *cs;
816
    SPARCCPU *cpu;
A
Andreas Färber 已提交
817
    CPUSPARCState *env;
B
Blue Swirl 已提交
818

819
    cpu = SPARC_CPU(cpu_create(cpu_type));
820
    env = &cpu->env;
B
Blue Swirl 已提交
821 822 823

    cpu_sparc_set_id(env, id);
    if (id == 0) {
824
        qemu_register_reset(main_cpu_reset, cpu);
B
Blue Swirl 已提交
825
    } else {
826
        qemu_register_reset(secondary_cpu_reset, cpu);
827 828
        cs = CPU(cpu);
        cs->halted = 1;
B
Blue Swirl 已提交
829
    }
830
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
B
Blue Swirl 已提交
831 832 833
    env->prom_addr = prom_addr;
}

B
Blue Swirl 已提交
834 835 836 837
static void dummy_fdc_tc(void *opaque, int irq, int level)
{
}

838
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
839
                          MachineState *machine)
840
{
841
    DeviceState *slavio_intctl;
B
bellard 已提交
842
    unsigned int i;
843
    void *nvram;
844
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS];
845
    qemu_irq fdc_tc;
B
blueswir1 已提交
846
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
847
    DriveInfo *fd[MAX_FD];
L
Laszlo Ersek 已提交
848
    FWCfgState *fw_cfg;
849
    unsigned int num_vsimms;
850 851
    DeviceState *dev;
    SysBusDevice *s;
852

B
bellard 已提交
853 854
    /* init CPUs */
    for(i = 0; i < smp_cpus; i++) {
855
        cpu_devinit(machine->cpu_type, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
856
    }
857 858 859 860

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

861 862

    /* set up devices */
863
    ram_init(0, machine->ram_size, hwdef->max_mem);
864 865
    /* models without ECC don't trap when missing ram is accessed */
    if (!hwdef->ecc_base) {
866
        empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size);
867
    }
B
Blue Swirl 已提交
868

B
Blue Swirl 已提交
869 870
    prom_init(hwdef->slavio_base, bios_name);

871 872
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
873
                                       cpu_irqs);
874 875

    for (i = 0; i < 32; i++) {
876
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
877 878
    }
    for (i = 0; i < MAX_CPUS; i++) {
879
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
880
    }
881

882
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
883
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
884 885
    }

A
Artyom Tarasenko 已提交
886 887 888 889
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

890
    iommu_init(hwdef->iommu_base, hwdef->iommu_version, slavio_irq[30]);
891

892 893 894 895 896 897 898 899
    if (hwdef->iommu_pad_base) {
        /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
           Software shouldn't use aliased addresses, neither should it crash
           when does. Using empty_slot instead of aliasing can help with
           debugging such accesses */
        empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
    }

900 901 902
    sparc32_dma_init(hwdef->dma_base,
                     hwdef->esp_base, slavio_irq[18],
                     hwdef->le_base, slavio_irq[16]);
903

B
blueswir1 已提交
904
    if (graphic_depth != 8 && graphic_depth != 24) {
905
        error_report("Unsupported depth: %d", graphic_depth);
B
blueswir1 已提交
906 907
        exit (1);
    }
908 909
    num_vsimms = 0;
    if (num_vsimms == 0) {
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
        if (vga_interface_type == VGA_CG3) {
            if (graphic_depth != 8) {
                error_report("Unsupported depth: %d", graphic_depth);
                exit(1);
            }

            if (!(graphic_width == 1024 && graphic_height == 768) &&
                !(graphic_width == 1152 && graphic_height == 900)) {
                error_report("Unsupported resolution: %d x %d", graphic_width,
                             graphic_height);
                exit(1);
            }

            /* sbus irq 5 */
            cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
                     graphic_width, graphic_height, graphic_depth);
        } else {
            /* If no display specified, default to TCX */
            if (graphic_depth != 8 && graphic_depth != 24) {
                error_report("Unsupported depth: %d", graphic_depth);
                exit(1);
            }

            if (!(graphic_width == 1024 && graphic_height == 768)) {
                error_report("Unsupported resolution: %d x %d",
                             graphic_width, graphic_height);
                exit(1);
            }

939 940
            tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
                     graphic_width, graphic_height, graphic_depth);
941
        }
942 943 944 945 946 947 948 949 950 951 952 953
    }

    for (i = num_vsimms; i < MAX_VSIMMS; i++) {
        /* vsimm registers probed by OBP */
        if (hwdef->vsimm[i].reg_base) {
            empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
        }
    }

    if (hwdef->sx_base) {
        empty_slot_init(hwdef->sx_base, 0x2000);
    }
954

955
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 1968, 8);
B
blueswir1 已提交
956

957
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
958

S
Stefan Weil 已提交
959 960
    /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
       Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
    dev = qdev_create(NULL, TYPE_ESCC);
    qdev_prop_set_uint32(dev, "disabled", !machine->enable_graphics);
    qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
    qdev_prop_set_uint32(dev, "it_shift", 1);
    qdev_prop_set_chr(dev, "chrB", NULL);
    qdev_prop_set_chr(dev, "chrA", NULL);
    qdev_prop_set_uint32(dev, "chnBtype", escc_mouse);
    qdev_prop_set_uint32(dev, "chnAtype", escc_kbd);
    qdev_init_nofail(dev);
    s = SYS_BUS_DEVICE(dev);
    sysbus_connect_irq(s, 0, slavio_irq[14]);
    sysbus_connect_irq(s, 1, slavio_irq[14]);
    sysbus_mmio_map(s, 0, hwdef->ms_kb_base);

    dev = qdev_create(NULL, TYPE_ESCC);
    qdev_prop_set_uint32(dev, "disabled", 0);
    qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
    qdev_prop_set_uint32(dev, "it_shift", 1);
979 980
    qdev_prop_set_chr(dev, "chrB", serial_hd(1));
    qdev_prop_set_chr(dev, "chrA", serial_hd(0));
981 982 983 984 985 986 987 988
    qdev_prop_set_uint32(dev, "chnBtype", escc_serial);
    qdev_prop_set_uint32(dev, "chnAtype", escc_serial);
    qdev_init_nofail(dev);

    s = SYS_BUS_DEVICE(dev);
    sysbus_connect_irq(s, 0, slavio_irq[15]);
    sysbus_connect_irq(s, 1,  slavio_irq[15]);
    sysbus_mmio_map(s, 0, hwdef->serial_base);
B
blueswir1 已提交
989

990
    if (hwdef->apc_base) {
991
        apc_init(hwdef->apc_base, qemu_allocate_irq(cpu_halt_signal, NULL, 0));
992
    }
B
blueswir1 已提交
993

994
    if (hwdef->fd_base) {
T
ths 已提交
995
        /* there is zero or one floppy drive */
996
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
997
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
998
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
999
                          &fdc_tc);
B
Blue Swirl 已提交
1000
    } else {
1001
        fdc_tc = qemu_allocate_irq(dummy_fdc_tc, NULL, 0);
T
ths 已提交
1002 1003
    }

B
Blue Swirl 已提交
1004 1005 1006
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

B
Blue Swirl 已提交
1007 1008
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
1009
                             slavio_irq[5]);
B
Blue Swirl 已提交
1010
    }
1011

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
    if (hwdef->dbri_base) {
        /* ISDN chip with attached CS4215 audio codec */
        /* prom space */
        empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
        /* reg space */
        empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
    }

    if (hwdef->bpp_base) {
        /* parallel port */
        empty_slot_init(hwdef->bpp_base, 0x20);
    }

1025 1026 1027
    kernel_size = sun4m_load_kernel(machine->kernel_filename,
                                    machine->initrd_filename,
                                    machine->ram_size);
1028

1029 1030 1031 1032
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline,
               machine->boot_order, machine->ram_size, kernel_size,
               graphic_width, graphic_height, graphic_depth,
               hwdef->nvram_machine_id, "Sun4m");
1033

1034
    if (hwdef->ecc_base)
1035
        ecc_init(hwdef->ecc_base, slavio_irq[28],
1036
                 hwdef->ecc_version);
1037

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
    dev = qdev_create(NULL, TYPE_FW_CFG_MEM);
    fw_cfg = FW_CFG(dev);
    qdev_prop_set_uint32(dev, "data_width", 1);
    qdev_prop_set_bit(dev, "dma_enabled", false);
    object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG,
                              OBJECT(fw_cfg), NULL);
    qdev_init_nofail(dev);
    s = SYS_BUS_DEVICE(dev);
    sysbus_mmio_map(s, 0, CFG_ADDR);
    sysbus_mmio_map(s, 1, CFG_ADDR + 2);

1049
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
1050
    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
1051 1052
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1053
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1054 1055
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
1056 1057
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1058
    if (machine->kernel_cmdline) {
1059
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1060
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
1061 1062
                         machine->kernel_cmdline);
        fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
B
Blue Swirl 已提交
1063
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1064
                       strlen(machine->kernel_cmdline) + 1);
1065 1066
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
B
Blue Swirl 已提交
1067
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
1068 1069 1070
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1071
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
1072
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1073 1074
}

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
enum {
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
};

1087
static const struct sun4m_hwdef sun4m_hwdefs[] = {
1088 1089 1090
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
1091 1092
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
1093 1094
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
1095
        .slavio_base  = 0x70000000,
1096 1097 1098 1099 1100 1101
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
1102
        .idreg_base   = 0x78000000,
1103 1104 1105
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
1106
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
1107
        .afx_base     = 0x6e000000,
1108 1109
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1110 1111
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
1112
        .iommu_version = 0x05000000,
1113
        .max_mem = 0x10000000,
B
blueswir1 已提交
1114 1115 1116
    },
    /* SS-10 */
    {
1117 1118 1119 1120 1121 1122 1123 1124 1125
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1126
        .idreg_base   = 0xef0000000ULL,
1127 1128 1129
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1130
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1131 1132
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1133 1134
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
1135 1136
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
1137
        .iommu_version = 0x03000000,
B
blueswir1 已提交
1138
        .max_mem = 0xf00000000ULL,
1139
    },
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1153
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1154 1155
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1156 1157
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1158 1159
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1160
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1161
        .max_mem = 0xf00000000ULL,
1162
    },
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1174
        .idreg_base   = 0xef0000000ULL,
1175 1176 1177
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1178
        .bpp_base     = 0xef4800000ULL,
1179
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1180 1181
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
        .dbri_base    = 0xee0000000ULL,
        .sx_base      = 0xf80000000ULL,
        .vsimm        = {
            {
                .reg_base  = 0x9c000000ULL,
                .vram_base = 0xfc000000ULL
            }, {
                .reg_base  = 0x90000000ULL,
                .vram_base = 0xf0000000ULL
            }, {
                .reg_base  = 0x94000000ULL
            }, {
                .reg_base  = 0x98000000ULL
            }
        },
1197 1198
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1199 1200
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1201
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1202
        .max_mem = 0xf00000000ULL,
1203
    },
B
blueswir1 已提交
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1222 1223
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1224 1225 1226 1227 1228 1229
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
1230 1231
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
B
blueswir1 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1246 1247
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1270 1271
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1293 1294
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1316 1317
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1318 1319 1320
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
1321 1322 1323
};

/* SPARCstation 5 hardware initialisation */
1324
static void ss5_init(MachineState *machine)
1325
{
1326
    sun4m_hw_init(&sun4m_hwdefs[0], machine);
1327
}
B
bellard 已提交
1328

B
blueswir1 已提交
1329
/* SPARCstation 10 hardware initialisation */
1330
static void ss10_init(MachineState *machine)
B
blueswir1 已提交
1331
{
1332
    sun4m_hw_init(&sun4m_hwdefs[1], machine);
B
blueswir1 已提交
1333 1334
}

1335
/* SPARCserver 600MP hardware initialisation */
1336
static void ss600mp_init(MachineState *machine)
1337
{
1338
    sun4m_hw_init(&sun4m_hwdefs[2], machine);
1339 1340
}

1341
/* SPARCstation 20 hardware initialisation */
1342
static void ss20_init(MachineState *machine)
1343
{
1344
    sun4m_hw_init(&sun4m_hwdefs[3], machine);
B
blueswir1 已提交
1345 1346
}

B
blueswir1 已提交
1347
/* SPARCstation Voyager hardware initialisation */
1348
static void vger_init(MachineState *machine)
B
blueswir1 已提交
1349
{
1350
    sun4m_hw_init(&sun4m_hwdefs[4], machine);
B
blueswir1 已提交
1351 1352 1353
}

/* SPARCstation LX hardware initialisation */
1354
static void ss_lx_init(MachineState *machine)
B
blueswir1 已提交
1355
{
1356
    sun4m_hw_init(&sun4m_hwdefs[5], machine);
B
blueswir1 已提交
1357 1358 1359
}

/* SPARCstation 4 hardware initialisation */
1360
static void ss4_init(MachineState *machine)
B
blueswir1 已提交
1361
{
1362
    sun4m_hw_init(&sun4m_hwdefs[6], machine);
B
blueswir1 已提交
1363 1364 1365
}

/* SPARCClassic hardware initialisation */
1366
static void scls_init(MachineState *machine)
B
blueswir1 已提交
1367
{
1368
    sun4m_hw_init(&sun4m_hwdefs[7], machine);
B
blueswir1 已提交
1369 1370 1371
}

/* SPARCbook hardware initialisation */
1372
static void sbook_init(MachineState *machine)
B
blueswir1 已提交
1373
{
1374
    sun4m_hw_init(&sun4m_hwdefs[8], machine);
B
blueswir1 已提交
1375 1376
}

1377
static void ss5_class_init(ObjectClass *oc, void *data)
1378
{
1379 1380
    MachineClass *mc = MACHINE_CLASS(oc);

1381 1382 1383 1384 1385
    mc->desc = "Sun4m platform, SPARCstation 5";
    mc->init = ss5_init;
    mc->block_default_type = IF_SCSI;
    mc->is_default = 1;
    mc->default_boot_order = "c";
1386
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
1387
}
B
blueswir1 已提交
1388

1389 1390 1391 1392 1393
static const TypeInfo ss5_type = {
    .name = MACHINE_TYPE_NAME("SS-5"),
    .parent = TYPE_MACHINE,
    .class_init = ss5_class_init,
};
1394

1395
static void ss10_class_init(ObjectClass *oc, void *data)
1396
{
1397 1398
    MachineClass *mc = MACHINE_CLASS(oc);

1399 1400 1401 1402 1403
    mc->desc = "Sun4m platform, SPARCstation 10";
    mc->init = ss10_init;
    mc->block_default_type = IF_SCSI;
    mc->max_cpus = 4;
    mc->default_boot_order = "c";
1404
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
1405
}
1406

1407 1408 1409 1410 1411
static const TypeInfo ss10_type = {
    .name = MACHINE_TYPE_NAME("SS-10"),
    .parent = TYPE_MACHINE,
    .class_init = ss10_class_init,
};
1412

1413
static void ss600mp_class_init(ObjectClass *oc, void *data)
1414
{
1415 1416
    MachineClass *mc = MACHINE_CLASS(oc);

1417 1418 1419 1420 1421
    mc->desc = "Sun4m platform, SPARCserver 600MP";
    mc->init = ss600mp_init;
    mc->block_default_type = IF_SCSI;
    mc->max_cpus = 4;
    mc->default_boot_order = "c";
1422
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
1423
}
B
blueswir1 已提交
1424

1425 1426 1427 1428 1429
static const TypeInfo ss600mp_type = {
    .name = MACHINE_TYPE_NAME("SS-600MP"),
    .parent = TYPE_MACHINE,
    .class_init = ss600mp_class_init,
};
B
blueswir1 已提交
1430

1431
static void ss20_class_init(ObjectClass *oc, void *data)
1432
{
1433 1434
    MachineClass *mc = MACHINE_CLASS(oc);

1435 1436 1437 1438 1439
    mc->desc = "Sun4m platform, SPARCstation 20";
    mc->init = ss20_init;
    mc->block_default_type = IF_SCSI;
    mc->max_cpus = 4;
    mc->default_boot_order = "c";
1440
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
1441
}
B
blueswir1 已提交
1442

1443 1444 1445 1446 1447
static const TypeInfo ss20_type = {
    .name = MACHINE_TYPE_NAME("SS-20"),
    .parent = TYPE_MACHINE,
    .class_init = ss20_class_init,
};
B
blueswir1 已提交
1448

1449
static void voyager_class_init(ObjectClass *oc, void *data)
1450
{
1451 1452
    MachineClass *mc = MACHINE_CLASS(oc);

1453 1454 1455 1456
    mc->desc = "Sun4m platform, SPARCstation Voyager";
    mc->init = vger_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1457
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
1458 1459
}

1460 1461 1462 1463 1464
static const TypeInfo voyager_type = {
    .name = MACHINE_TYPE_NAME("Voyager"),
    .parent = TYPE_MACHINE,
    .class_init = voyager_class_init,
};
1465

1466
static void ss_lx_class_init(ObjectClass *oc, void *data)
1467
{
1468 1469
    MachineClass *mc = MACHINE_CLASS(oc);

1470 1471 1472 1473
    mc->desc = "Sun4m platform, SPARCstation LX";
    mc->init = ss_lx_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1474
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
1475 1476
}

1477 1478 1479 1480 1481
static const TypeInfo ss_lx_type = {
    .name = MACHINE_TYPE_NAME("LX"),
    .parent = TYPE_MACHINE,
    .class_init = ss_lx_class_init,
};
1482

1483
static void ss4_class_init(ObjectClass *oc, void *data)
1484
{
1485 1486
    MachineClass *mc = MACHINE_CLASS(oc);

1487 1488 1489 1490
    mc->desc = "Sun4m platform, SPARCstation 4";
    mc->init = ss4_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1491
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
1492 1493
}

1494 1495 1496 1497 1498
static const TypeInfo ss4_type = {
    .name = MACHINE_TYPE_NAME("SS-4"),
    .parent = TYPE_MACHINE,
    .class_init = ss4_class_init,
};
1499

1500
static void scls_class_init(ObjectClass *oc, void *data)
1501
{
1502 1503
    MachineClass *mc = MACHINE_CLASS(oc);

1504 1505 1506 1507
    mc->desc = "Sun4m platform, SPARCClassic";
    mc->init = scls_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1508
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
1509 1510
}

1511 1512 1513 1514 1515
static const TypeInfo scls_type = {
    .name = MACHINE_TYPE_NAME("SPARCClassic"),
    .parent = TYPE_MACHINE,
    .class_init = scls_class_init,
};
1516

1517
static void sbook_class_init(ObjectClass *oc, void *data)
1518
{
1519 1520
    MachineClass *mc = MACHINE_CLASS(oc);

1521 1522 1523 1524
    mc->desc = "Sun4m platform, SPARCbook";
    mc->init = sbook_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1525
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
1526 1527
}

1528 1529 1530 1531 1532
static const TypeInfo sbook_type = {
    .name = MACHINE_TYPE_NAME("SPARCbook"),
    .parent = TYPE_MACHINE,
    .class_init = sbook_class_init,
};
B
blueswir1 已提交
1533

A
Andreas Färber 已提交
1534 1535 1536 1537 1538 1539 1540
static void sun4m_register_types(void)
{
    type_register_static(&idreg_info);
    type_register_static(&afx_info);
    type_register_static(&prom_info);
    type_register_static(&ram_info);

1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
    type_register_static(&ss5_type);
    type_register_static(&ss10_type);
    type_register_static(&ss600mp_type);
    type_register_static(&ss20_type);
    type_register_static(&voyager_type);
    type_register_static(&ss_lx_type);
    type_register_static(&ss4_type);
    type_register_static(&scls_type);
    type_register_static(&sbook_type);
}

A
Andreas Färber 已提交
1552
type_init(sun4m_register_types)