sun4m.c 44.6 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
24
#include "hw/sysbus.h"
25
#include "qemu/error-report.h"
26
#include "qemu/timer.h"
P
Paolo Bonzini 已提交
27 28 29 30
#include "hw/sparc/sun4m.h"
#include "hw/timer/m48t59.h"
#include "hw/sparc/sparc32_dma.h"
#include "hw/block/fdc.h"
31
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
32
#include "net/net.h"
33
#include "hw/boards.h"
34
#include "hw/nvram/openbios_firmware_abi.h"
P
Paolo Bonzini 已提交
35 36 37 38 39
#include "hw/scsi/esp.h"
#include "hw/i386/pc.h"
#include "hw/isa/isa.h"
#include "hw/nvram/fw_cfg.h"
#include "hw/char/escc.h"
40 41
#include "hw/empty_slot.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
42
#include "elf.h"
43
#include "sysemu/block-backend.h"
44
#include "trace.h"
45

46 47 48 49
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
50 51
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
52 53 54 55 56 57 58 59 60 61
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

62
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
63
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
64
#define INITRD_LOAD_ADDR     0x00800000
65
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
66
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
67
#define PROM_FILENAME        "openbios-sparc32"
68
#define CFG_ADDR             0xd00000510ULL
69
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
70 71
#define FW_CFG_SUN4M_WIDTH   (FW_CFG_ARCH_LOCAL + 0x01)
#define FW_CFG_SUN4M_HEIGHT  (FW_CFG_ARCH_LOCAL + 0x02)
72

B
bellard 已提交
73
#define MAX_CPUS 16
74
#define MAX_PILS 16
75
#define MAX_VSIMMS 4
76

77 78
#define ESCC_CLOCK 4915200

79
struct sun4m_hwdef {
A
Avi Kivity 已提交
80 81 82 83 84 85
    hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
    hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
    hwaddr serial_base, fd_base;
    hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
    hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    hwaddr bpp_base, dbri_base, sx_base;
86
    struct {
A
Avi Kivity 已提交
87
        hwaddr reg_base, vram_base;
88
    } vsimm[MAX_VSIMMS];
A
Avi Kivity 已提交
89
    hwaddr ecc_base;
90 91
    uint64_t max_mem;
    const char * const default_cpu_model;
92 93 94 95
    uint32_t ecc_version;
    uint32_t iommu_version;
    uint16_t machine_id;
    uint8_t nvram_machine_id;
96 97
};

B
bellard 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
B
Blue Swirl 已提交
113 114 115 116 117

void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
{
}

B
bellard 已提交
118 119 120 121 122 123
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}

124 125
static void fw_cfg_boot_set(void *opaque, const char *boot_device,
                            Error **errp)
B
blueswir1 已提交
126
{
127
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
128 129
}

130
static void nvram_init(Nvram *nvram, uint8_t *macaddr,
131 132
                       const char *cmdline, const char *boot_devices,
                       ram_addr_t RAM_size, uint32_t kernel_size,
B
blueswir1 已提交
133
                       int width, int height, int depth,
134
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
135
{
B
blueswir1 已提交
136
    unsigned int i;
B
blueswir1 已提交
137
    uint32_t start, end;
B
blueswir1 已提交
138 139
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;
140
    NvramClass *k = NVRAM_GET_CLASS(nvram);
B
blueswir1 已提交
141 142

    memset(image, '\0', sizeof(image));
B
bellard 已提交
143

144
    start = 0;
B
bellard 已提交
145

B
blueswir1 已提交
146 147
    // OpenBIOS nvram variables
    // Variable partition
B
blueswir1 已提交
148 149
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
B
blueswir1 已提交
150
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
B
blueswir1 已提交
151

B
blueswir1 已提交
152
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
B
blueswir1 已提交
153
    for (i = 0; i < nb_prom_envs; i++)
B
blueswir1 已提交
154 155 156 157
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
B
blueswir1 已提交
158 159

    end = start + ((end - start + 15) & ~15);
B
blueswir1 已提交
160
    OpenBIOS_finish_partition(part_header, end - start);
B
blueswir1 已提交
161 162 163

    // free partition
    start = end;
B
blueswir1 已提交
164 165
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
B
blueswir1 已提交
166
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
B
blueswir1 已提交
167 168

    end = 0x1fd0;
B
blueswir1 已提交
169 170
    OpenBIOS_finish_partition(part_header, end - start);

171 172
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
173

174 175 176
    for (i = 0; i < sizeof(image); i++) {
        (k->write)(nvram, i, image[i]);
    }
B
bellard 已提交
177 178
}

179
static DeviceState *slavio_intctl;
B
bellard 已提交
180

181
void sun4m_hmp_info_pic(Monitor *mon, const QDict *qdict)
B
bellard 已提交
182
{
183
    if (slavio_intctl)
A
aliguori 已提交
184
        slavio_pic_info(mon, slavio_intctl);
B
bellard 已提交
185 186
}

187
void sun4m_hmp_info_irq(Monitor *mon, const QDict *qdict)
B
bellard 已提交
188
{
189
    if (slavio_intctl)
A
aliguori 已提交
190
        slavio_irq_info(mon, slavio_intctl);
B
bellard 已提交
191 192
}

A
Andreas Färber 已提交
193
void cpu_check_irqs(CPUSPARCState *env)
B
blueswir1 已提交
194
{
195 196
    CPUState *cs;

B
blueswir1 已提交
197 198 199 200 201 202 203 204 205
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
206
                if (old_interrupt != env->interrupt_index) {
207
                    cs = CPU(sparc_env_get_cpu(env));
208
                    trace_sun4m_cpu_interrupt(i);
209
                    cpu_interrupt(cs, CPU_INTERRUPT_HARD);
210
                }
B
blueswir1 已提交
211 212 213 214
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
215
        cs = CPU(sparc_env_get_cpu(env));
216
        trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
B
blueswir1 已提交
217
        env->interrupt_index = 0;
218
        cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
B
blueswir1 已提交
219 220 221
    }
}

222
static void cpu_kick_irq(SPARCCPU *cpu)
223
{
224
    CPUSPARCState *env = &cpu->env;
225
    CPUState *cs = CPU(cpu);
226

227
    cs->halted = 0;
228
    cpu_check_irqs(env);
229
    qemu_cpu_kick(cs);
230 231
}

232 233
static void cpu_set_irq(void *opaque, int irq, int level)
{
234 235
    SPARCCPU *cpu = opaque;
    CPUSPARCState *env = &cpu->env;
236 237

    if (level) {
238
        trace_sun4m_cpu_set_irq_raise(irq);
B
blueswir1 已提交
239
        env->pil_in |= 1 << irq;
240
        cpu_kick_irq(cpu);
241
    } else {
242
        trace_sun4m_cpu_set_irq_lower(irq);
B
blueswir1 已提交
243 244
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
245 246 247 248 249 250 251
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
252 253
static void main_cpu_reset(void *opaque)
{
254
    SPARCCPU *cpu = opaque;
255
    CPUState *cs = CPU(cpu);
256

257 258
    cpu_reset(cs);
    cs->halted = 0;
259 260 261 262
}

static void secondary_cpu_reset(void *opaque)
{
263
    SPARCCPU *cpu = opaque;
264
    CPUState *cs = CPU(cpu);
265

266 267
    cpu_reset(cs);
    cs->halted = 1;
B
bellard 已提交
268 269
}

B
blueswir1 已提交
270 271
static void cpu_halt_signal(void *opaque, int irq, int level)
{
272 273
    if (level && current_cpu) {
        cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
274
    }
B
blueswir1 已提交
275 276
}

277 278 279 280 281
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return addr - 0xf0000000ULL;
}

282
static unsigned long sun4m_load_kernel(const char *kernel_filename,
283
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
284
                                       ram_addr_t RAM_size)
285 286 287 288
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
289
    uint8_t *ptr;
290 291 292 293 294

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
295 296 297 298 299 300 301
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
302 303
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
                               NULL, NULL, NULL, 1, ELF_MACHINE, 0);
304
        if (kernel_size < 0)
305
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
306 307
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
308
        if (kernel_size < 0)
309 310 311
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
312 313 314 315 316 317 318 319 320
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
321 322 323
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
324 325 326 327 328 329 330 331
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
332 333 334 335
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
                if (ldl_p(ptr) == 0x48647253) { // HdrS
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
336 337 338 339 340 341 342 343
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Avi Kivity 已提交
344
static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
345 346 347 348 349 350
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "iommu");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
351
    qdev_init_nofail(dev);
352
    s = SYS_BUS_DEVICE(dev);
353 354 355 356 357 358
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

A
Avi Kivity 已提交
359
static void *sparc32_dma_init(hwaddr daddr, qemu_irq parent_irq,
B
Bob Breuer 已提交
360
                              void *iommu, qemu_irq *dev_irq, int is_ledma)
361 362 363 364 365 366
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "sparc32_dma");
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
B
Bob Breuer 已提交
367
    qdev_prop_set_uint32(dev, "is_ledma", is_ledma);
M
Markus Armbruster 已提交
368
    qdev_init_nofail(dev);
369
    s = SYS_BUS_DEVICE(dev);
370 371 372 373 374 375 376
    sysbus_connect_irq(s, 0, parent_irq);
    *dev_irq = qdev_get_gpio_in(dev, 0);
    sysbus_mmio_map(s, 0, daddr);

    return s;
}

A
Avi Kivity 已提交
377
static void lance_init(NICInfo *nd, hwaddr leaddr,
378
                       void *dma_opaque, qemu_irq irq)
P
Paul Brook 已提交
379 380 381
{
    DeviceState *dev;
    SysBusDevice *s;
382
    qemu_irq reset;
P
Paul Brook 已提交
383 384 385 386

    qemu_check_nic_model(&nd_table[0], "lance");

    dev = qdev_create(NULL, "lance");
387
    qdev_set_nic_properties(dev, nd);
B
Blue Swirl 已提交
388
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
M
Markus Armbruster 已提交
389
    qdev_init_nofail(dev);
390
    s = SYS_BUS_DEVICE(dev);
P
Paul Brook 已提交
391 392
    sysbus_mmio_map(s, 0, leaddr);
    sysbus_connect_irq(s, 0, irq);
393 394
    reset = qdev_get_gpio_in(dev, 0);
    qdev_connect_gpio_out(dma_opaque, 0, reset);
P
Paul Brook 已提交
395 396
}

A
Avi Kivity 已提交
397 398
static DeviceState *slavio_intctl_init(hwaddr addr,
                                       hwaddr addrg,
B
Blue Swirl 已提交
399
                                       qemu_irq **parent_irq)
400 401 402 403 404 405
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
406
    qdev_init_nofail(dev);
407

408
    s = SYS_BUS_DEVICE(dev);
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Avi Kivity 已提交
426
static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
427 428 429 430 431 432 433 434
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
435
    qdev_init_nofail(dev);
436
    s = SYS_BUS_DEVICE(dev);
437 438 439 440
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Avi Kivity 已提交
441
        sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
442 443 444 445
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

446 447 448 449 450 451 452 453 454 455 456
static qemu_irq  slavio_system_powerdown;

static void slavio_powerdown_req(Notifier *n, void *opaque)
{
    qemu_irq_raise(slavio_system_powerdown);
}

static Notifier slavio_system_powerdown_notifier = {
    .notify = slavio_powerdown_req
};

457 458 459 460 461 462
#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Avi Kivity 已提交
463 464 465
static void slavio_misc_init(hwaddr base,
                             hwaddr aux1_base,
                             hwaddr aux2_base, qemu_irq irq,
466
                             qemu_irq fdc_tc)
467 468 469 470 471
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
472
    qdev_init_nofail(dev);
473
    s = SYS_BUS_DEVICE(dev);
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
499 500
    slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
    qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
501 502
}

A
Avi Kivity 已提交
503
static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
504 505 506 507 508 509
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
510
    qdev_init_nofail(dev);
511
    s = SYS_BUS_DEVICE(dev);
512 513 514 515 516 517 518
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Avi Kivity 已提交
519
static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
520 521 522 523 524
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
525
    qdev_init_nofail(dev);
526
    s = SYS_BUS_DEVICE(dev);
527 528 529 530 531
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

532
static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
533 534 535 536 537 538 539 540 541 542
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
543
    qdev_prop_set_uint64(dev, "prom_addr", addr);
M
Markus Armbruster 已提交
544
    qdev_init_nofail(dev);
545
    s = SYS_BUS_DEVICE(dev);
546 547

    /* 10/ROM : FCode ROM */
548
    sysbus_mmio_map(s, 0, addr);
549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
    /* 2/STIP : Stipple */
    sysbus_mmio_map(s, 1, addr + 0x04000000ULL);
    /* 3/BLIT : Blitter */
    sysbus_mmio_map(s, 2, addr + 0x06000000ULL);
    /* 5/RSTIP : Raw Stipple */
    sysbus_mmio_map(s, 3, addr + 0x0c000000ULL);
    /* 6/RBLIT : Raw Blitter */
    sysbus_mmio_map(s, 4, addr + 0x0e000000ULL);
    /* 7/TEC : Transform Engine */
    sysbus_mmio_map(s, 5, addr + 0x00700000ULL);
    /* 8/CMAP  : DAC */
    sysbus_mmio_map(s, 6, addr + 0x00200000ULL);
    /* 9/THC : */
    if (depth == 8) {
        sysbus_mmio_map(s, 7, addr + 0x00300000ULL);
564
    } else {
565
        sysbus_mmio_map(s, 7, addr + 0x00301000ULL);
566
    }
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
    /* 11/DHC : */
    sysbus_mmio_map(s, 8, addr + 0x00240000ULL);
    /* 12/ALT : */
    sysbus_mmio_map(s, 9, addr + 0x00280000ULL);
    /* 0/DFB8 : 8-bit plane */
    sysbus_mmio_map(s, 10, addr + 0x00800000ULL);
    /* 1/DFB24 : 24bit plane */
    sysbus_mmio_map(s, 11, addr + 0x02000000ULL);
    /* 4/RDFB32: Raw framebuffer. Control plane */
    sysbus_mmio_map(s, 12, addr + 0x0a000000ULL);
    /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
    if (depth == 8) {
        sysbus_mmio_map(s, 13, addr + 0x00301000ULL);
    }

    sysbus_connect_irq(s, 0, irq);
583 584
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "cgthree");
    qdev_prop_set_uint32(dev, "vram-size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
    qdev_prop_set_uint64(dev, "prom-addr", addr);
    qdev_init_nofail(dev);
    s = SYS_BUS_DEVICE(dev);

    /* FCode ROM */
    sysbus_mmio_map(s, 0, addr);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x400000ULL);
    /* 8-bit plane */
    sysbus_mmio_map(s, 2, addr + 0x800000ULL);

    sysbus_connect_irq(s, 0, irq);
}

B
Blue Swirl 已提交
610
/* NCR89C100/MACIO Internal ID register */
611 612 613

#define TYPE_MACIO_ID_REGISTER "macio_idreg"

B
Blue Swirl 已提交
614 615
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Avi Kivity 已提交
616
static void idreg_init(hwaddr addr)
B
Blue Swirl 已提交
617 618 619 620
{
    DeviceState *dev;
    SysBusDevice *s;

621
    dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
M
Markus Armbruster 已提交
622
    qdev_init_nofail(dev);
623
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
624 625

    sysbus_mmio_map(s, 0, addr);
626 627
    cpu_physical_memory_write_rom(&address_space_memory,
                                  addr, idreg_data, sizeof(idreg_data));
B
Blue Swirl 已提交
628 629
}

630 631 632
#define MACIO_ID_REGISTER(obj) \
    OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)

A
Avi Kivity 已提交
633
typedef struct IDRegState {
634 635
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
636 637 638
    MemoryRegion mem;
} IDRegState;

639
static int idreg_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
640
{
641
    IDRegState *s = MACIO_ID_REGISTER(dev);
B
Blue Swirl 已提交
642

643
    memory_region_init_ram(&s->mem, OBJECT(s),
644
                           "sun4m.idreg", sizeof(idreg_data), &error_abort);
645
    vmstate_register_ram_global(&s->mem);
A
Avi Kivity 已提交
646
    memory_region_set_readonly(&s->mem, true);
647
    sysbus_init_mmio(dev, &s->mem);
648
    return 0;
B
Blue Swirl 已提交
649 650
}

651 652 653 654 655 656 657
static void idreg_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = idreg_init1;
}

658
static const TypeInfo idreg_info = {
659
    .name          = TYPE_MACIO_ID_REGISTER,
660 661 662
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(IDRegState),
    .class_init    = idreg_class_init,
B
Blue Swirl 已提交
663 664
};

665 666 667
#define TYPE_TCX_AFX "tcx_afx"
#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)

A
Avi Kivity 已提交
668
typedef struct AFXState {
669 670
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
671 672 673
    MemoryRegion mem;
} AFXState;

A
Artyom Tarasenko 已提交
674
/* SS-5 TCX AFX register */
A
Avi Kivity 已提交
675
static void afx_init(hwaddr addr)
A
Artyom Tarasenko 已提交
676 677 678 679
{
    DeviceState *dev;
    SysBusDevice *s;

680
    dev = qdev_create(NULL, TYPE_TCX_AFX);
A
Artyom Tarasenko 已提交
681
    qdev_init_nofail(dev);
682
    s = SYS_BUS_DEVICE(dev);
A
Artyom Tarasenko 已提交
683 684 685 686 687 688

    sysbus_mmio_map(s, 0, addr);
}

static int afx_init1(SysBusDevice *dev)
{
689
    AFXState *s = TCX_AFX(dev);
A
Artyom Tarasenko 已提交
690

691
    memory_region_init_ram(&s->mem, OBJECT(s), "sun4m.afx", 4, &error_abort);
692
    vmstate_register_ram_global(&s->mem);
693
    sysbus_init_mmio(dev, &s->mem);
A
Artyom Tarasenko 已提交
694 695 696
    return 0;
}

697 698 699 700 701 702 703
static void afx_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = afx_init1;
}

704
static const TypeInfo afx_info = {
705
    .name          = TYPE_TCX_AFX,
706 707 708
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(AFXState),
    .class_init    = afx_class_init,
A
Artyom Tarasenko 已提交
709 710
};

711 712 713
#define TYPE_OPENPROM "openprom"
#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)

A
Avi Kivity 已提交
714
typedef struct PROMState {
715 716
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
717 718 719
    MemoryRegion prom;
} PROMState;

B
Blue Swirl 已提交
720
/* Boot PROM (OpenBIOS) */
721 722
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
{
A
Avi Kivity 已提交
723
    hwaddr *base_addr = (hwaddr *)opaque;
724 725 726
    return addr + *base_addr - PROM_VADDR;
}

A
Avi Kivity 已提交
727
static void prom_init(hwaddr addr, const char *bios_name)
B
Blue Swirl 已提交
728 729 730 731 732 733
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

734
    dev = qdev_create(NULL, TYPE_OPENPROM);
M
Markus Armbruster 已提交
735
    qdev_init_nofail(dev);
736
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
737 738 739 740 741 742 743 744 745

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
746 747
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
                       NULL, NULL, 1, ELF_MACHINE, 0);
B
Blue Swirl 已提交
748 749 750
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
751
        g_free(filename);
B
Blue Swirl 已提交
752 753 754 755 756 757 758 759 760
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
        exit(1);
    }
}

761
static int prom_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
762
{
763
    PROMState *s = OPENPROM(dev);
B
Blue Swirl 已提交
764

765 766
    memory_region_init_ram(&s->prom, OBJECT(s), "sun4m.prom", PROM_SIZE_MAX,
                           &error_abort);
767
    vmstate_register_ram_global(&s->prom);
A
Avi Kivity 已提交
768
    memory_region_set_readonly(&s->prom, true);
769
    sysbus_init_mmio(dev, &s->prom);
770
    return 0;
B
Blue Swirl 已提交
771 772
}

773 774 775 776 777 778
static Property prom_properties[] = {
    {/* end of property list */},
};

static void prom_class_init(ObjectClass *klass, void *data)
{
779
    DeviceClass *dc = DEVICE_CLASS(klass);
780 781 782
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = prom_init1;
783
    dc->props = prom_properties;
784 785
}

786
static const TypeInfo prom_info = {
787
    .name          = TYPE_OPENPROM,
788 789 790
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PROMState),
    .class_init    = prom_class_init,
B
Blue Swirl 已提交
791 792
};

793 794 795 796 797 798
#define TYPE_SUN4M_MEMORY "memory"
#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)

typedef struct RamDevice {
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
799
    MemoryRegion ram;
800
    uint64_t size;
G
Gerd Hoffmann 已提交
801 802
} RamDevice;

B
Blue Swirl 已提交
803
/* System RAM */
804
static int ram_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
805
{
806
    RamDevice *d = SUN4M_RAM(dev);
B
Blue Swirl 已提交
807

808 809
    memory_region_init_ram(&d->ram, OBJECT(d), "sun4m.ram", d->size,
                           &error_abort);
810
    vmstate_register_ram_global(&d->ram);
811
    sysbus_init_mmio(dev, &d->ram);
812
    return 0;
B
Blue Swirl 已提交
813 814
}

A
Avi Kivity 已提交
815
static void ram_init(hwaddr addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
816 817 818 819
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
820
    RamDevice *d;
B
Blue Swirl 已提交
821 822 823 824 825 826 827 828 829 830

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(max_mem / (1024 * 1024)));
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
831
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
832

833
    d = SUN4M_RAM(dev);
G
Gerd Hoffmann 已提交
834
    d->size = RAM_size;
M
Markus Armbruster 已提交
835
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
836

B
Blue Swirl 已提交
837 838 839
    sysbus_mmio_map(s, 0, addr);
}

840 841 842 843 844 845 846
static Property ram_properties[] = {
    DEFINE_PROP_UINT64("size", RamDevice, size, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void ram_class_init(ObjectClass *klass, void *data)
{
847
    DeviceClass *dc = DEVICE_CLASS(klass);
848 849 850
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = ram_init1;
851
    dc->props = ram_properties;
852 853
}

854
static const TypeInfo ram_info = {
855
    .name          = TYPE_SUN4M_MEMORY,
856 857 858
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(RamDevice),
    .class_init    = ram_class_init,
B
Blue Swirl 已提交
859 860
};

861 862
static void cpu_devinit(const char *cpu_model, unsigned int id,
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
B
Blue Swirl 已提交
863
{
864
    CPUState *cs;
865
    SPARCCPU *cpu;
A
Andreas Färber 已提交
866
    CPUSPARCState *env;
B
Blue Swirl 已提交
867

868 869
    cpu = cpu_sparc_init(cpu_model);
    if (cpu == NULL) {
B
Blue Swirl 已提交
870 871 872
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }
873
    env = &cpu->env;
B
Blue Swirl 已提交
874 875 876

    cpu_sparc_set_id(env, id);
    if (id == 0) {
877
        qemu_register_reset(main_cpu_reset, cpu);
B
Blue Swirl 已提交
878
    } else {
879
        qemu_register_reset(secondary_cpu_reset, cpu);
880 881
        cs = CPU(cpu);
        cs->halted = 1;
B
Blue Swirl 已提交
882
    }
883
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
B
Blue Swirl 已提交
884 885 886
    env->prom_addr = prom_addr;
}

B
Blue Swirl 已提交
887 888 889 890
static void dummy_fdc_tc(void *opaque, int irq, int level)
{
}

891
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
892
                          MachineState *machine)
893
{
894
    const char *cpu_model = machine->cpu_model;
B
bellard 已提交
895
    unsigned int i;
P
Paul Brook 已提交
896
    void *iommu, *espdma, *ledma, *nvram;
897
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
898
        espdma_irq, ledma_irq;
899
    qemu_irq esp_reset, dma_enable;
900
    qemu_irq fdc_tc;
B
blueswir1 已提交
901
    qemu_irq *cpu_halt;
B
blueswir1 已提交
902
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
903
    DriveInfo *fd[MAX_FD];
L
Laszlo Ersek 已提交
904
    FWCfgState *fw_cfg;
905
    unsigned int num_vsimms;
906

B
bellard 已提交
907
    /* init CPUs */
908 909
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
910

B
bellard 已提交
911
    for(i = 0; i < smp_cpus; i++) {
912
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
913
    }
914 915 916 917

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

918 919

    /* set up devices */
920
    ram_init(0, machine->ram_size, hwdef->max_mem);
921 922
    /* models without ECC don't trap when missing ram is accessed */
    if (!hwdef->ecc_base) {
923
        empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size);
924
    }
B
Blue Swirl 已提交
925

B
Blue Swirl 已提交
926 927
    prom_init(hwdef->slavio_base, bios_name);

928 929
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
930
                                       cpu_irqs);
931 932

    for (i = 0; i < 32; i++) {
933
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
934 935
    }
    for (i = 0; i < MAX_CPUS; i++) {
936
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
937
    }
938

939
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
940
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
941 942
    }

A
Artyom Tarasenko 已提交
943 944 945 946
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

947
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
948
                       slavio_irq[30]);
949

950 951 952 953 954 955 956 957
    if (hwdef->iommu_pad_base) {
        /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
           Software shouldn't use aliased addresses, neither should it crash
           when does. Using empty_slot instead of aliasing can help with
           debugging such accesses */
        empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
    }

958
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
B
Bob Breuer 已提交
959
                              iommu, &espdma_irq, 0);
960

B
blueswir1 已提交
961
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
B
Bob Breuer 已提交
962
                             slavio_irq[16], iommu, &ledma_irq, 1);
B
bellard 已提交
963

B
blueswir1 已提交
964
    if (graphic_depth != 8 && graphic_depth != 24) {
965
        error_report("Unsupported depth: %d", graphic_depth);
B
blueswir1 已提交
966 967
        exit (1);
    }
968 969
    num_vsimms = 0;
    if (num_vsimms == 0) {
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
        if (vga_interface_type == VGA_CG3) {
            if (graphic_depth != 8) {
                error_report("Unsupported depth: %d", graphic_depth);
                exit(1);
            }

            if (!(graphic_width == 1024 && graphic_height == 768) &&
                !(graphic_width == 1152 && graphic_height == 900)) {
                error_report("Unsupported resolution: %d x %d", graphic_width,
                             graphic_height);
                exit(1);
            }

            /* sbus irq 5 */
            cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
                     graphic_width, graphic_height, graphic_depth);
        } else {
            /* If no display specified, default to TCX */
            if (graphic_depth != 8 && graphic_depth != 24) {
                error_report("Unsupported depth: %d", graphic_depth);
                exit(1);
            }

            if (!(graphic_width == 1024 && graphic_height == 768)) {
                error_report("Unsupported resolution: %d x %d",
                             graphic_width, graphic_height);
                exit(1);
            }

999 1000
            tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
                     graphic_width, graphic_height, graphic_depth);
1001
        }
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
    }

    for (i = num_vsimms; i < MAX_VSIMMS; i++) {
        /* vsimm registers probed by OBP */
        if (hwdef->vsimm[i].reg_base) {
            empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
        }
    }

    if (hwdef->sx_base) {
        empty_slot_init(hwdef->sx_base, 0x2000);
    }
1014

1015
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1016

1017
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
B
blueswir1 已提交
1018

1019
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
1020

1021
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
1022
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
S
Stefan Weil 已提交
1023 1024
    /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
       Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
1025
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
A
aurel32 已提交
1026
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
B
blueswir1 已提交
1027

B
blueswir1 已提交
1028
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
1029 1030 1031
    if (hwdef->apc_base) {
        apc_init(hwdef->apc_base, cpu_halt[0]);
    }
B
blueswir1 已提交
1032

1033
    if (hwdef->fd_base) {
T
ths 已提交
1034
        /* there is zero or one floppy drive */
1035
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
1036
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1037
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
1038
                          &fdc_tc);
B
Blue Swirl 已提交
1039 1040
    } else {
        fdc_tc = *qemu_allocate_irqs(dummy_fdc_tc, NULL, 1);
T
ths 已提交
1041 1042
    }

B
Blue Swirl 已提交
1043 1044 1045
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

T
ths 已提交
1046 1047 1048 1049 1050
    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

P
Paul Brook 已提交
1051 1052
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1053
             espdma, espdma_irq, &esp_reset, &dma_enable);
1054

1055 1056
    qdev_connect_gpio_out(espdma, 0, esp_reset);
    qdev_connect_gpio_out(espdma, 1, dma_enable);
1057

B
Blue Swirl 已提交
1058 1059
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
1060
                             slavio_irq[5]);
B
Blue Swirl 已提交
1061
    }
1062

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
    if (hwdef->dbri_base) {
        /* ISDN chip with attached CS4215 audio codec */
        /* prom space */
        empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
        /* reg space */
        empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
    }

    if (hwdef->bpp_base) {
        /* parallel port */
        empty_slot_init(hwdef->bpp_base, 0x20);
    }

1076 1077 1078
    kernel_size = sun4m_load_kernel(machine->kernel_filename,
                                    machine->initrd_filename,
                                    machine->ram_size);
1079

1080 1081 1082 1083
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline,
               machine->boot_order, machine->ram_size, kernel_size,
               graphic_width, graphic_height, graphic_depth,
               hwdef->nvram_machine_id, "Sun4m");
1084

1085
    if (hwdef->ecc_base)
1086
        ecc_init(hwdef->ecc_base, slavio_irq[28],
1087
                 hwdef->ecc_version);
1088

1089
    fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
1090
    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
1091
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1092 1093
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1094
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1095 1096
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
1097 1098
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1099
    if (machine->kernel_cmdline) {
1100
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1101
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
1102 1103
                         machine->kernel_cmdline);
        fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
B
Blue Swirl 已提交
1104
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1105
                       strlen(machine->kernel_cmdline) + 1);
1106 1107
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
B
Blue Swirl 已提交
1108
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
1109 1110 1111
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1112
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
1113
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1114 1115
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
enum {
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
};

1128
static const struct sun4m_hwdef sun4m_hwdefs[] = {
1129 1130 1131
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
1132 1133
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
1134 1135
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
1136
        .slavio_base  = 0x70000000,
1137 1138 1139 1140 1141 1142
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
1143
        .idreg_base   = 0x78000000,
1144 1145 1146
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
1147
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
1148
        .afx_base     = 0x6e000000,
1149 1150
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1151 1152
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
1153
        .iommu_version = 0x05000000,
1154 1155
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
B
blueswir1 已提交
1156 1157 1158
    },
    /* SS-10 */
    {
1159 1160 1161 1162 1163 1164 1165 1166 1167
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1168
        .idreg_base   = 0xef0000000ULL,
1169 1170 1171
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1172
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1173 1174
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1175 1176
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
1177 1178
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
1179
        .iommu_version = 0x03000000,
B
blueswir1 已提交
1180
        .max_mem = 0xf00000000ULL,
1181
        .default_cpu_model = "TI SuperSparc II",
1182
    },
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1196
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1197 1198
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1199 1200
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1201 1202
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1203
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1204
        .max_mem = 0xf00000000ULL,
1205
        .default_cpu_model = "TI SuperSparc II",
1206
    },
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1218
        .idreg_base   = 0xef0000000ULL,
1219 1220 1221
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1222
        .bpp_base     = 0xef4800000ULL,
1223
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1224 1225
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
        .dbri_base    = 0xee0000000ULL,
        .sx_base      = 0xf80000000ULL,
        .vsimm        = {
            {
                .reg_base  = 0x9c000000ULL,
                .vram_base = 0xfc000000ULL
            }, {
                .reg_base  = 0x90000000ULL,
                .vram_base = 0xf0000000ULL
            }, {
                .reg_base  = 0x94000000ULL
            }, {
                .reg_base  = 0x98000000ULL
            }
        },
1241 1242
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1243 1244
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1245
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1246
        .max_mem = 0xf00000000ULL,
1247 1248
        .default_cpu_model = "TI SuperSparc II",
    },
B
blueswir1 已提交
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1267 1268
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1269 1270 1271 1272 1273 1274 1275
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
1276 1277
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
B
blueswir1 已提交
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1292 1293
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1317 1318
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1341 1342
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1365 1366
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1367 1368 1369 1370
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
1371 1372 1373
};

/* SPARCstation 5 hardware initialisation */
1374
static void ss5_init(MachineState *machine)
1375
{
1376
    sun4m_hw_init(&sun4m_hwdefs[0], machine);
1377
}
B
bellard 已提交
1378

B
blueswir1 已提交
1379
/* SPARCstation 10 hardware initialisation */
1380
static void ss10_init(MachineState *machine)
B
blueswir1 已提交
1381
{
1382
    sun4m_hw_init(&sun4m_hwdefs[1], machine);
B
blueswir1 已提交
1383 1384
}

1385
/* SPARCserver 600MP hardware initialisation */
1386
static void ss600mp_init(MachineState *machine)
1387
{
1388
    sun4m_hw_init(&sun4m_hwdefs[2], machine);
1389 1390
}

1391
/* SPARCstation 20 hardware initialisation */
1392
static void ss20_init(MachineState *machine)
1393
{
1394
    sun4m_hw_init(&sun4m_hwdefs[3], machine);
B
blueswir1 已提交
1395 1396
}

B
blueswir1 已提交
1397
/* SPARCstation Voyager hardware initialisation */
1398
static void vger_init(MachineState *machine)
B
blueswir1 已提交
1399
{
1400
    sun4m_hw_init(&sun4m_hwdefs[4], machine);
B
blueswir1 已提交
1401 1402 1403
}

/* SPARCstation LX hardware initialisation */
1404
static void ss_lx_init(MachineState *machine)
B
blueswir1 已提交
1405
{
1406
    sun4m_hw_init(&sun4m_hwdefs[5], machine);
B
blueswir1 已提交
1407 1408 1409
}

/* SPARCstation 4 hardware initialisation */
1410
static void ss4_init(MachineState *machine)
B
blueswir1 已提交
1411
{
1412
    sun4m_hw_init(&sun4m_hwdefs[6], machine);
B
blueswir1 已提交
1413 1414 1415
}

/* SPARCClassic hardware initialisation */
1416
static void scls_init(MachineState *machine)
B
blueswir1 已提交
1417
{
1418
    sun4m_hw_init(&sun4m_hwdefs[7], machine);
B
blueswir1 已提交
1419 1420 1421
}

/* SPARCbook hardware initialisation */
1422
static void sbook_init(MachineState *machine)
B
blueswir1 已提交
1423
{
1424
    sun4m_hw_init(&sun4m_hwdefs[8], machine);
B
blueswir1 已提交
1425 1426
}

1427
static QEMUMachine ss5_machine = {
B
blueswir1 已提交
1428 1429 1430
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1431
    .block_default_type = IF_SCSI,
1432
    .is_default = 1,
1433
    .default_boot_order = "c",
B
bellard 已提交
1434
};
B
blueswir1 已提交
1435

1436
static QEMUMachine ss10_machine = {
B
blueswir1 已提交
1437 1438 1439
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1440
    .block_default_type = IF_SCSI,
B
blueswir1 已提交
1441
    .max_cpus = 4,
1442
    .default_boot_order = "c",
B
blueswir1 已提交
1443
};
1444

1445
static QEMUMachine ss600mp_machine = {
B
blueswir1 已提交
1446 1447 1448
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1449
    .block_default_type = IF_SCSI,
B
blueswir1 已提交
1450
    .max_cpus = 4,
1451
    .default_boot_order = "c",
1452
};
1453

1454
static QEMUMachine ss20_machine = {
B
blueswir1 已提交
1455 1456 1457
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1458
    .block_default_type = IF_SCSI,
B
blueswir1 已提交
1459
    .max_cpus = 4,
1460
    .default_boot_order = "c",
1461 1462
};

1463
static QEMUMachine voyager_machine = {
B
blueswir1 已提交
1464 1465 1466
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1467
    .block_default_type = IF_SCSI,
1468
    .default_boot_order = "c",
B
blueswir1 已提交
1469 1470
};

1471
static QEMUMachine ss_lx_machine = {
B
blueswir1 已提交
1472 1473 1474
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1475
    .block_default_type = IF_SCSI,
1476
    .default_boot_order = "c",
B
blueswir1 已提交
1477 1478
};

1479
static QEMUMachine ss4_machine = {
B
blueswir1 已提交
1480 1481 1482
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1483
    .block_default_type = IF_SCSI,
1484
    .default_boot_order = "c",
B
blueswir1 已提交
1485 1486
};

1487
static QEMUMachine scls_machine = {
B
blueswir1 已提交
1488 1489 1490
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1491
    .block_default_type = IF_SCSI,
1492
    .default_boot_order = "c",
B
blueswir1 已提交
1493 1494
};

1495
static QEMUMachine sbook_machine = {
B
blueswir1 已提交
1496 1497 1498
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1499
    .block_default_type = IF_SCSI,
1500
    .default_boot_order = "c",
B
blueswir1 已提交
1501 1502
};

A
Andreas Färber 已提交
1503 1504 1505 1506 1507 1508 1509 1510
static void sun4m_register_types(void)
{
    type_register_static(&idreg_info);
    type_register_static(&afx_info);
    type_register_static(&prom_info);
    type_register_static(&ram_info);
}

B
Blue Swirl 已提交
1511
static void sun4m_machine_init(void)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
{
    qemu_register_machine(&ss5_machine);
    qemu_register_machine(&ss10_machine);
    qemu_register_machine(&ss600mp_machine);
    qemu_register_machine(&ss20_machine);
    qemu_register_machine(&voyager_machine);
    qemu_register_machine(&ss_lx_machine);
    qemu_register_machine(&ss4_machine);
    qemu_register_machine(&scls_machine);
    qemu_register_machine(&sbook_machine);
}

A
Andreas Färber 已提交
1524
type_init(sun4m_register_types)
B
Blue Swirl 已提交
1525
machine_init(sun4m_machine_init);