sun4m.c 41.9 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
24
#include "hw/sysbus.h"
25
#include "qemu/timer.h"
P
Paolo Bonzini 已提交
26 27 28 29
#include "hw/sparc/sun4m.h"
#include "hw/timer/m48t59.h"
#include "hw/sparc/sparc32_dma.h"
#include "hw/block/fdc.h"
30
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
31
#include "net/net.h"
32
#include "hw/boards.h"
33
#include "hw/nvram/openbios_firmware_abi.h"
P
Paolo Bonzini 已提交
34 35 36 37 38
#include "hw/scsi/esp.h"
#include "hw/i386/pc.h"
#include "hw/isa/isa.h"
#include "hw/nvram/fw_cfg.h"
#include "hw/char/escc.h"
39 40
#include "hw/empty_slot.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
41
#include "elf.h"
42
#include "sysemu/blockdev.h"
43
#include "trace.h"
44

45 46 47 48
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
49 50
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
51 52 53 54 55 56 57 58 59 60
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

61
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
62
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
63
#define INITRD_LOAD_ADDR     0x00800000
64
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
65
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
66
#define PROM_FILENAME        "openbios-sparc32"
67
#define CFG_ADDR             0xd00000510ULL
68
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
69 70
#define FW_CFG_SUN4M_WIDTH   (FW_CFG_ARCH_LOCAL + 0x01)
#define FW_CFG_SUN4M_HEIGHT  (FW_CFG_ARCH_LOCAL + 0x02)
71

B
bellard 已提交
72
#define MAX_CPUS 16
73
#define MAX_PILS 16
74
#define MAX_VSIMMS 4
75

76 77
#define ESCC_CLOCK 4915200

78
struct sun4m_hwdef {
A
Avi Kivity 已提交
79 80 81 82 83 84
    hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
    hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
    hwaddr serial_base, fd_base;
    hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
    hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    hwaddr bpp_base, dbri_base, sx_base;
85
    struct {
A
Avi Kivity 已提交
86
        hwaddr reg_base, vram_base;
87
    } vsimm[MAX_VSIMMS];
A
Avi Kivity 已提交
88
    hwaddr ecc_base;
89 90
    uint64_t max_mem;
    const char * const default_cpu_model;
91 92 93 94
    uint32_t ecc_version;
    uint32_t iommu_version;
    uint16_t machine_id;
    uint8_t nvram_machine_id;
95 96
};

B
bellard 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
B
Blue Swirl 已提交
112 113 114 115 116

void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
{
}

B
bellard 已提交
117 118 119 120 121 122
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}

123
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
B
blueswir1 已提交
124
{
125
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
126 127 128
    return 0;
}

129 130 131
static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
                       const char *cmdline, const char *boot_devices,
                       ram_addr_t RAM_size, uint32_t kernel_size,
B
blueswir1 已提交
132
                       int width, int height, int depth,
133
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
134
{
B
blueswir1 已提交
135
    unsigned int i;
B
blueswir1 已提交
136
    uint32_t start, end;
B
blueswir1 已提交
137 138 139 140
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
B
bellard 已提交
141

142
    start = 0;
B
bellard 已提交
143

B
blueswir1 已提交
144 145
    // OpenBIOS nvram variables
    // Variable partition
B
blueswir1 已提交
146 147
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
B
blueswir1 已提交
148
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
B
blueswir1 已提交
149

B
blueswir1 已提交
150
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
B
blueswir1 已提交
151
    for (i = 0; i < nb_prom_envs; i++)
B
blueswir1 已提交
152 153 154 155
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
B
blueswir1 已提交
156 157

    end = start + ((end - start + 15) & ~15);
B
blueswir1 已提交
158
    OpenBIOS_finish_partition(part_header, end - start);
B
blueswir1 已提交
159 160 161

    // free partition
    start = end;
B
blueswir1 已提交
162 163
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
B
blueswir1 已提交
164
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
B
blueswir1 已提交
165 166

    end = 0x1fd0;
B
blueswir1 已提交
167 168
    OpenBIOS_finish_partition(part_header, end - start);

169 170
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
171 172 173

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
B
bellard 已提交
174 175
}

176
static DeviceState *slavio_intctl;
B
bellard 已提交
177

178
void sun4m_pic_info(Monitor *mon, const QDict *qdict)
B
bellard 已提交
179
{
180
    if (slavio_intctl)
A
aliguori 已提交
181
        slavio_pic_info(mon, slavio_intctl);
B
bellard 已提交
182 183
}

184
void sun4m_irq_info(Monitor *mon, const QDict *qdict)
B
bellard 已提交
185
{
186
    if (slavio_intctl)
A
aliguori 已提交
187
        slavio_irq_info(mon, slavio_intctl);
B
bellard 已提交
188 189
}

A
Andreas Färber 已提交
190
void cpu_check_irqs(CPUSPARCState *env)
B
blueswir1 已提交
191
{
192 193
    CPUState *cs;

B
blueswir1 已提交
194 195 196 197 198 199 200 201 202
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
203
                if (old_interrupt != env->interrupt_index) {
204
                    cs = CPU(sparc_env_get_cpu(env));
205
                    trace_sun4m_cpu_interrupt(i);
206
                    cpu_interrupt(cs, CPU_INTERRUPT_HARD);
207
                }
B
blueswir1 已提交
208 209 210 211
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
212
        cs = CPU(sparc_env_get_cpu(env));
213
        trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
B
blueswir1 已提交
214
        env->interrupt_index = 0;
215
        cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
B
blueswir1 已提交
216 217 218
    }
}

219
static void cpu_kick_irq(SPARCCPU *cpu)
220
{
221
    CPUSPARCState *env = &cpu->env;
222
    CPUState *cs = CPU(cpu);
223

224
    cs->halted = 0;
225
    cpu_check_irqs(env);
226
    qemu_cpu_kick(cs);
227 228
}

229 230
static void cpu_set_irq(void *opaque, int irq, int level)
{
231 232
    SPARCCPU *cpu = opaque;
    CPUSPARCState *env = &cpu->env;
233 234

    if (level) {
235
        trace_sun4m_cpu_set_irq_raise(irq);
B
blueswir1 已提交
236
        env->pil_in |= 1 << irq;
237
        cpu_kick_irq(cpu);
238
    } else {
239
        trace_sun4m_cpu_set_irq_lower(irq);
B
blueswir1 已提交
240 241
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
242 243 244 245 246 247 248
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
249 250
static void main_cpu_reset(void *opaque)
{
251
    SPARCCPU *cpu = opaque;
252
    CPUState *cs = CPU(cpu);
253

254 255
    cpu_reset(cs);
    cs->halted = 0;
256 257 258 259
}

static void secondary_cpu_reset(void *opaque)
{
260
    SPARCCPU *cpu = opaque;
261
    CPUState *cs = CPU(cpu);
262

263 264
    cpu_reset(cs);
    cs->halted = 1;
B
bellard 已提交
265 266
}

B
blueswir1 已提交
267 268
static void cpu_halt_signal(void *opaque, int irq, int level)
{
269 270
    if (level && current_cpu) {
        cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
271
    }
B
blueswir1 已提交
272 273
}

274 275 276 277 278
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return addr - 0xf0000000ULL;
}

279
static unsigned long sun4m_load_kernel(const char *kernel_filename,
280
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
281
                                       ram_addr_t RAM_size)
282 283 284 285
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
286
    uint8_t *ptr;
287 288 289 290 291

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
292 293 294 295 296 297 298
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
299 300
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
                               NULL, NULL, NULL, 1, ELF_MACHINE, 0);
301
        if (kernel_size < 0)
302
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
303 304
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
305
        if (kernel_size < 0)
306 307 308
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
309 310 311 312 313 314 315 316 317
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
318 319 320
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
321 322 323 324 325 326 327 328
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
329 330 331 332
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
                if (ldl_p(ptr) == 0x48647253) { // HdrS
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
333 334 335 336 337 338 339 340
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Avi Kivity 已提交
341
static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
342 343 344 345 346 347
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "iommu");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
348
    qdev_init_nofail(dev);
349
    s = SYS_BUS_DEVICE(dev);
350 351 352 353 354 355
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

A
Avi Kivity 已提交
356
static void *sparc32_dma_init(hwaddr daddr, qemu_irq parent_irq,
B
Bob Breuer 已提交
357
                              void *iommu, qemu_irq *dev_irq, int is_ledma)
358 359 360 361 362 363
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "sparc32_dma");
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
B
Bob Breuer 已提交
364
    qdev_prop_set_uint32(dev, "is_ledma", is_ledma);
M
Markus Armbruster 已提交
365
    qdev_init_nofail(dev);
366
    s = SYS_BUS_DEVICE(dev);
367 368 369 370 371 372 373
    sysbus_connect_irq(s, 0, parent_irq);
    *dev_irq = qdev_get_gpio_in(dev, 0);
    sysbus_mmio_map(s, 0, daddr);

    return s;
}

A
Avi Kivity 已提交
374
static void lance_init(NICInfo *nd, hwaddr leaddr,
375
                       void *dma_opaque, qemu_irq irq)
P
Paul Brook 已提交
376 377 378
{
    DeviceState *dev;
    SysBusDevice *s;
379
    qemu_irq reset;
P
Paul Brook 已提交
380 381 382 383

    qemu_check_nic_model(&nd_table[0], "lance");

    dev = qdev_create(NULL, "lance");
384
    qdev_set_nic_properties(dev, nd);
B
Blue Swirl 已提交
385
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
M
Markus Armbruster 已提交
386
    qdev_init_nofail(dev);
387
    s = SYS_BUS_DEVICE(dev);
P
Paul Brook 已提交
388 389
    sysbus_mmio_map(s, 0, leaddr);
    sysbus_connect_irq(s, 0, irq);
390 391
    reset = qdev_get_gpio_in(dev, 0);
    qdev_connect_gpio_out(dma_opaque, 0, reset);
P
Paul Brook 已提交
392 393
}

A
Avi Kivity 已提交
394 395
static DeviceState *slavio_intctl_init(hwaddr addr,
                                       hwaddr addrg,
B
Blue Swirl 已提交
396
                                       qemu_irq **parent_irq)
397 398 399 400 401 402
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
403
    qdev_init_nofail(dev);
404

405
    s = SYS_BUS_DEVICE(dev);
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Avi Kivity 已提交
423
static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
424 425 426 427 428 429 430 431
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
432
    qdev_init_nofail(dev);
433
    s = SYS_BUS_DEVICE(dev);
434 435 436 437
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Avi Kivity 已提交
438
        sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
439 440 441 442
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

443 444 445 446 447 448 449 450 451 452 453
static qemu_irq  slavio_system_powerdown;

static void slavio_powerdown_req(Notifier *n, void *opaque)
{
    qemu_irq_raise(slavio_system_powerdown);
}

static Notifier slavio_system_powerdown_notifier = {
    .notify = slavio_powerdown_req
};

454 455 456 457 458 459
#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Avi Kivity 已提交
460 461 462
static void slavio_misc_init(hwaddr base,
                             hwaddr aux1_base,
                             hwaddr aux2_base, qemu_irq irq,
463
                             qemu_irq fdc_tc)
464 465 466 467 468
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
469
    qdev_init_nofail(dev);
470
    s = SYS_BUS_DEVICE(dev);
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
496 497
    slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
    qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
498 499
}

A
Avi Kivity 已提交
500
static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
501 502 503 504 505 506
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
507
    qdev_init_nofail(dev);
508
    s = SYS_BUS_DEVICE(dev);
509 510 511 512 513 514 515
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Avi Kivity 已提交
516
static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
517 518 519 520 521
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
522
    qdev_init_nofail(dev);
523
    s = SYS_BUS_DEVICE(dev);
524 525 526 527 528
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

A
Avi Kivity 已提交
529
static void tcx_init(hwaddr addr, int vram_size, int width,
530 531 532 533 534 535 536 537 538 539
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
540
    qdev_prop_set_uint64(dev, "prom_addr", addr);
M
Markus Armbruster 已提交
541
    qdev_init_nofail(dev);
542
    s = SYS_BUS_DEVICE(dev);
543 544
    /* FCode ROM */
    sysbus_mmio_map(s, 0, addr);
545
    /* 8-bit plane */
546
    sysbus_mmio_map(s, 1, addr + 0x00800000ULL);
547
    /* DAC */
548
    sysbus_mmio_map(s, 2, addr + 0x00200000ULL);
549
    /* TEC (dummy) */
550
    sysbus_mmio_map(s, 3, addr + 0x00700000ULL);
551
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
552
    sysbus_mmio_map(s, 4, addr + 0x00301000ULL);
553 554
    if (depth == 24) {
        /* 24-bit plane */
555
        sysbus_mmio_map(s, 5, addr + 0x02000000ULL);
556
        /* Control plane */
557
        sysbus_mmio_map(s, 6, addr + 0x0a000000ULL);
558 559
    } else {
        /* THC 8 bit (dummy) */
560
        sysbus_mmio_map(s, 5, addr + 0x00300000ULL);
561 562 563
    }
}

B
Blue Swirl 已提交
564
/* NCR89C100/MACIO Internal ID register */
565 566 567

#define TYPE_MACIO_ID_REGISTER "macio_idreg"

B
Blue Swirl 已提交
568 569
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Avi Kivity 已提交
570
static void idreg_init(hwaddr addr)
B
Blue Swirl 已提交
571 572 573 574
{
    DeviceState *dev;
    SysBusDevice *s;

575
    dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
M
Markus Armbruster 已提交
576
    qdev_init_nofail(dev);
577
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
578 579

    sysbus_mmio_map(s, 0, addr);
580 581
    cpu_physical_memory_write_rom(&address_space_memory,
                                  addr, idreg_data, sizeof(idreg_data));
B
Blue Swirl 已提交
582 583
}

584 585 586
#define MACIO_ID_REGISTER(obj) \
    OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)

A
Avi Kivity 已提交
587
typedef struct IDRegState {
588 589
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
590 591 592
    MemoryRegion mem;
} IDRegState;

593
static int idreg_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
594
{
595
    IDRegState *s = MACIO_ID_REGISTER(dev);
B
Blue Swirl 已提交
596

597 598
    memory_region_init_ram(&s->mem, OBJECT(s),
                           "sun4m.idreg", sizeof(idreg_data));
599
    vmstate_register_ram_global(&s->mem);
A
Avi Kivity 已提交
600
    memory_region_set_readonly(&s->mem, true);
601
    sysbus_init_mmio(dev, &s->mem);
602
    return 0;
B
Blue Swirl 已提交
603 604
}

605 606 607 608 609 610 611
static void idreg_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = idreg_init1;
}

612
static const TypeInfo idreg_info = {
613
    .name          = TYPE_MACIO_ID_REGISTER,
614 615 616
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(IDRegState),
    .class_init    = idreg_class_init,
B
Blue Swirl 已提交
617 618
};

619 620 621
#define TYPE_TCX_AFX "tcx_afx"
#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)

A
Avi Kivity 已提交
622
typedef struct AFXState {
623 624
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
625 626 627
    MemoryRegion mem;
} AFXState;

A
Artyom Tarasenko 已提交
628
/* SS-5 TCX AFX register */
A
Avi Kivity 已提交
629
static void afx_init(hwaddr addr)
A
Artyom Tarasenko 已提交
630 631 632 633
{
    DeviceState *dev;
    SysBusDevice *s;

634
    dev = qdev_create(NULL, TYPE_TCX_AFX);
A
Artyom Tarasenko 已提交
635
    qdev_init_nofail(dev);
636
    s = SYS_BUS_DEVICE(dev);
A
Artyom Tarasenko 已提交
637 638 639 640 641 642

    sysbus_mmio_map(s, 0, addr);
}

static int afx_init1(SysBusDevice *dev)
{
643
    AFXState *s = TCX_AFX(dev);
A
Artyom Tarasenko 已提交
644

645
    memory_region_init_ram(&s->mem, OBJECT(s), "sun4m.afx", 4);
646
    vmstate_register_ram_global(&s->mem);
647
    sysbus_init_mmio(dev, &s->mem);
A
Artyom Tarasenko 已提交
648 649 650
    return 0;
}

651 652 653 654 655 656 657
static void afx_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = afx_init1;
}

658
static const TypeInfo afx_info = {
659
    .name          = TYPE_TCX_AFX,
660 661 662
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(AFXState),
    .class_init    = afx_class_init,
A
Artyom Tarasenko 已提交
663 664
};

665 666 667
#define TYPE_OPENPROM "openprom"
#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)

A
Avi Kivity 已提交
668
typedef struct PROMState {
669 670
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
671 672 673
    MemoryRegion prom;
} PROMState;

B
Blue Swirl 已提交
674
/* Boot PROM (OpenBIOS) */
675 676
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
{
A
Avi Kivity 已提交
677
    hwaddr *base_addr = (hwaddr *)opaque;
678 679 680
    return addr + *base_addr - PROM_VADDR;
}

A
Avi Kivity 已提交
681
static void prom_init(hwaddr addr, const char *bios_name)
B
Blue Swirl 已提交
682 683 684 685 686 687
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

688
    dev = qdev_create(NULL, TYPE_OPENPROM);
M
Markus Armbruster 已提交
689
    qdev_init_nofail(dev);
690
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
691 692 693 694 695 696 697 698 699

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
700 701
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
                       NULL, NULL, 1, ELF_MACHINE, 0);
B
Blue Swirl 已提交
702 703 704
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
705
        g_free(filename);
B
Blue Swirl 已提交
706 707 708 709 710 711 712 713 714
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
        exit(1);
    }
}

715
static int prom_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
716
{
717
    PROMState *s = OPENPROM(dev);
B
Blue Swirl 已提交
718

719
    memory_region_init_ram(&s->prom, OBJECT(s), "sun4m.prom", PROM_SIZE_MAX);
720
    vmstate_register_ram_global(&s->prom);
A
Avi Kivity 已提交
721
    memory_region_set_readonly(&s->prom, true);
722
    sysbus_init_mmio(dev, &s->prom);
723
    return 0;
B
Blue Swirl 已提交
724 725
}

726 727 728 729 730 731
static Property prom_properties[] = {
    {/* end of property list */},
};

static void prom_class_init(ObjectClass *klass, void *data)
{
732
    DeviceClass *dc = DEVICE_CLASS(klass);
733 734 735
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = prom_init1;
736
    dc->props = prom_properties;
737 738
}

739
static const TypeInfo prom_info = {
740
    .name          = TYPE_OPENPROM,
741 742 743
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PROMState),
    .class_init    = prom_class_init,
B
Blue Swirl 已提交
744 745
};

746 747 748 749 750 751
#define TYPE_SUN4M_MEMORY "memory"
#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)

typedef struct RamDevice {
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
752
    MemoryRegion ram;
753
    uint64_t size;
G
Gerd Hoffmann 已提交
754 755
} RamDevice;

B
Blue Swirl 已提交
756
/* System RAM */
757
static int ram_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
758
{
759
    RamDevice *d = SUN4M_RAM(dev);
B
Blue Swirl 已提交
760

761
    memory_region_init_ram(&d->ram, OBJECT(d), "sun4m.ram", d->size);
762
    vmstate_register_ram_global(&d->ram);
763
    sysbus_init_mmio(dev, &d->ram);
764
    return 0;
B
Blue Swirl 已提交
765 766
}

A
Avi Kivity 已提交
767
static void ram_init(hwaddr addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
768 769 770 771
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
772
    RamDevice *d;
B
Blue Swirl 已提交
773 774 775 776 777 778 779 780 781 782

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(max_mem / (1024 * 1024)));
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
783
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
784

785
    d = SUN4M_RAM(dev);
G
Gerd Hoffmann 已提交
786
    d->size = RAM_size;
M
Markus Armbruster 已提交
787
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
788

B
Blue Swirl 已提交
789 790 791
    sysbus_mmio_map(s, 0, addr);
}

792 793 794 795 796 797 798
static Property ram_properties[] = {
    DEFINE_PROP_UINT64("size", RamDevice, size, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void ram_class_init(ObjectClass *klass, void *data)
{
799
    DeviceClass *dc = DEVICE_CLASS(klass);
800 801 802
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = ram_init1;
803
    dc->props = ram_properties;
804 805
}

806
static const TypeInfo ram_info = {
807
    .name          = TYPE_SUN4M_MEMORY,
808 809 810
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(RamDevice),
    .class_init    = ram_class_init,
B
Blue Swirl 已提交
811 812
};

813 814
static void cpu_devinit(const char *cpu_model, unsigned int id,
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
B
Blue Swirl 已提交
815
{
816
    CPUState *cs;
817
    SPARCCPU *cpu;
A
Andreas Färber 已提交
818
    CPUSPARCState *env;
B
Blue Swirl 已提交
819

820 821
    cpu = cpu_sparc_init(cpu_model);
    if (cpu == NULL) {
B
Blue Swirl 已提交
822 823 824
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }
825
    env = &cpu->env;
B
Blue Swirl 已提交
826 827 828

    cpu_sparc_set_id(env, id);
    if (id == 0) {
829
        qemu_register_reset(main_cpu_reset, cpu);
B
Blue Swirl 已提交
830
    } else {
831
        qemu_register_reset(secondary_cpu_reset, cpu);
832 833
        cs = CPU(cpu);
        cs->halted = 1;
B
Blue Swirl 已提交
834
    }
835
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
B
Blue Swirl 已提交
836 837 838
    env->prom_addr = prom_addr;
}

B
Blue Swirl 已提交
839 840 841 842
static void dummy_fdc_tc(void *opaque, int irq, int level)
{
}

843 844
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
                          QEMUMachineInitArgs *args)
845
{
846
    const char *cpu_model = args->cpu_model;
B
bellard 已提交
847
    unsigned int i;
P
Paul Brook 已提交
848
    void *iommu, *espdma, *ledma, *nvram;
849
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
850
        espdma_irq, ledma_irq;
851
    qemu_irq esp_reset, dma_enable;
852
    qemu_irq fdc_tc;
B
blueswir1 已提交
853
    qemu_irq *cpu_halt;
B
blueswir1 已提交
854
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
855
    DriveInfo *fd[MAX_FD];
L
Laszlo Ersek 已提交
856
    FWCfgState *fw_cfg;
857
    unsigned int num_vsimms;
858

B
bellard 已提交
859
    /* init CPUs */
860 861
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
862

B
bellard 已提交
863
    for(i = 0; i < smp_cpus; i++) {
864
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
865
    }
866 867 868 869

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

870 871

    /* set up devices */
872
    ram_init(0, args->ram_size, hwdef->max_mem);
873 874
    /* models without ECC don't trap when missing ram is accessed */
    if (!hwdef->ecc_base) {
875
        empty_slot_init(args->ram_size, hwdef->max_mem - args->ram_size);
876
    }
B
Blue Swirl 已提交
877

B
Blue Swirl 已提交
878 879
    prom_init(hwdef->slavio_base, bios_name);

880 881
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
882
                                       cpu_irqs);
883 884

    for (i = 0; i < 32; i++) {
885
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
886 887
    }
    for (i = 0; i < MAX_CPUS; i++) {
888
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
889
    }
890

891
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
892
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
893 894
    }

A
Artyom Tarasenko 已提交
895 896 897 898
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

899
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
900
                       slavio_irq[30]);
901

902 903 904 905 906 907 908 909
    if (hwdef->iommu_pad_base) {
        /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
           Software shouldn't use aliased addresses, neither should it crash
           when does. Using empty_slot instead of aliasing can help with
           debugging such accesses */
        empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
    }

910
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
B
Bob Breuer 已提交
911
                              iommu, &espdma_irq, 0);
912

B
blueswir1 已提交
913
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
B
Bob Breuer 已提交
914
                             slavio_irq[16], iommu, &ledma_irq, 1);
B
bellard 已提交
915

B
blueswir1 已提交
916 917 918 919
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935
    num_vsimms = 0;
    if (num_vsimms == 0) {
        tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
                 graphic_depth);
    }

    for (i = num_vsimms; i < MAX_VSIMMS; i++) {
        /* vsimm registers probed by OBP */
        if (hwdef->vsimm[i].reg_base) {
            empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
        }
    }

    if (hwdef->sx_base) {
        empty_slot_init(hwdef->sx_base, 0x2000);
    }
936

937
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
938

939
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
B
blueswir1 已提交
940

941
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
942

943
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
944
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
S
Stefan Weil 已提交
945 946
    /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
       Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
947
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
A
aurel32 已提交
948
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
B
blueswir1 已提交
949

B
blueswir1 已提交
950
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
951 952 953
    if (hwdef->apc_base) {
        apc_init(hwdef->apc_base, cpu_halt[0]);
    }
B
blueswir1 已提交
954

955
    if (hwdef->fd_base) {
T
ths 已提交
956
        /* there is zero or one floppy drive */
957
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
958
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
959
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
960
                          &fdc_tc);
B
Blue Swirl 已提交
961 962
    } else {
        fdc_tc = *qemu_allocate_irqs(dummy_fdc_tc, NULL, 1);
T
ths 已提交
963 964
    }

B
Blue Swirl 已提交
965 966 967
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

T
ths 已提交
968 969 970 971 972
    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

P
Paul Brook 已提交
973 974
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
975
             espdma, espdma_irq, &esp_reset, &dma_enable);
976

977 978
    qdev_connect_gpio_out(espdma, 0, esp_reset);
    qdev_connect_gpio_out(espdma, 1, dma_enable);
979

B
Blue Swirl 已提交
980 981
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
982
                             slavio_irq[5]);
B
Blue Swirl 已提交
983
    }
984

985 986 987 988 989 990 991 992 993 994 995 996 997
    if (hwdef->dbri_base) {
        /* ISDN chip with attached CS4215 audio codec */
        /* prom space */
        empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
        /* reg space */
        empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
    }

    if (hwdef->bpp_base) {
        /* parallel port */
        empty_slot_init(hwdef->bpp_base, 0x20);
    }

998 999 1000
    kernel_size = sun4m_load_kernel(args->kernel_filename,
                                    args->initrd_filename,
                                    args->ram_size);
1001

1002
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, args->kernel_cmdline,
1003
               args->boot_order, args->ram_size, kernel_size, graphic_width,
1004 1005
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
1006

1007
    if (hwdef->ecc_base)
1008
        ecc_init(hwdef->ecc_base, slavio_irq[28],
1009
                 hwdef->ecc_version);
1010 1011

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1012
    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
1013
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1014 1015
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1016
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1017 1018
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
1019 1020
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1021
    if (args->kernel_cmdline) {
1022
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1023 1024 1025
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
                         args->kernel_cmdline);
        fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, args->kernel_cmdline);
B
Blue Swirl 已提交
1026
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1027
                       strlen(args->kernel_cmdline) + 1);
1028 1029
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
B
Blue Swirl 已提交
1030
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
1031 1032 1033
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1034
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, args->boot_order[0]);
1035
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1036 1037
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
enum {
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
};

1050
static const struct sun4m_hwdef sun4m_hwdefs[] = {
1051 1052 1053
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
1054 1055
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
1056 1057
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
1058
        .slavio_base  = 0x70000000,
1059 1060 1061 1062 1063 1064
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
1065
        .idreg_base   = 0x78000000,
1066 1067 1068
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
1069
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
1070
        .afx_base     = 0x6e000000,
1071 1072
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1073 1074
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
1075
        .iommu_version = 0x05000000,
1076 1077
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
B
blueswir1 已提交
1078 1079 1080
    },
    /* SS-10 */
    {
1081 1082 1083 1084 1085 1086 1087 1088 1089
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1090
        .idreg_base   = 0xef0000000ULL,
1091 1092 1093
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1094
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1095 1096
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1097 1098
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
1099 1100
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
1101
        .iommu_version = 0x03000000,
B
blueswir1 已提交
1102
        .max_mem = 0xf00000000ULL,
1103
        .default_cpu_model = "TI SuperSparc II",
1104
    },
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1118
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1119 1120
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1121 1122
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1123 1124
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1125
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1126
        .max_mem = 0xf00000000ULL,
1127
        .default_cpu_model = "TI SuperSparc II",
1128
    },
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1140
        .idreg_base   = 0xef0000000ULL,
1141 1142 1143
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1144
        .bpp_base     = 0xef4800000ULL,
1145
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1146 1147
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
        .dbri_base    = 0xee0000000ULL,
        .sx_base      = 0xf80000000ULL,
        .vsimm        = {
            {
                .reg_base  = 0x9c000000ULL,
                .vram_base = 0xfc000000ULL
            }, {
                .reg_base  = 0x90000000ULL,
                .vram_base = 0xf0000000ULL
            }, {
                .reg_base  = 0x94000000ULL
            }, {
                .reg_base  = 0x98000000ULL
            }
        },
1163 1164
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1165 1166
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1167
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1168
        .max_mem = 0xf00000000ULL,
1169 1170
        .default_cpu_model = "TI SuperSparc II",
    },
B
blueswir1 已提交
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1189 1190
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1191 1192 1193 1194 1195 1196 1197
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
1198 1199
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
B
blueswir1 已提交
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1214 1215
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1239 1240
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1263 1264
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1287 1288
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1289 1290 1291 1292
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
1293 1294 1295
};

/* SPARCstation 5 hardware initialisation */
1296
static void ss5_init(QEMUMachineInitArgs *args)
1297
{
1298
    sun4m_hw_init(&sun4m_hwdefs[0], args);
1299
}
B
bellard 已提交
1300

B
blueswir1 已提交
1301
/* SPARCstation 10 hardware initialisation */
1302
static void ss10_init(QEMUMachineInitArgs *args)
B
blueswir1 已提交
1303
{
1304
    sun4m_hw_init(&sun4m_hwdefs[1], args);
B
blueswir1 已提交
1305 1306
}

1307
/* SPARCserver 600MP hardware initialisation */
1308
static void ss600mp_init(QEMUMachineInitArgs *args)
1309
{
1310
    sun4m_hw_init(&sun4m_hwdefs[2], args);
1311 1312
}

1313
/* SPARCstation 20 hardware initialisation */
1314
static void ss20_init(QEMUMachineInitArgs *args)
1315
{
1316
    sun4m_hw_init(&sun4m_hwdefs[3], args);
B
blueswir1 已提交
1317 1318
}

B
blueswir1 已提交
1319
/* SPARCstation Voyager hardware initialisation */
1320
static void vger_init(QEMUMachineInitArgs *args)
B
blueswir1 已提交
1321
{
1322
    sun4m_hw_init(&sun4m_hwdefs[4], args);
B
blueswir1 已提交
1323 1324 1325
}

/* SPARCstation LX hardware initialisation */
1326
static void ss_lx_init(QEMUMachineInitArgs *args)
B
blueswir1 已提交
1327
{
1328
    sun4m_hw_init(&sun4m_hwdefs[5], args);
B
blueswir1 已提交
1329 1330 1331
}

/* SPARCstation 4 hardware initialisation */
1332
static void ss4_init(QEMUMachineInitArgs *args)
B
blueswir1 已提交
1333
{
1334
    sun4m_hw_init(&sun4m_hwdefs[6], args);
B
blueswir1 已提交
1335 1336 1337
}

/* SPARCClassic hardware initialisation */
1338
static void scls_init(QEMUMachineInitArgs *args)
B
blueswir1 已提交
1339
{
1340
    sun4m_hw_init(&sun4m_hwdefs[7], args);
B
blueswir1 已提交
1341 1342 1343
}

/* SPARCbook hardware initialisation */
1344
static void sbook_init(QEMUMachineInitArgs *args)
B
blueswir1 已提交
1345
{
1346
    sun4m_hw_init(&sun4m_hwdefs[8], args);
B
blueswir1 已提交
1347 1348
}

1349
static QEMUMachine ss5_machine = {
B
blueswir1 已提交
1350 1351 1352
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1353
    .block_default_type = IF_SCSI,
1354
    .is_default = 1,
1355
    .default_boot_order = "c",
B
bellard 已提交
1356
};
B
blueswir1 已提交
1357

1358
static QEMUMachine ss10_machine = {
B
blueswir1 已提交
1359 1360 1361
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1362
    .block_default_type = IF_SCSI,
B
blueswir1 已提交
1363
    .max_cpus = 4,
1364
    .default_boot_order = "c",
B
blueswir1 已提交
1365
};
1366

1367
static QEMUMachine ss600mp_machine = {
B
blueswir1 已提交
1368 1369 1370
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1371
    .block_default_type = IF_SCSI,
B
blueswir1 已提交
1372
    .max_cpus = 4,
1373
    .default_boot_order = "c",
1374
};
1375

1376
static QEMUMachine ss20_machine = {
B
blueswir1 已提交
1377 1378 1379
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1380
    .block_default_type = IF_SCSI,
B
blueswir1 已提交
1381
    .max_cpus = 4,
1382
    .default_boot_order = "c",
1383 1384
};

1385
static QEMUMachine voyager_machine = {
B
blueswir1 已提交
1386 1387 1388
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1389
    .block_default_type = IF_SCSI,
1390
    .default_boot_order = "c",
B
blueswir1 已提交
1391 1392
};

1393
static QEMUMachine ss_lx_machine = {
B
blueswir1 已提交
1394 1395 1396
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1397
    .block_default_type = IF_SCSI,
1398
    .default_boot_order = "c",
B
blueswir1 已提交
1399 1400
};

1401
static QEMUMachine ss4_machine = {
B
blueswir1 已提交
1402 1403 1404
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1405
    .block_default_type = IF_SCSI,
1406
    .default_boot_order = "c",
B
blueswir1 已提交
1407 1408
};

1409
static QEMUMachine scls_machine = {
B
blueswir1 已提交
1410 1411 1412
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1413
    .block_default_type = IF_SCSI,
1414
    .default_boot_order = "c",
B
blueswir1 已提交
1415 1416
};

1417
static QEMUMachine sbook_machine = {
B
blueswir1 已提交
1418 1419 1420
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1421
    .block_default_type = IF_SCSI,
1422
    .default_boot_order = "c",
B
blueswir1 已提交
1423 1424
};

A
Andreas Färber 已提交
1425 1426 1427 1428 1429 1430 1431 1432
static void sun4m_register_types(void)
{
    type_register_static(&idreg_info);
    type_register_static(&afx_info);
    type_register_static(&prom_info);
    type_register_static(&ram_info);
}

B
Blue Swirl 已提交
1433
static void sun4m_machine_init(void)
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
{
    qemu_register_machine(&ss5_machine);
    qemu_register_machine(&ss10_machine);
    qemu_register_machine(&ss600mp_machine);
    qemu_register_machine(&ss20_machine);
    qemu_register_machine(&voyager_machine);
    qemu_register_machine(&ss_lx_machine);
    qemu_register_machine(&ss4_machine);
    qemu_register_machine(&scls_machine);
    qemu_register_machine(&sbook_machine);
}

A
Andreas Färber 已提交
1446
type_init(sun4m_register_types)
B
Blue Swirl 已提交
1447
machine_init(sun4m_machine_init);