sun4m.c 44.9 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Peter Maydell 已提交
24
#include "qemu/osdep.h"
25
#include "qapi/error.h"
26 27
#include "qemu-common.h"
#include "cpu.h"
28
#include "hw/sysbus.h"
29
#include "qemu/error-report.h"
30
#include "qemu/timer.h"
31
#include "hw/sparc/sun4m_iommu.h"
P
Paolo Bonzini 已提交
32 33 34
#include "hw/timer/m48t59.h"
#include "hw/sparc/sparc32_dma.h"
#include "hw/block/fdc.h"
35
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
36
#include "net/net.h"
37
#include "hw/boards.h"
P
Paolo Bonzini 已提交
38 39
#include "hw/scsi/esp.h"
#include "hw/isa/isa.h"
40
#include "hw/nvram/sun_nvram.h"
41
#include "hw/nvram/chrp_nvram.h"
P
Paolo Bonzini 已提交
42 43
#include "hw/nvram/fw_cfg.h"
#include "hw/char/escc.h"
44 45
#include "hw/empty_slot.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
46
#include "elf.h"
47
#include "trace.h"
48
#include "qemu/cutils.h"
49

50 51 52 53
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
54 55
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
56 57 58 59 60 61 62 63 64 65
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

66
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
67
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
68
#define INITRD_LOAD_ADDR     0x00800000
69
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
70
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
71
#define PROM_FILENAME        "openbios-sparc32"
72
#define CFG_ADDR             0xd00000510ULL
73
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
74 75
#define FW_CFG_SUN4M_WIDTH   (FW_CFG_ARCH_LOCAL + 0x01)
#define FW_CFG_SUN4M_HEIGHT  (FW_CFG_ARCH_LOCAL + 0x02)
76

B
bellard 已提交
77
#define MAX_CPUS 16
78
#define MAX_PILS 16
79
#define MAX_VSIMMS 4
80

81 82
#define ESCC_CLOCK 4915200

83
struct sun4m_hwdef {
A
Avi Kivity 已提交
84 85 86 87 88 89
    hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
    hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
    hwaddr serial_base, fd_base;
    hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
    hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    hwaddr bpp_base, dbri_base, sx_base;
90
    struct {
A
Avi Kivity 已提交
91
        hwaddr reg_base, vram_base;
92
    } vsimm[MAX_VSIMMS];
A
Avi Kivity 已提交
93
    hwaddr ecc_base;
94
    uint64_t max_mem;
95 96 97 98
    uint32_t ecc_version;
    uint32_t iommu_version;
    uint16_t machine_id;
    uint8_t nvram_machine_id;
99 100
};

101
void DMA_init(ISABus *bus, int high_page_enable)
B
Blue Swirl 已提交
102 103 104
{
}

105 106
static void fw_cfg_boot_set(void *opaque, const char *boot_device,
                            Error **errp)
B
blueswir1 已提交
107
{
108
    fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
109 110
}

111
static void nvram_init(Nvram *nvram, uint8_t *macaddr,
112 113
                       const char *cmdline, const char *boot_devices,
                       ram_addr_t RAM_size, uint32_t kernel_size,
B
blueswir1 已提交
114
                       int width, int height, int depth,
115
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
116
{
B
blueswir1 已提交
117
    unsigned int i;
118
    int sysp_end;
B
blueswir1 已提交
119
    uint8_t image[0x1ff0];
120
    NvramClass *k = NVRAM_GET_CLASS(nvram);
B
blueswir1 已提交
121 122

    memset(image, '\0', sizeof(image));
B
bellard 已提交
123

124 125
    /* OpenBIOS nvram variables partition */
    sysp_end = chrp_nvram_create_system_partition(image, 0);
B
bellard 已提交
126

127 128
    /* Free space partition */
    chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
B
blueswir1 已提交
129

130 131
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
132

133 134 135
    for (i = 0; i < sizeof(image); i++) {
        (k->write)(nvram, i, image[i]);
    }
B
bellard 已提交
136 137
}

A
Andreas Färber 已提交
138
void cpu_check_irqs(CPUSPARCState *env)
B
blueswir1 已提交
139
{
140 141
    CPUState *cs;

142 143 144
    /* We should be holding the BQL before we mess with IRQs */
    g_assert(qemu_mutex_iothread_locked());

B
blueswir1 已提交
145 146 147 148 149 150 151 152 153
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
154
                if (old_interrupt != env->interrupt_index) {
155
                    cs = CPU(sparc_env_get_cpu(env));
156
                    trace_sun4m_cpu_interrupt(i);
157
                    cpu_interrupt(cs, CPU_INTERRUPT_HARD);
158
                }
B
blueswir1 已提交
159 160 161 162
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
163
        cs = CPU(sparc_env_get_cpu(env));
164
        trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
B
blueswir1 已提交
165
        env->interrupt_index = 0;
166
        cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
B
blueswir1 已提交
167 168 169
    }
}

170
static void cpu_kick_irq(SPARCCPU *cpu)
171
{
172
    CPUSPARCState *env = &cpu->env;
173
    CPUState *cs = CPU(cpu);
174

175
    cs->halted = 0;
176
    cpu_check_irqs(env);
177
    qemu_cpu_kick(cs);
178 179
}

180 181
static void cpu_set_irq(void *opaque, int irq, int level)
{
182 183
    SPARCCPU *cpu = opaque;
    CPUSPARCState *env = &cpu->env;
184 185

    if (level) {
186
        trace_sun4m_cpu_set_irq_raise(irq);
B
blueswir1 已提交
187
        env->pil_in |= 1 << irq;
188
        cpu_kick_irq(cpu);
189
    } else {
190
        trace_sun4m_cpu_set_irq_lower(irq);
B
blueswir1 已提交
191 192
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
193 194 195 196 197 198 199
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
200 201
static void main_cpu_reset(void *opaque)
{
202
    SPARCCPU *cpu = opaque;
203
    CPUState *cs = CPU(cpu);
204

205 206
    cpu_reset(cs);
    cs->halted = 0;
207 208 209 210
}

static void secondary_cpu_reset(void *opaque)
{
211
    SPARCCPU *cpu = opaque;
212
    CPUState *cs = CPU(cpu);
213

214 215
    cpu_reset(cs);
    cs->halted = 1;
B
bellard 已提交
216 217
}

B
blueswir1 已提交
218 219
static void cpu_halt_signal(void *opaque, int irq, int level)
{
220 221
    if (level && current_cpu) {
        cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
222
    }
B
blueswir1 已提交
223 224
}

225 226 227 228 229
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return addr - 0xf0000000ULL;
}

230
static unsigned long sun4m_load_kernel(const char *kernel_filename,
231
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
232
                                       ram_addr_t RAM_size)
233 234 235 236
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
237
    uint8_t *ptr;
238 239 240 241 242

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
243 244 245 246 247 248 249
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
250
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
251
                               NULL, NULL, NULL, 1, EM_SPARC, 0, 0);
252
        if (kernel_size < 0)
253
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
254 255
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
256
        if (kernel_size < 0)
257 258 259
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
260
        if (kernel_size < 0) {
261
            error_report("could not load kernel '%s'", kernel_filename);
262 263 264 265 266 267
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
268 269 270
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
271
            if (initrd_size < 0) {
272 273
                error_report("could not load initial ram disk '%s'",
                             initrd_filename);
274 275 276 277 278
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
279 280 281 282
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
                if (ldl_p(ptr) == 0x48647253) { // HdrS
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
283 284 285 286 287 288 289 290
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Avi Kivity 已提交
291
static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
292 293 294 295
{
    DeviceState *dev;
    SysBusDevice *s;

296
    dev = qdev_create(NULL, TYPE_SUN4M_IOMMU);
297
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
298
    qdev_init_nofail(dev);
299
    s = SYS_BUS_DEVICE(dev);
300 301 302 303 304 305
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

306 307 308
static void *sparc32_dma_init(hwaddr dma_base,
                              hwaddr esp_base, qemu_irq espdma_irq,
                              hwaddr le_base, qemu_irq ledma_irq)
309
{
310 311 312 313 314
    DeviceState *dma;
    ESPDMADeviceState *espdma;
    LEDMADeviceState *ledma;
    SysBusESPState *esp;
    SysBusPCNetState *lance;
315

316 317 318
    dma = qdev_create(NULL, TYPE_SPARC32_DMA);
    qdev_init_nofail(dma);
    sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, dma_base);
319

320 321 322 323 324 325
    espdma = SPARC32_ESPDMA_DEVICE(object_resolve_path_component(
                                   OBJECT(dma), "espdma"));
    sysbus_connect_irq(SYS_BUS_DEVICE(espdma), 0, espdma_irq);

    esp = ESP_STATE(object_resolve_path_component(OBJECT(espdma), "esp"));
    sysbus_mmio_map(SYS_BUS_DEVICE(esp), 0, esp_base);
326
    scsi_bus_legacy_handle_cmdline(&esp->esp.bus);
327 328 329 330 331 332 333 334 335 336

    ledma = SPARC32_LEDMA_DEVICE(object_resolve_path_component(
                                 OBJECT(dma), "ledma"));
    sysbus_connect_irq(SYS_BUS_DEVICE(ledma), 0, ledma_irq);

    lance = SYSBUS_PCNET(object_resolve_path_component(
                         OBJECT(ledma), "lance"));
    sysbus_mmio_map(SYS_BUS_DEVICE(lance), 0, le_base);

    return dma;
337 338
}

A
Avi Kivity 已提交
339 340
static DeviceState *slavio_intctl_init(hwaddr addr,
                                       hwaddr addrg,
B
Blue Swirl 已提交
341
                                       qemu_irq **parent_irq)
342 343 344 345 346 347
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
348
    qdev_init_nofail(dev);
349

350
    s = SYS_BUS_DEVICE(dev);
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Avi Kivity 已提交
368
static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
369 370 371 372 373 374 375 376
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
377
    qdev_init_nofail(dev);
378
    s = SYS_BUS_DEVICE(dev);
379 380 381 382
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Avi Kivity 已提交
383
        sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
384 385 386 387
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

388 389 390 391 392 393 394 395 396 397 398
static qemu_irq  slavio_system_powerdown;

static void slavio_powerdown_req(Notifier *n, void *opaque)
{
    qemu_irq_raise(slavio_system_powerdown);
}

static Notifier slavio_system_powerdown_notifier = {
    .notify = slavio_powerdown_req
};

399 400 401 402 403 404
#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Avi Kivity 已提交
405 406 407
static void slavio_misc_init(hwaddr base,
                             hwaddr aux1_base,
                             hwaddr aux2_base, qemu_irq irq,
408
                             qemu_irq fdc_tc)
409 410 411 412 413
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
414
    qdev_init_nofail(dev);
415
    s = SYS_BUS_DEVICE(dev);
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
441 442
    slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
    qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
443 444
}

A
Avi Kivity 已提交
445
static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
446 447 448 449 450 451
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
452
    qdev_init_nofail(dev);
453
    s = SYS_BUS_DEVICE(dev);
454 455 456 457 458 459 460
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Avi Kivity 已提交
461
static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
462 463 464 465 466
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
467
    qdev_init_nofail(dev);
468
    s = SYS_BUS_DEVICE(dev);
469 470 471 472 473
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

474
static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
475 476 477 478 479 480 481 482 483 484
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
M
Markus Armbruster 已提交
485
    qdev_init_nofail(dev);
486
    s = SYS_BUS_DEVICE(dev);
487 488

    /* 10/ROM : FCode ROM */
489
    sysbus_mmio_map(s, 0, addr);
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
    /* 2/STIP : Stipple */
    sysbus_mmio_map(s, 1, addr + 0x04000000ULL);
    /* 3/BLIT : Blitter */
    sysbus_mmio_map(s, 2, addr + 0x06000000ULL);
    /* 5/RSTIP : Raw Stipple */
    sysbus_mmio_map(s, 3, addr + 0x0c000000ULL);
    /* 6/RBLIT : Raw Blitter */
    sysbus_mmio_map(s, 4, addr + 0x0e000000ULL);
    /* 7/TEC : Transform Engine */
    sysbus_mmio_map(s, 5, addr + 0x00700000ULL);
    /* 8/CMAP  : DAC */
    sysbus_mmio_map(s, 6, addr + 0x00200000ULL);
    /* 9/THC : */
    if (depth == 8) {
        sysbus_mmio_map(s, 7, addr + 0x00300000ULL);
505
    } else {
506
        sysbus_mmio_map(s, 7, addr + 0x00301000ULL);
507
    }
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
    /* 11/DHC : */
    sysbus_mmio_map(s, 8, addr + 0x00240000ULL);
    /* 12/ALT : */
    sysbus_mmio_map(s, 9, addr + 0x00280000ULL);
    /* 0/DFB8 : 8-bit plane */
    sysbus_mmio_map(s, 10, addr + 0x00800000ULL);
    /* 1/DFB24 : 24bit plane */
    sysbus_mmio_map(s, 11, addr + 0x02000000ULL);
    /* 4/RDFB32: Raw framebuffer. Control plane */
    sysbus_mmio_map(s, 12, addr + 0x0a000000ULL);
    /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
    if (depth == 8) {
        sysbus_mmio_map(s, 13, addr + 0x00301000ULL);
    }

    sysbus_connect_irq(s, 0, irq);
524 525
}

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "cgthree");
    qdev_prop_set_uint32(dev, "vram-size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
    qdev_init_nofail(dev);
    s = SYS_BUS_DEVICE(dev);

    /* FCode ROM */
    sysbus_mmio_map(s, 0, addr);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x400000ULL);
    /* 8-bit plane */
    sysbus_mmio_map(s, 2, addr + 0x800000ULL);

    sysbus_connect_irq(s, 0, irq);
}

B
Blue Swirl 已提交
550
/* NCR89C100/MACIO Internal ID register */
551 552 553

#define TYPE_MACIO_ID_REGISTER "macio_idreg"

B
Blue Swirl 已提交
554 555
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Avi Kivity 已提交
556
static void idreg_init(hwaddr addr)
B
Blue Swirl 已提交
557 558 559 560
{
    DeviceState *dev;
    SysBusDevice *s;

561
    dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
M
Markus Armbruster 已提交
562
    qdev_init_nofail(dev);
563
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
564 565

    sysbus_mmio_map(s, 0, addr);
566 567
    cpu_physical_memory_write_rom(&address_space_memory,
                                  addr, idreg_data, sizeof(idreg_data));
B
Blue Swirl 已提交
568 569
}

570 571 572
#define MACIO_ID_REGISTER(obj) \
    OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)

A
Avi Kivity 已提交
573
typedef struct IDRegState {
574 575
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
576 577 578
    MemoryRegion mem;
} IDRegState;

X
xiaoqiang zhao 已提交
579
static void idreg_init1(Object *obj)
B
Blue Swirl 已提交
580
{
X
xiaoqiang zhao 已提交
581 582
    IDRegState *s = MACIO_ID_REGISTER(obj);
    SysBusDevice *dev = SYS_BUS_DEVICE(obj);
B
Blue Swirl 已提交
583

584
    memory_region_init_ram_nomigrate(&s->mem, obj,
585
                           "sun4m.idreg", sizeof(idreg_data), &error_fatal);
586
    vmstate_register_ram_global(&s->mem);
A
Avi Kivity 已提交
587
    memory_region_set_readonly(&s->mem, true);
588
    sysbus_init_mmio(dev, &s->mem);
589 590
}

591
static const TypeInfo idreg_info = {
592
    .name          = TYPE_MACIO_ID_REGISTER,
593 594
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(IDRegState),
X
xiaoqiang zhao 已提交
595
    .instance_init = idreg_init1,
B
Blue Swirl 已提交
596 597
};

598 599 600
#define TYPE_TCX_AFX "tcx_afx"
#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)

A
Avi Kivity 已提交
601
typedef struct AFXState {
602 603
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
604 605 606
    MemoryRegion mem;
} AFXState;

A
Artyom Tarasenko 已提交
607
/* SS-5 TCX AFX register */
A
Avi Kivity 已提交
608
static void afx_init(hwaddr addr)
A
Artyom Tarasenko 已提交
609 610 611 612
{
    DeviceState *dev;
    SysBusDevice *s;

613
    dev = qdev_create(NULL, TYPE_TCX_AFX);
A
Artyom Tarasenko 已提交
614
    qdev_init_nofail(dev);
615
    s = SYS_BUS_DEVICE(dev);
A
Artyom Tarasenko 已提交
616 617 618 619

    sysbus_mmio_map(s, 0, addr);
}

X
xiaoqiang zhao 已提交
620
static void afx_init1(Object *obj)
A
Artyom Tarasenko 已提交
621
{
X
xiaoqiang zhao 已提交
622 623
    AFXState *s = TCX_AFX(obj);
    SysBusDevice *dev = SYS_BUS_DEVICE(obj);
A
Artyom Tarasenko 已提交
624

625
    memory_region_init_ram_nomigrate(&s->mem, obj, "sun4m.afx", 4, &error_fatal);
626
    vmstate_register_ram_global(&s->mem);
627
    sysbus_init_mmio(dev, &s->mem);
628 629
}

630
static const TypeInfo afx_info = {
631
    .name          = TYPE_TCX_AFX,
632 633
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(AFXState),
X
xiaoqiang zhao 已提交
634
    .instance_init = afx_init1,
A
Artyom Tarasenko 已提交
635 636
};

637 638 639
#define TYPE_OPENPROM "openprom"
#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)

A
Avi Kivity 已提交
640
typedef struct PROMState {
641 642
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
643 644 645
    MemoryRegion prom;
} PROMState;

B
Blue Swirl 已提交
646
/* Boot PROM (OpenBIOS) */
647 648
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
{
A
Avi Kivity 已提交
649
    hwaddr *base_addr = (hwaddr *)opaque;
650 651 652
    return addr + *base_addr - PROM_VADDR;
}

A
Avi Kivity 已提交
653
static void prom_init(hwaddr addr, const char *bios_name)
B
Blue Swirl 已提交
654 655 656 657 658 659
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

660
    dev = qdev_create(NULL, TYPE_OPENPROM);
M
Markus Armbruster 已提交
661
    qdev_init_nofail(dev);
662
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
663 664 665 666 667 668 669 670 671

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
672
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
673
                       NULL, NULL, 1, EM_SPARC, 0, 0);
B
Blue Swirl 已提交
674 675 676
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
677
        g_free(filename);
B
Blue Swirl 已提交
678 679 680 681
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
682
        error_report("could not load prom '%s'", bios_name);
B
Blue Swirl 已提交
683 684 685 686
        exit(1);
    }
}

X
xiaoqiang zhao 已提交
687
static void prom_init1(Object *obj)
B
Blue Swirl 已提交
688
{
X
xiaoqiang zhao 已提交
689 690
    PROMState *s = OPENPROM(obj);
    SysBusDevice *dev = SYS_BUS_DEVICE(obj);
B
Blue Swirl 已提交
691

692
    memory_region_init_ram_nomigrate(&s->prom, obj, "sun4m.prom", PROM_SIZE_MAX,
693
                           &error_fatal);
694
    vmstate_register_ram_global(&s->prom);
A
Avi Kivity 已提交
695
    memory_region_set_readonly(&s->prom, true);
696
    sysbus_init_mmio(dev, &s->prom);
B
Blue Swirl 已提交
697 698
}

699 700 701 702 703 704
static Property prom_properties[] = {
    {/* end of property list */},
};

static void prom_class_init(ObjectClass *klass, void *data)
{
705
    DeviceClass *dc = DEVICE_CLASS(klass);
706

707
    dc->props = prom_properties;
708 709
}

710
static const TypeInfo prom_info = {
711
    .name          = TYPE_OPENPROM,
712 713 714
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PROMState),
    .class_init    = prom_class_init,
X
xiaoqiang zhao 已提交
715
    .instance_init = prom_init1,
B
Blue Swirl 已提交
716 717
};

718 719 720 721 722 723
#define TYPE_SUN4M_MEMORY "memory"
#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)

typedef struct RamDevice {
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
724
    MemoryRegion ram;
725
    uint64_t size;
G
Gerd Hoffmann 已提交
726 727
} RamDevice;

B
Blue Swirl 已提交
728
/* System RAM */
X
xiaoqiang zhao 已提交
729
static void ram_realize(DeviceState *dev, Error **errp)
B
Blue Swirl 已提交
730
{
731
    RamDevice *d = SUN4M_RAM(dev);
X
xiaoqiang zhao 已提交
732
    SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
733

734 735
    memory_region_allocate_system_memory(&d->ram, OBJECT(d), "sun4m.ram",
                                         d->size);
X
xiaoqiang zhao 已提交
736
    sysbus_init_mmio(sbd, &d->ram);
B
Blue Swirl 已提交
737 738
}

A
Avi Kivity 已提交
739
static void ram_init(hwaddr addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
740 741 742 743
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
744
    RamDevice *d;
B
Blue Swirl 已提交
745 746 747

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
748 749 750
        error_report("Too much memory for this machine: %d, maximum %d",
                     (unsigned int)(RAM_size / (1024 * 1024)),
                     (unsigned int)(max_mem / (1024 * 1024)));
B
Blue Swirl 已提交
751 752 753
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
754
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
755

756
    d = SUN4M_RAM(dev);
G
Gerd Hoffmann 已提交
757
    d->size = RAM_size;
M
Markus Armbruster 已提交
758
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
759

B
Blue Swirl 已提交
760 761 762
    sysbus_mmio_map(s, 0, addr);
}

763 764 765 766 767 768 769
static Property ram_properties[] = {
    DEFINE_PROP_UINT64("size", RamDevice, size, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void ram_class_init(ObjectClass *klass, void *data)
{
770
    DeviceClass *dc = DEVICE_CLASS(klass);
771

X
xiaoqiang zhao 已提交
772
    dc->realize = ram_realize;
773
    dc->props = ram_properties;
774 775
}

776
static const TypeInfo ram_info = {
777
    .name          = TYPE_SUN4M_MEMORY,
778 779 780
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(RamDevice),
    .class_init    = ram_class_init,
B
Blue Swirl 已提交
781 782
};

783
static void cpu_devinit(const char *cpu_type, unsigned int id,
784
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
B
Blue Swirl 已提交
785
{
786
    CPUState *cs;
787
    SPARCCPU *cpu;
A
Andreas Färber 已提交
788
    CPUSPARCState *env;
B
Blue Swirl 已提交
789

790
    cpu = SPARC_CPU(cpu_create(cpu_type));
791
    env = &cpu->env;
B
Blue Swirl 已提交
792 793 794

    cpu_sparc_set_id(env, id);
    if (id == 0) {
795
        qemu_register_reset(main_cpu_reset, cpu);
B
Blue Swirl 已提交
796
    } else {
797
        qemu_register_reset(secondary_cpu_reset, cpu);
798 799
        cs = CPU(cpu);
        cs->halted = 1;
B
Blue Swirl 已提交
800
    }
801
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
B
Blue Swirl 已提交
802 803 804
    env->prom_addr = prom_addr;
}

B
Blue Swirl 已提交
805 806 807 808
static void dummy_fdc_tc(void *opaque, int irq, int level)
{
}

809
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
810
                          MachineState *machine)
811
{
812
    DeviceState *slavio_intctl;
B
bellard 已提交
813
    unsigned int i;
814
    void *nvram;
815
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS];
816
    qemu_irq fdc_tc;
B
blueswir1 已提交
817
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
818
    DriveInfo *fd[MAX_FD];
L
Laszlo Ersek 已提交
819
    FWCfgState *fw_cfg;
820
    unsigned int num_vsimms;
821 822
    DeviceState *dev;
    SysBusDevice *s;
823

B
bellard 已提交
824 825
    /* init CPUs */
    for(i = 0; i < smp_cpus; i++) {
826
        cpu_devinit(machine->cpu_type, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
827
    }
828 829 830 831

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

832 833

    /* set up devices */
834
    ram_init(0, machine->ram_size, hwdef->max_mem);
835 836
    /* models without ECC don't trap when missing ram is accessed */
    if (!hwdef->ecc_base) {
837
        empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size);
838
    }
B
Blue Swirl 已提交
839

B
Blue Swirl 已提交
840 841
    prom_init(hwdef->slavio_base, bios_name);

842 843
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
844
                                       cpu_irqs);
845 846

    for (i = 0; i < 32; i++) {
847
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
848 849
    }
    for (i = 0; i < MAX_CPUS; i++) {
850
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
851
    }
852

853
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
854
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
855 856
    }

A
Artyom Tarasenko 已提交
857 858 859 860
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

861
    iommu_init(hwdef->iommu_base, hwdef->iommu_version, slavio_irq[30]);
862

863 864 865 866 867 868 869 870
    if (hwdef->iommu_pad_base) {
        /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
           Software shouldn't use aliased addresses, neither should it crash
           when does. Using empty_slot instead of aliasing can help with
           debugging such accesses */
        empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
    }

871 872 873
    sparc32_dma_init(hwdef->dma_base,
                     hwdef->esp_base, slavio_irq[18],
                     hwdef->le_base, slavio_irq[16]);
874

B
blueswir1 已提交
875
    if (graphic_depth != 8 && graphic_depth != 24) {
876
        error_report("Unsupported depth: %d", graphic_depth);
B
blueswir1 已提交
877 878
        exit (1);
    }
879 880
    num_vsimms = 0;
    if (num_vsimms == 0) {
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
        if (vga_interface_type == VGA_CG3) {
            if (graphic_depth != 8) {
                error_report("Unsupported depth: %d", graphic_depth);
                exit(1);
            }

            if (!(graphic_width == 1024 && graphic_height == 768) &&
                !(graphic_width == 1152 && graphic_height == 900)) {
                error_report("Unsupported resolution: %d x %d", graphic_width,
                             graphic_height);
                exit(1);
            }

            /* sbus irq 5 */
            cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
                     graphic_width, graphic_height, graphic_depth);
        } else {
            /* If no display specified, default to TCX */
            if (graphic_depth != 8 && graphic_depth != 24) {
                error_report("Unsupported depth: %d", graphic_depth);
                exit(1);
            }

            if (!(graphic_width == 1024 && graphic_height == 768)) {
                error_report("Unsupported resolution: %d x %d",
                             graphic_width, graphic_height);
                exit(1);
            }

910 911
            tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
                     graphic_width, graphic_height, graphic_depth);
912
        }
913 914 915 916 917 918 919 920 921 922 923 924
    }

    for (i = num_vsimms; i < MAX_VSIMMS; i++) {
        /* vsimm registers probed by OBP */
        if (hwdef->vsimm[i].reg_base) {
            empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
        }
    }

    if (hwdef->sx_base) {
        empty_slot_init(hwdef->sx_base, 0x2000);
    }
925

926
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 1968, 8);
B
blueswir1 已提交
927

928
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
929

S
Stefan Weil 已提交
930 931
    /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
       Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
    dev = qdev_create(NULL, TYPE_ESCC);
    qdev_prop_set_uint32(dev, "disabled", !machine->enable_graphics);
    qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
    qdev_prop_set_uint32(dev, "it_shift", 1);
    qdev_prop_set_chr(dev, "chrB", NULL);
    qdev_prop_set_chr(dev, "chrA", NULL);
    qdev_prop_set_uint32(dev, "chnBtype", escc_mouse);
    qdev_prop_set_uint32(dev, "chnAtype", escc_kbd);
    qdev_init_nofail(dev);
    s = SYS_BUS_DEVICE(dev);
    sysbus_connect_irq(s, 0, slavio_irq[14]);
    sysbus_connect_irq(s, 1, slavio_irq[14]);
    sysbus_mmio_map(s, 0, hwdef->ms_kb_base);

    dev = qdev_create(NULL, TYPE_ESCC);
    qdev_prop_set_uint32(dev, "disabled", 0);
    qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
    qdev_prop_set_uint32(dev, "it_shift", 1);
    qdev_prop_set_chr(dev, "chrB", serial_hds[1]);
    qdev_prop_set_chr(dev, "chrA", serial_hds[0]);
    qdev_prop_set_uint32(dev, "chnBtype", escc_serial);
    qdev_prop_set_uint32(dev, "chnAtype", escc_serial);
    qdev_init_nofail(dev);

    s = SYS_BUS_DEVICE(dev);
    sysbus_connect_irq(s, 0, slavio_irq[15]);
    sysbus_connect_irq(s, 1,  slavio_irq[15]);
    sysbus_mmio_map(s, 0, hwdef->serial_base);
B
blueswir1 已提交
960

961
    if (hwdef->apc_base) {
962
        apc_init(hwdef->apc_base, qemu_allocate_irq(cpu_halt_signal, NULL, 0));
963
    }
B
blueswir1 已提交
964

965
    if (hwdef->fd_base) {
T
ths 已提交
966
        /* there is zero or one floppy drive */
967
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
968
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
969
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
970
                          &fdc_tc);
B
Blue Swirl 已提交
971
    } else {
972
        fdc_tc = qemu_allocate_irq(dummy_fdc_tc, NULL, 0);
T
ths 已提交
973 974
    }

B
Blue Swirl 已提交
975 976 977
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

B
Blue Swirl 已提交
978 979
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
980
                             slavio_irq[5]);
B
Blue Swirl 已提交
981
    }
982

983 984 985 986 987 988 989 990 991 992 993 994 995
    if (hwdef->dbri_base) {
        /* ISDN chip with attached CS4215 audio codec */
        /* prom space */
        empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
        /* reg space */
        empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
    }

    if (hwdef->bpp_base) {
        /* parallel port */
        empty_slot_init(hwdef->bpp_base, 0x20);
    }

996 997 998
    kernel_size = sun4m_load_kernel(machine->kernel_filename,
                                    machine->initrd_filename,
                                    machine->ram_size);
999

1000 1001 1002 1003
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline,
               machine->boot_order, machine->ram_size, kernel_size,
               graphic_width, graphic_height, graphic_depth,
               hwdef->nvram_machine_id, "Sun4m");
1004

1005
    if (hwdef->ecc_base)
1006
        ecc_init(hwdef->ecc_base, slavio_irq[28],
1007
                 hwdef->ecc_version);
1008

1009
    fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
1010
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
1011
    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
1012 1013
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1014
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1015 1016
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
1017 1018
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1019
    if (machine->kernel_cmdline) {
1020
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1021
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
1022 1023
                         machine->kernel_cmdline);
        fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
B
Blue Swirl 已提交
1024
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1025
                       strlen(machine->kernel_cmdline) + 1);
1026 1027
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
B
Blue Swirl 已提交
1028
        fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
1029 1030 1031
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1032
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
1033
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
enum {
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
};

1048
static const struct sun4m_hwdef sun4m_hwdefs[] = {
1049 1050 1051
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
1052 1053
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
1054 1055
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
1056
        .slavio_base  = 0x70000000,
1057 1058 1059 1060 1061 1062
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
1063
        .idreg_base   = 0x78000000,
1064 1065 1066
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
1067
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
1068
        .afx_base     = 0x6e000000,
1069 1070
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1071 1072
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
1073
        .iommu_version = 0x05000000,
1074
        .max_mem = 0x10000000,
B
blueswir1 已提交
1075 1076 1077
    },
    /* SS-10 */
    {
1078 1079 1080 1081 1082 1083 1084 1085 1086
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1087
        .idreg_base   = 0xef0000000ULL,
1088 1089 1090
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1091
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1092 1093
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1094 1095
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
1096 1097
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
1098
        .iommu_version = 0x03000000,
B
blueswir1 已提交
1099
        .max_mem = 0xf00000000ULL,
1100
    },
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1114
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1115 1116
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1117 1118
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1119 1120
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1121
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1122
        .max_mem = 0xf00000000ULL,
1123
    },
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1135
        .idreg_base   = 0xef0000000ULL,
1136 1137 1138
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1139
        .bpp_base     = 0xef4800000ULL,
1140
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1141 1142
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
        .dbri_base    = 0xee0000000ULL,
        .sx_base      = 0xf80000000ULL,
        .vsimm        = {
            {
                .reg_base  = 0x9c000000ULL,
                .vram_base = 0xfc000000ULL
            }, {
                .reg_base  = 0x90000000ULL,
                .vram_base = 0xf0000000ULL
            }, {
                .reg_base  = 0x94000000ULL
            }, {
                .reg_base  = 0x98000000ULL
            }
        },
1158 1159
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1160 1161
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1162
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1163
        .max_mem = 0xf00000000ULL,
1164
    },
B
blueswir1 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1183 1184
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1185 1186 1187 1188 1189 1190
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
1191 1192
        .iommu_pad_base = 0x10004000,
        .iommu_pad_len  = 0x0fffb000,
B
blueswir1 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1207 1208
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1231 1232
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1254 1255
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1277 1278
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1279 1280 1281
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
    },
1282 1283 1284
};

/* SPARCstation 5 hardware initialisation */
1285
static void ss5_init(MachineState *machine)
1286
{
1287
    sun4m_hw_init(&sun4m_hwdefs[0], machine);
1288
}
B
bellard 已提交
1289

B
blueswir1 已提交
1290
/* SPARCstation 10 hardware initialisation */
1291
static void ss10_init(MachineState *machine)
B
blueswir1 已提交
1292
{
1293
    sun4m_hw_init(&sun4m_hwdefs[1], machine);
B
blueswir1 已提交
1294 1295
}

1296
/* SPARCserver 600MP hardware initialisation */
1297
static void ss600mp_init(MachineState *machine)
1298
{
1299
    sun4m_hw_init(&sun4m_hwdefs[2], machine);
1300 1301
}

1302
/* SPARCstation 20 hardware initialisation */
1303
static void ss20_init(MachineState *machine)
1304
{
1305
    sun4m_hw_init(&sun4m_hwdefs[3], machine);
B
blueswir1 已提交
1306 1307
}

B
blueswir1 已提交
1308
/* SPARCstation Voyager hardware initialisation */
1309
static void vger_init(MachineState *machine)
B
blueswir1 已提交
1310
{
1311
    sun4m_hw_init(&sun4m_hwdefs[4], machine);
B
blueswir1 已提交
1312 1313 1314
}

/* SPARCstation LX hardware initialisation */
1315
static void ss_lx_init(MachineState *machine)
B
blueswir1 已提交
1316
{
1317
    sun4m_hw_init(&sun4m_hwdefs[5], machine);
B
blueswir1 已提交
1318 1319 1320
}

/* SPARCstation 4 hardware initialisation */
1321
static void ss4_init(MachineState *machine)
B
blueswir1 已提交
1322
{
1323
    sun4m_hw_init(&sun4m_hwdefs[6], machine);
B
blueswir1 已提交
1324 1325 1326
}

/* SPARCClassic hardware initialisation */
1327
static void scls_init(MachineState *machine)
B
blueswir1 已提交
1328
{
1329
    sun4m_hw_init(&sun4m_hwdefs[7], machine);
B
blueswir1 已提交
1330 1331 1332
}

/* SPARCbook hardware initialisation */
1333
static void sbook_init(MachineState *machine)
B
blueswir1 已提交
1334
{
1335
    sun4m_hw_init(&sun4m_hwdefs[8], machine);
B
blueswir1 已提交
1336 1337
}

1338
static void ss5_class_init(ObjectClass *oc, void *data)
1339
{
1340 1341
    MachineClass *mc = MACHINE_CLASS(oc);

1342 1343 1344 1345 1346
    mc->desc = "Sun4m platform, SPARCstation 5";
    mc->init = ss5_init;
    mc->block_default_type = IF_SCSI;
    mc->is_default = 1;
    mc->default_boot_order = "c";
1347
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
1348
}
B
blueswir1 已提交
1349

1350 1351 1352 1353 1354
static const TypeInfo ss5_type = {
    .name = MACHINE_TYPE_NAME("SS-5"),
    .parent = TYPE_MACHINE,
    .class_init = ss5_class_init,
};
1355

1356
static void ss10_class_init(ObjectClass *oc, void *data)
1357
{
1358 1359
    MachineClass *mc = MACHINE_CLASS(oc);

1360 1361 1362 1363 1364
    mc->desc = "Sun4m platform, SPARCstation 10";
    mc->init = ss10_init;
    mc->block_default_type = IF_SCSI;
    mc->max_cpus = 4;
    mc->default_boot_order = "c";
1365
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
1366
}
1367

1368 1369 1370 1371 1372
static const TypeInfo ss10_type = {
    .name = MACHINE_TYPE_NAME("SS-10"),
    .parent = TYPE_MACHINE,
    .class_init = ss10_class_init,
};
1373

1374
static void ss600mp_class_init(ObjectClass *oc, void *data)
1375
{
1376 1377
    MachineClass *mc = MACHINE_CLASS(oc);

1378 1379 1380 1381 1382
    mc->desc = "Sun4m platform, SPARCserver 600MP";
    mc->init = ss600mp_init;
    mc->block_default_type = IF_SCSI;
    mc->max_cpus = 4;
    mc->default_boot_order = "c";
1383
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
1384
}
B
blueswir1 已提交
1385

1386 1387 1388 1389 1390
static const TypeInfo ss600mp_type = {
    .name = MACHINE_TYPE_NAME("SS-600MP"),
    .parent = TYPE_MACHINE,
    .class_init = ss600mp_class_init,
};
B
blueswir1 已提交
1391

1392
static void ss20_class_init(ObjectClass *oc, void *data)
1393
{
1394 1395
    MachineClass *mc = MACHINE_CLASS(oc);

1396 1397 1398 1399 1400
    mc->desc = "Sun4m platform, SPARCstation 20";
    mc->init = ss20_init;
    mc->block_default_type = IF_SCSI;
    mc->max_cpus = 4;
    mc->default_boot_order = "c";
1401
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
1402
}
B
blueswir1 已提交
1403

1404 1405 1406 1407 1408
static const TypeInfo ss20_type = {
    .name = MACHINE_TYPE_NAME("SS-20"),
    .parent = TYPE_MACHINE,
    .class_init = ss20_class_init,
};
B
blueswir1 已提交
1409

1410
static void voyager_class_init(ObjectClass *oc, void *data)
1411
{
1412 1413
    MachineClass *mc = MACHINE_CLASS(oc);

1414 1415 1416 1417
    mc->desc = "Sun4m platform, SPARCstation Voyager";
    mc->init = vger_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1418
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
1419 1420
}

1421 1422 1423 1424 1425
static const TypeInfo voyager_type = {
    .name = MACHINE_TYPE_NAME("Voyager"),
    .parent = TYPE_MACHINE,
    .class_init = voyager_class_init,
};
1426

1427
static void ss_lx_class_init(ObjectClass *oc, void *data)
1428
{
1429 1430
    MachineClass *mc = MACHINE_CLASS(oc);

1431 1432 1433 1434
    mc->desc = "Sun4m platform, SPARCstation LX";
    mc->init = ss_lx_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1435
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
1436 1437
}

1438 1439 1440 1441 1442
static const TypeInfo ss_lx_type = {
    .name = MACHINE_TYPE_NAME("LX"),
    .parent = TYPE_MACHINE,
    .class_init = ss_lx_class_init,
};
1443

1444
static void ss4_class_init(ObjectClass *oc, void *data)
1445
{
1446 1447
    MachineClass *mc = MACHINE_CLASS(oc);

1448 1449 1450 1451
    mc->desc = "Sun4m platform, SPARCstation 4";
    mc->init = ss4_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1452
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
1453 1454
}

1455 1456 1457 1458 1459
static const TypeInfo ss4_type = {
    .name = MACHINE_TYPE_NAME("SS-4"),
    .parent = TYPE_MACHINE,
    .class_init = ss4_class_init,
};
1460

1461
static void scls_class_init(ObjectClass *oc, void *data)
1462
{
1463 1464
    MachineClass *mc = MACHINE_CLASS(oc);

1465 1466 1467 1468
    mc->desc = "Sun4m platform, SPARCClassic";
    mc->init = scls_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1469
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
1470 1471
}

1472 1473 1474 1475 1476
static const TypeInfo scls_type = {
    .name = MACHINE_TYPE_NAME("SPARCClassic"),
    .parent = TYPE_MACHINE,
    .class_init = scls_class_init,
};
1477

1478
static void sbook_class_init(ObjectClass *oc, void *data)
1479
{
1480 1481
    MachineClass *mc = MACHINE_CLASS(oc);

1482 1483 1484 1485
    mc->desc = "Sun4m platform, SPARCbook";
    mc->init = sbook_init;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
1486
    mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
1487 1488
}

1489 1490 1491 1492 1493
static const TypeInfo sbook_type = {
    .name = MACHINE_TYPE_NAME("SPARCbook"),
    .parent = TYPE_MACHINE,
    .class_init = sbook_class_init,
};
B
blueswir1 已提交
1494

A
Andreas Färber 已提交
1495 1496 1497 1498 1499 1500 1501
static void sun4m_register_types(void)
{
    type_register_static(&idreg_info);
    type_register_static(&afx_info);
    type_register_static(&prom_info);
    type_register_static(&ram_info);

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
    type_register_static(&ss5_type);
    type_register_static(&ss10_type);
    type_register_static(&ss600mp_type);
    type_register_static(&ss20_type);
    type_register_static(&voyager_type);
    type_register_static(&ss_lx_type);
    type_register_static(&ss4_type);
    type_register_static(&scls_type);
    type_register_static(&sbook_type);
}

A
Andreas Färber 已提交
1513
type_init(sun4m_register_types)