op_helper.c 85.7 KB
Newer Older
1
#include "exec.h"
B
blueswir1 已提交
2
#include "host-utils.h"
B
blueswir1 已提交
3
#include "helper.h"
4 5 6
#if !defined(CONFIG_USER_ONLY)
#include "softmmu_exec.h"
#endif /* !defined(CONFIG_USER_ONLY) */
7

B
bellard 已提交
8
//#define DEBUG_MMU
9
//#define DEBUG_MXCC
B
blueswir1 已提交
10
//#define DEBUG_UNALIGNED
11
//#define DEBUG_UNASSIGNED
12
//#define DEBUG_ASI
B
bellard 已提交
13

14 15 16 17
#ifdef DEBUG_MMU
#define DPRINTF_MMU(fmt, args...) \
do { printf("MMU: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
18
#define DPRINTF_MMU(fmt, args...) do {} while (0)
19 20 21 22 23 24
#endif

#ifdef DEBUG_MXCC
#define DPRINTF_MXCC(fmt, args...) \
do { printf("MXCC: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
25
#define DPRINTF_MXCC(fmt, args...) do {} while (0)
26 27
#endif

28 29 30 31
#ifdef DEBUG_ASI
#define DPRINTF_ASI(fmt, args...) \
do { printf("ASI: " fmt , ##args); } while (0)
#else
B
blueswir1 已提交
32
#define DPRINTF_ASI(fmt, args...) do {} while (0)
33 34
#endif

B
blueswir1 已提交
35 36 37
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
38
#else
B
blueswir1 已提交
39 40
#define AM_CHECK(env1) (1)
#endif
41 42
#endif

B
blueswir1 已提交
43 44 45 46 47 48 49 50
static inline void address_mask(CPUState *env1, target_ulong *addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(env1))
        *addr &= 0xffffffffULL;
#endif
}

B
bellard 已提交
51 52 53 54
void raise_exception(int tt)
{
    env->exception_index = tt;
    cpu_loop_exit();
55
}
B
bellard 已提交
56

B
blueswir1 已提交
57
void helper_trap(target_ulong nb_trap)
58
{
B
blueswir1 已提交
59 60 61 62 63 64 65 66 67 68 69 70
    env->exception_index = TT_TRAP + (nb_trap & 0x7f);
    cpu_loop_exit();
}

void helper_trapcc(target_ulong nb_trap, target_ulong do_trap)
{
    if (do_trap) {
        env->exception_index = TT_TRAP + (nb_trap & 0x7f);
        cpu_loop_exit();
    }
}

B
blueswir1 已提交
71 72 73 74 75
static inline void set_cwp(int new_cwp)
{
    cpu_set_cwp(env, new_cwp);
}

B
blueswir1 已提交
76 77
void helper_check_align(target_ulong addr, uint32_t align)
{
78 79 80 81 82
    if (addr & align) {
#ifdef DEBUG_UNALIGNED
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
#endif
B
blueswir1 已提交
83
        raise_exception(TT_UNALIGNED);
84
    }
B
blueswir1 已提交
85 86
}

87 88 89
#define F_HELPER(name, p) void helper_f##name##p(void)

#define F_BINOP(name)                                           \
B
blueswir1 已提交
90
    float32 helper_f ## name ## s (float32 src1, float32 src2)  \
91
    {                                                           \
B
blueswir1 已提交
92
        return float32_ ## name (src1, src2, &env->fp_status);  \
93 94 95 96
    }                                                           \
    F_HELPER(name, d)                                           \
    {                                                           \
        DT0 = float64_ ## name (DT0, DT1, &env->fp_status);     \
B
blueswir1 已提交
97 98 99 100
    }                                                           \
    F_HELPER(name, q)                                           \
    {                                                           \
        QT0 = float128_ ## name (QT0, QT1, &env->fp_status);    \
101 102 103 104 105 106 107 108 109
    }

F_BINOP(add);
F_BINOP(sub);
F_BINOP(mul);
F_BINOP(div);
#undef F_BINOP

void helper_fsmuld(void)
B
blueswir1 已提交
110
{
111 112 113 114
    DT0 = float64_mul(float32_to_float64(FT0, &env->fp_status),
                      float32_to_float64(FT1, &env->fp_status),
                      &env->fp_status);
}
B
blueswir1 已提交
115

B
blueswir1 已提交
116 117 118 119 120 121 122
void helper_fdmulq(void)
{
    QT0 = float128_mul(float64_to_float128(DT0, &env->fp_status),
                       float64_to_float128(DT1, &env->fp_status),
                       &env->fp_status);
}

B
blueswir1 已提交
123
float32 helper_fnegs(float32 src)
124
{
B
blueswir1 已提交
125
    return float32_chs(src);
126 127
}

128 129
#ifdef TARGET_SPARC64
F_HELPER(neg, d)
130
{
131
    DT0 = float64_chs(DT1);
132
}
B
blueswir1 已提交
133 134 135 136 137 138

F_HELPER(neg, q)
{
    QT0 = float128_chs(QT1);
}
#endif
139 140

/* Integer to float conversion.  */
B
blueswir1 已提交
141
float32 helper_fitos(int32_t src)
B
bellard 已提交
142
{
B
blueswir1 已提交
143
    return int32_to_float32(src, &env->fp_status);
B
bellard 已提交
144 145
}

146
F_HELPER(ito, d)
B
bellard 已提交
147
{
T
ths 已提交
148
    DT0 = int32_to_float64(*((int32_t *)&FT1), &env->fp_status);
B
bellard 已提交
149
}
150

B
blueswir1 已提交
151 152 153 154 155
F_HELPER(ito, q)
{
    QT0 = int32_to_float128(*((int32_t *)&FT1), &env->fp_status);
}

B
blueswir1 已提交
156
#ifdef TARGET_SPARC64
157
F_HELPER(xto, s)
B
blueswir1 已提交
158 159 160 161
{
    FT0 = int64_to_float32(*((int64_t *)&DT1), &env->fp_status);
}

162
F_HELPER(xto, d)
B
blueswir1 已提交
163 164 165
{
    DT0 = int64_to_float64(*((int64_t *)&DT1), &env->fp_status);
}
B
blueswir1 已提交
166

B
blueswir1 已提交
167 168 169 170 171
F_HELPER(xto, q)
{
    QT0 = int64_to_float128(*((int64_t *)&DT1), &env->fp_status);
}
#endif
172 173 174 175 176 177 178 179 180 181 182 183
#undef F_HELPER

/* floating point conversion */
void helper_fdtos(void)
{
    FT0 = float64_to_float32(DT1, &env->fp_status);
}

void helper_fstod(void)
{
    DT0 = float32_to_float64(FT1, &env->fp_status);
}
184

B
blueswir1 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
void helper_fqtos(void)
{
    FT0 = float128_to_float32(QT1, &env->fp_status);
}

void helper_fstoq(void)
{
    QT0 = float32_to_float128(FT1, &env->fp_status);
}

void helper_fqtod(void)
{
    DT0 = float128_to_float64(QT1, &env->fp_status);
}

void helper_fdtoq(void)
{
    QT0 = float64_to_float128(DT1, &env->fp_status);
}

205
/* Float to integer conversion.  */
B
blueswir1 已提交
206
int32_t helper_fstoi(float32 src)
207
{
B
blueswir1 已提交
208
    return float32_to_int32_round_to_zero(src, &env->fp_status);
209 210 211 212 213 214 215
}

void helper_fdtoi(void)
{
    *((int32_t *)&FT0) = float64_to_int32_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
216 217 218 219 220
void helper_fqtoi(void)
{
    *((int32_t *)&FT0) = float128_to_int32_round_to_zero(QT1, &env->fp_status);
}

221 222 223 224 225 226 227 228 229 230 231
#ifdef TARGET_SPARC64
void helper_fstox(void)
{
    *((int64_t *)&DT0) = float32_to_int64_round_to_zero(FT1, &env->fp_status);
}

void helper_fdtox(void)
{
    *((int64_t *)&DT0) = float64_to_int64_round_to_zero(DT1, &env->fp_status);
}

B
blueswir1 已提交
232 233 234 235 236
void helper_fqtox(void)
{
    *((int64_t *)&DT0) = float128_to_int64_round_to_zero(QT1, &env->fp_status);
}

237 238 239 240 241
void helper_faligndata(void)
{
    uint64_t tmp;

    tmp = (*((uint64_t *)&DT0)) << ((env->gsr & 7) * 8);
B
blueswir1 已提交
242 243 244 245
    /* on many architectures a shift of 64 does nothing */
    if ((env->gsr & 7) != 0) {
        tmp |= (*((uint64_t *)&DT1)) >> (64 - (env->gsr & 7) * 8);
    }
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
    *((uint64_t *)&DT0) = tmp;
}

void helper_fnot(void)
{
    *(uint64_t *)&DT0 = ~*(uint64_t *)&DT1;
}

void helper_fnor(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 | *(uint64_t *)&DT1);
}

void helper_for(void)
{
    *(uint64_t *)&DT0 |= *(uint64_t *)&DT1;
}

void helper_fxor(void)
{
    *(uint64_t *)&DT0 ^= *(uint64_t *)&DT1;
}

void helper_fand(void)
{
    *(uint64_t *)&DT0 &= *(uint64_t *)&DT1;
}

void helper_fornot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 | ~*(uint64_t *)&DT1;
}

void helper_fandnot(void)
{
    *(uint64_t *)&DT0 = *(uint64_t *)&DT0 & ~*(uint64_t *)&DT1;
}

void helper_fnand(void)
{
    *(uint64_t *)&DT0 = ~(*(uint64_t *)&DT0 & *(uint64_t *)&DT1);
}

void helper_fxnor(void)
{
    *(uint64_t *)&DT0 ^= ~*(uint64_t *)&DT1;
}

#ifdef WORDS_BIGENDIAN
#define VIS_B64(n) b[7 - (n)]
#define VIS_W64(n) w[3 - (n)]
#define VIS_SW64(n) sw[3 - (n)]
#define VIS_L64(n) l[1 - (n)]
#define VIS_B32(n) b[3 - (n)]
#define VIS_W32(n) w[1 - (n)]
#else
#define VIS_B64(n) b[n]
#define VIS_W64(n) w[n]
#define VIS_SW64(n) sw[n]
#define VIS_L64(n) l[n]
#define VIS_B32(n) b[n]
#define VIS_W32(n) w[n]
#endif

typedef union {
    uint8_t b[8];
    uint16_t w[4];
    int16_t sw[4];
    uint32_t l[2];
    float64 d;
} vis64;

typedef union {
    uint8_t b[4];
    uint16_t w[2];
    uint32_t l;
    float32 f;
} vis32;

void helper_fpmerge(void)
{
    vis64 s, d;

    s.d = DT0;
    d.d = DT1;

    // Reverse calculation order to handle overlap
    d.VIS_B64(7) = s.VIS_B64(3);
    d.VIS_B64(6) = d.VIS_B64(3);
    d.VIS_B64(5) = s.VIS_B64(2);
    d.VIS_B64(4) = d.VIS_B64(2);
    d.VIS_B64(3) = s.VIS_B64(1);
    d.VIS_B64(2) = d.VIS_B64(1);
    d.VIS_B64(1) = s.VIS_B64(0);
    //d.VIS_B64(0) = d.VIS_B64(0);

    DT0 = d.d;
}

void helper_fmul8x16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(r) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16al(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(1) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8x16au(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                 \
    tmp = (int32_t)d.VIS_SW64(0) * (int32_t)s.VIS_B64(r);       \
    if ((tmp & 0xff) > 0x7f)                                    \
        tmp += 0x100;                                           \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmul8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_W64(r) = tmp >> 8;

    PMUL(0);
    PMUL(1);
    PMUL(2);
    PMUL(3);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8sux16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((int32_t)s.VIS_SW64(r) >> 8);       \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fmuld8ulx16(void)
{
    vis64 s, d;
    uint32_t tmp;

    s.d = DT0;
    d.d = DT1;

#define PMUL(r)                                                         \
    tmp = (int32_t)d.VIS_SW64(r) * ((uint32_t)s.VIS_B64(r * 2));        \
    if ((tmp & 0xff) > 0x7f)                                            \
        tmp += 0x100;                                                   \
    d.VIS_L64(r) = tmp;

    // Reverse calculation order to handle overlap
    PMUL(1);
    PMUL(0);
#undef PMUL

    DT0 = d.d;
}

void helper_fexpand(void)
{
    vis32 s;
    vis64 d;

    s.l = (uint32_t)(*(uint64_t *)&DT0 & 0xffffffff);
    d.d = DT1;
    d.VIS_L64(0) = s.VIS_W32(0) << 4;
    d.VIS_L64(1) = s.VIS_W32(1) << 4;
    d.VIS_L64(2) = s.VIS_W32(2) << 4;
    d.VIS_L64(3) = s.VIS_W32(3) << 4;

    DT0 = d.d;
}

#define VIS_HELPER(name, F)                             \
    void name##16(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0));   \
        d.VIS_W64(1) = F(d.VIS_W64(1), s.VIS_W64(1));   \
        d.VIS_W64(2) = F(d.VIS_W64(2), s.VIS_W64(2));   \
        d.VIS_W64(3) = F(d.VIS_W64(3), s.VIS_W64(3));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
535
    uint32_t name##16s(uint32_t src1, uint32_t src2)    \
536 537 538
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
539 540
        s.l = src1;                                     \
        d.l = src2;                                     \
541 542 543 544
                                                        \
        d.VIS_W32(0) = F(d.VIS_W32(0), s.VIS_W32(0));   \
        d.VIS_W32(1) = F(d.VIS_W32(1), s.VIS_W32(1));   \
                                                        \
B
blueswir1 已提交
545
        return d.l;                                     \
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
    }                                                   \
                                                        \
    void name##32(void)                                 \
    {                                                   \
        vis64 s, d;                                     \
                                                        \
        s.d = DT0;                                      \
        d.d = DT1;                                      \
                                                        \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0));   \
        d.VIS_L64(1) = F(d.VIS_L64(1), s.VIS_L64(1));   \
                                                        \
        DT0 = d.d;                                      \
    }                                                   \
                                                        \
B
blueswir1 已提交
561
    uint32_t name##32s(uint32_t src1, uint32_t src2)    \
562 563 564
    {                                                   \
        vis32 s, d;                                     \
                                                        \
B
blueswir1 已提交
565 566
        s.l = src1;                                     \
        d.l = src2;                                     \
567 568 569
                                                        \
        d.l = F(d.l, s.l);                              \
                                                        \
B
blueswir1 已提交
570
        return d.l;                                     \
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
    }

#define FADD(a, b) ((a) + (b))
#define FSUB(a, b) ((a) - (b))
VIS_HELPER(helper_fpadd, FADD)
VIS_HELPER(helper_fpsub, FSUB)

#define VIS_CMPHELPER(name, F)                                        \
    void name##16(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_W64(0) = F(d.VIS_W64(0), s.VIS_W64(0))? 1: 0;       \
        d.VIS_W64(0) |= F(d.VIS_W64(1), s.VIS_W64(1))? 2: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(2), s.VIS_W64(2))? 4: 0;      \
        d.VIS_W64(0) |= F(d.VIS_W64(3), s.VIS_W64(3))? 8: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }                                                             \
                                                                  \
    void name##32(void)                                           \
    {                                                             \
        vis64 s, d;                                               \
                                                                  \
        s.d = DT0;                                                \
        d.d = DT1;                                                \
                                                                  \
        d.VIS_L64(0) = F(d.VIS_L64(0), s.VIS_L64(0))? 1: 0;       \
        d.VIS_L64(0) |= F(d.VIS_L64(1), s.VIS_L64(1))? 2: 0;      \
                                                                  \
        DT0 = d.d;                                                \
    }

#define FCMPGT(a, b) ((a) > (b))
#define FCMPEQ(a, b) ((a) == (b))
#define FCMPLE(a, b) ((a) <= (b))
#define FCMPNE(a, b) ((a) != (b))

VIS_CMPHELPER(helper_fcmpgt, FCMPGT)
VIS_CMPHELPER(helper_fcmpeq, FCMPEQ)
VIS_CMPHELPER(helper_fcmple, FCMPLE)
VIS_CMPHELPER(helper_fcmpne, FCMPNE)
#endif

void helper_check_ieee_exceptions(void)
{
    target_ulong status;

    status = get_float_exception_flags(&env->fp_status);
    if (status) {
        /* Copy IEEE 754 flags into FSR */
        if (status & float_flag_invalid)
            env->fsr |= FSR_NVC;
        if (status & float_flag_overflow)
            env->fsr |= FSR_OFC;
        if (status & float_flag_underflow)
            env->fsr |= FSR_UFC;
        if (status & float_flag_divbyzero)
            env->fsr |= FSR_DZC;
        if (status & float_flag_inexact)
            env->fsr |= FSR_NXC;

        if ((env->fsr & FSR_CEXC_MASK) & ((env->fsr & FSR_TEM_MASK) >> 23)) {
            /* Unmasked exception, generate a trap */
            env->fsr |= FSR_FTT_IEEE_EXCP;
            raise_exception(TT_FP_EXCP);
        } else {
            /* Accumulate exceptions */
            env->fsr |= (env->fsr & FSR_CEXC_MASK) << 5;
        }
    }
}

void helper_clear_float_exceptions(void)
{
    set_float_exception_flags(0, &env->fp_status);
}

B
blueswir1 已提交
652
float32 helper_fabss(float32 src)
653
{
B
blueswir1 已提交
654
    return float32_abs(src);
655 656
}

B
bellard 已提交
657
#ifdef TARGET_SPARC64
658
void helper_fabsd(void)
B
bellard 已提交
659 660 661
{
    DT0 = float64_abs(DT1);
}
B
blueswir1 已提交
662 663 664 665 666 667

void helper_fabsq(void)
{
    QT0 = float128_abs(QT1);
}
#endif
B
bellard 已提交
668

B
blueswir1 已提交
669
float32 helper_fsqrts(float32 src)
670
{
B
blueswir1 已提交
671
    return float32_sqrt(src, &env->fp_status);
672 673
}

674
void helper_fsqrtd(void)
675
{
B
bellard 已提交
676
    DT0 = float64_sqrt(DT1, &env->fp_status);
677 678
}

B
blueswir1 已提交
679 680 681 682 683
void helper_fsqrtq(void)
{
    QT0 = float128_sqrt(QT1, &env->fp_status);
}

684
#define GEN_FCMP(name, size, reg1, reg2, FS, TRAP)                      \
685
    void glue(helper_, name) (void)                                     \
B
bellard 已提交
686
    {                                                                   \
B
blueswir1 已提交
687 688
        target_ulong new_fsr;                                           \
                                                                        \
B
bellard 已提交
689 690 691
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (reg1, reg2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
B
blueswir1 已提交
692
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
693
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
B
blueswir1 已提交
694
                env->fsr |= new_fsr;                                    \
695 696
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
B
bellard 已提交
697 698 699 700 701 702
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
B
blueswir1 已提交
703
            new_fsr = FSR_FCC0 << FS;                                   \
B
bellard 已提交
704 705
            break;                                                      \
        case float_relation_greater:                                    \
B
blueswir1 已提交
706
            new_fsr = FSR_FCC1 << FS;                                   \
B
bellard 已提交
707 708
            break;                                                      \
        default:                                                        \
B
blueswir1 已提交
709
            new_fsr = 0;                                                \
B
bellard 已提交
710 711
            break;                                                      \
        }                                                               \
B
blueswir1 已提交
712
        env->fsr |= new_fsr;                                            \
713
    }
B
blueswir1 已提交
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
#define GEN_FCMPS(name, size, FS, TRAP)                                 \
    void glue(helper_, name)(float32 src1, float32 src2)                \
    {                                                                   \
        target_ulong new_fsr;                                           \
                                                                        \
        env->fsr &= ~((FSR_FCC1 | FSR_FCC0) << FS);                     \
        switch (glue(size, _compare) (src1, src2, &env->fp_status)) {   \
        case float_relation_unordered:                                  \
            new_fsr = (FSR_FCC1 | FSR_FCC0) << FS;                      \
            if ((env->fsr & FSR_NVM) || TRAP) {                         \
                env->fsr |= new_fsr;                                    \
                env->fsr |= FSR_NVC;                                    \
                env->fsr |= FSR_FTT_IEEE_EXCP;                          \
                raise_exception(TT_FP_EXCP);                            \
            } else {                                                    \
                env->fsr |= FSR_NVA;                                    \
            }                                                           \
            break;                                                      \
        case float_relation_less:                                       \
            new_fsr = FSR_FCC0 << FS;                                   \
            break;                                                      \
        case float_relation_greater:                                    \
            new_fsr = FSR_FCC1 << FS;                                   \
            break;                                                      \
        default:                                                        \
            new_fsr = 0;                                                \
            break;                                                      \
        }                                                               \
        env->fsr |= new_fsr;                                            \
    }
744

B
blueswir1 已提交
745
GEN_FCMPS(fcmps, float32, 0, 0);
746 747
GEN_FCMP(fcmpd, float64, DT0, DT1, 0, 0);

B
blueswir1 已提交
748
GEN_FCMPS(fcmpes, float32, 0, 1);
749
GEN_FCMP(fcmped, float64, DT0, DT1, 0, 1);
B
bellard 已提交
750

B
blueswir1 已提交
751 752 753
GEN_FCMP(fcmpq, float128, QT0, QT1, 0, 0);
GEN_FCMP(fcmpeq, float128, QT0, QT1, 0, 1);

B
bellard 已提交
754
#ifdef TARGET_SPARC64
B
blueswir1 已提交
755
GEN_FCMPS(fcmps_fcc1, float32, 22, 0);
756
GEN_FCMP(fcmpd_fcc1, float64, DT0, DT1, 22, 0);
B
blueswir1 已提交
757
GEN_FCMP(fcmpq_fcc1, float128, QT0, QT1, 22, 0);
758

B
blueswir1 已提交
759
GEN_FCMPS(fcmps_fcc2, float32, 24, 0);
760
GEN_FCMP(fcmpd_fcc2, float64, DT0, DT1, 24, 0);
B
blueswir1 已提交
761
GEN_FCMP(fcmpq_fcc2, float128, QT0, QT1, 24, 0);
762

B
blueswir1 已提交
763
GEN_FCMPS(fcmps_fcc3, float32, 26, 0);
764
GEN_FCMP(fcmpd_fcc3, float64, DT0, DT1, 26, 0);
B
blueswir1 已提交
765
GEN_FCMP(fcmpq_fcc3, float128, QT0, QT1, 26, 0);
766

B
blueswir1 已提交
767
GEN_FCMPS(fcmpes_fcc1, float32, 22, 1);
768
GEN_FCMP(fcmped_fcc1, float64, DT0, DT1, 22, 1);
B
blueswir1 已提交
769
GEN_FCMP(fcmpeq_fcc1, float128, QT0, QT1, 22, 1);
B
bellard 已提交
770

B
blueswir1 已提交
771
GEN_FCMPS(fcmpes_fcc2, float32, 24, 1);
772
GEN_FCMP(fcmped_fcc2, float64, DT0, DT1, 24, 1);
B
blueswir1 已提交
773
GEN_FCMP(fcmpeq_fcc2, float128, QT0, QT1, 24, 1);
B
bellard 已提交
774

B
blueswir1 已提交
775
GEN_FCMPS(fcmpes_fcc3, float32, 26, 1);
776
GEN_FCMP(fcmped_fcc3, float64, DT0, DT1, 26, 1);
B
blueswir1 已提交
777 778
GEN_FCMP(fcmpeq_fcc3, float128, QT0, QT1, 26, 1);
#endif
B
blueswir1 已提交
779
#undef GEN_FCMPS
B
bellard 已提交
780

B
blueswir1 已提交
781 782
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
    defined(DEBUG_MXCC)
783 784 785
static void dump_mxcc(CPUState *env)
{
    printf("mxccdata: %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
786 787
           env->mxccdata[0], env->mxccdata[1],
           env->mxccdata[2], env->mxccdata[3]);
788 789
    printf("mxccregs: %016llx %016llx %016llx %016llx\n"
           "          %016llx %016llx %016llx %016llx\n",
B
blueswir1 已提交
790 791 792 793
           env->mxccregs[0], env->mxccregs[1],
           env->mxccregs[2], env->mxccregs[3],
           env->mxccregs[4], env->mxccregs[5],
           env->mxccregs[6], env->mxccregs[7]);
794 795 796
}
#endif

B
blueswir1 已提交
797 798 799 800
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
    && defined(DEBUG_ASI)
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
                     uint64_t r1)
801 802 803 804
{
    switch (size)
    {
    case 1:
B
blueswir1 已提交
805 806
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xff);
807 808
        break;
    case 2:
B
blueswir1 已提交
809 810
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffff);
811 812
        break;
    case 4:
B
blueswir1 已提交
813 814
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
                    addr, asi, r1 & 0xffffffff);
815 816
        break;
    case 8:
B
blueswir1 已提交
817 818
        DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
                    addr, asi, r1);
819 820 821 822 823
        break;
    }
}
#endif

B
blueswir1 已提交
824 825 826
#ifndef TARGET_SPARC64
#ifndef CONFIG_USER_ONLY
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
827
{
B
blueswir1 已提交
828
    uint64_t ret = 0;
829
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
B
blueswir1 已提交
830
    uint32_t last_addr = addr;
831
#endif
B
bellard 已提交
832

833
    helper_check_align(addr, size - 1);
B
bellard 已提交
834
    switch (asi) {
835
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
836
        switch (addr) {
837
        case 0x01c00a00: /* MXCC control register */
B
blueswir1 已提交
838 839 840
            if (size == 8)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
841 842
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
843 844 845 846 847
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
                ret = env->mxccregs[3];
            else
B
blueswir1 已提交
848 849
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
850
            break;
851 852
        case 0x01c00c00: /* Module reset register */
            if (size == 8) {
B
blueswir1 已提交
853
                ret = env->mxccregs[5];
854 855
                // should we do something here?
            } else
B
blueswir1 已提交
856 857
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
858
            break;
859
        case 0x01c00f00: /* MBus port address register */
B
blueswir1 已提交
860 861 862
            if (size == 8)
                ret = env->mxccregs[7];
            else
B
blueswir1 已提交
863 864
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
865 866
            break;
        default:
B
blueswir1 已提交
867 868
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
869 870
            break;
        }
B
blueswir1 已提交
871 872
        DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
                     "addr = %08x -> ret = %08x,"
B
blueswir1 已提交
873
                     "addr = %08x\n", asi, size, sign, last_addr, ret, addr);
874 875 876
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
877
        break;
878
    case 3: /* MMU probe */
B
blueswir1 已提交
879 880 881
        {
            int mmulev;

B
blueswir1 已提交
882
            mmulev = (addr >> 8) & 15;
B
blueswir1 已提交
883 884
            if (mmulev > 4)
                ret = 0;
B
blueswir1 已提交
885 886 887 888
            else
                ret = mmu_probe(env, addr, mmulev);
            DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
                        addr, mmulev, ret);
B
blueswir1 已提交
889 890
        }
        break;
891
    case 4: /* read MMU regs */
B
blueswir1 已提交
892
        {
B
blueswir1 已提交
893
            int reg = (addr >> 8) & 0x1f;
894

B
blueswir1 已提交
895 896
            ret = env->mmuregs[reg];
            if (reg == 3) /* Fault status cleared on read */
B
blueswir1 已提交
897 898 899 900 901
                env->mmuregs[3] = 0;
            else if (reg == 0x13) /* Fault status read */
                ret = env->mmuregs[3];
            else if (reg == 0x14) /* Fault address read */
                ret = env->mmuregs[4];
B
blueswir1 已提交
902
            DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
B
blueswir1 已提交
903 904
        }
        break;
B
blueswir1 已提交
905 906 907 908
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
909 910 911
    case 9: /* Supervisor code access */
        switch(size) {
        case 1:
B
blueswir1 已提交
912
            ret = ldub_code(addr);
913 914
            break;
        case 2:
915
            ret = lduw_code(addr);
916 917 918
            break;
        default:
        case 4:
919
            ret = ldl_code(addr);
920 921
            break;
        case 8:
922
            ret = ldq_code(addr);
923 924 925
            break;
        }
        break;
926 927 928
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
929
            ret = ldub_user(addr);
930 931
            break;
        case 2:
932
            ret = lduw_user(addr);
933 934 935
            break;
        default:
        case 4:
936
            ret = ldl_user(addr);
937 938
            break;
        case 8:
939
            ret = ldq_user(addr);
940 941 942 943 944 945
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
946
            ret = ldub_kernel(addr);
947 948
            break;
        case 2:
949
            ret = lduw_kernel(addr);
950 951 952
            break;
        default:
        case 4:
953
            ret = ldl_kernel(addr);
954 955
            break;
        case 8:
956
            ret = ldq_kernel(addr);
957 958 959
            break;
        }
        break;
960 961 962 963 964 965
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
        break;
    case 0x20: /* MMU passthrough */
B
bellard 已提交
966 967
        switch(size) {
        case 1:
B
blueswir1 已提交
968
            ret = ldub_phys(addr);
B
bellard 已提交
969 970
            break;
        case 2:
971
            ret = lduw_phys(addr);
B
bellard 已提交
972 973 974
            break;
        default:
        case 4:
975
            ret = ldl_phys(addr);
B
bellard 已提交
976
            break;
B
bellard 已提交
977
        case 8:
978
            ret = ldq_phys(addr);
B
blueswir1 已提交
979
            break;
B
bellard 已提交
980
        }
B
blueswir1 已提交
981
        break;
982
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
983 984
        switch(size) {
        case 1:
B
blueswir1 已提交
985
            ret = ldub_phys((target_phys_addr_t)addr
986 987 988
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 2:
989
            ret = lduw_phys((target_phys_addr_t)addr
990 991 992 993
                            | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        default:
        case 4:
994
            ret = ldl_phys((target_phys_addr_t)addr
995 996 997
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
            break;
        case 8:
998
            ret = ldq_phys((target_phys_addr_t)addr
999
                           | ((target_phys_addr_t)(asi & 0xf) << 32));
B
blueswir1 已提交
1000
            break;
1001
        }
B
blueswir1 已提交
1002
        break;
B
blueswir1 已提交
1003 1004 1005
    case 0x30: // Turbosparc secondary cache diagnostic
    case 0x31: // Turbosparc RAM snoop
    case 0x32: // Turbosparc page table descriptor diagnostic
B
blueswir1 已提交
1006 1007 1008
    case 0x39: /* data cache diagnostic register */
        ret = 0;
        break;
B
blueswir1 已提交
1009
    case 8: /* User code access, XXX */
1010
    default:
B
blueswir1 已提交
1011
        do_unassigned_access(addr, 0, 0, asi);
B
blueswir1 已提交
1012 1013
        ret = 0;
        break;
1014
    }
1015 1016 1017
    if (sign) {
        switch(size) {
        case 1:
B
blueswir1 已提交
1018
            ret = (int8_t) ret;
B
blueswir1 已提交
1019
            break;
1020
        case 2:
B
blueswir1 已提交
1021 1022 1023 1024
            ret = (int16_t) ret;
            break;
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1025
            break;
1026 1027 1028 1029
        default:
            break;
        }
    }
1030
#ifdef DEBUG_ASI
B
blueswir1 已提交
1031
    dump_asi("read ", last_addr, asi, size, ret);
1032
#endif
B
blueswir1 已提交
1033
    return ret;
1034 1035
}

B
blueswir1 已提交
1036
void helper_st_asi(target_ulong addr, uint64_t val, int asi, int size)
1037
{
1038
    helper_check_align(addr, size - 1);
1039
    switch(asi) {
1040
    case 2: /* SuperSparc MXCC registers */
B
blueswir1 已提交
1041
        switch (addr) {
1042 1043
        case 0x01c00000: /* MXCC stream data register 0 */
            if (size == 8)
B
blueswir1 已提交
1044
                env->mxccdata[0] = val;
1045
            else
B
blueswir1 已提交
1046 1047
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1048 1049 1050
            break;
        case 0x01c00008: /* MXCC stream data register 1 */
            if (size == 8)
B
blueswir1 已提交
1051
                env->mxccdata[1] = val;
1052
            else
B
blueswir1 已提交
1053 1054
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1055 1056 1057
            break;
        case 0x01c00010: /* MXCC stream data register 2 */
            if (size == 8)
B
blueswir1 已提交
1058
                env->mxccdata[2] = val;
1059
            else
B
blueswir1 已提交
1060 1061
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1062 1063 1064
            break;
        case 0x01c00018: /* MXCC stream data register 3 */
            if (size == 8)
B
blueswir1 已提交
1065
                env->mxccdata[3] = val;
1066
            else
B
blueswir1 已提交
1067 1068
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1069 1070 1071
            break;
        case 0x01c00100: /* MXCC stream source */
            if (size == 8)
B
blueswir1 已提交
1072
                env->mxccregs[0] = val;
1073
            else
B
blueswir1 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            env->mxccdata[0] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        0);
            env->mxccdata[1] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        8);
            env->mxccdata[2] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        16);
            env->mxccdata[3] = ldq_phys((env->mxccregs[0] & 0xffffffffULL) +
                                        24);
1084 1085 1086
            break;
        case 0x01c00200: /* MXCC stream destination */
            if (size == 8)
B
blueswir1 已提交
1087
                env->mxccregs[1] = val;
1088
            else
B
blueswir1 已提交
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  0,
                     env->mxccdata[0]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) +  8,
                     env->mxccdata[1]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 16,
                     env->mxccdata[2]);
            stq_phys((env->mxccregs[1] & 0xffffffffULL) + 24,
                     env->mxccdata[3]);
1099 1100 1101
            break;
        case 0x01c00a00: /* MXCC control register */
            if (size == 8)
B
blueswir1 已提交
1102
                env->mxccregs[3] = val;
1103
            else
B
blueswir1 已提交
1104 1105
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1106 1107 1108
            break;
        case 0x01c00a04: /* MXCC control register */
            if (size == 4)
B
blueswir1 已提交
1109 1110
                env->mxccregs[3] = (env->mxccregs[0xa] & 0xffffffff00000000ULL)
                    | val;
1111
            else
B
blueswir1 已提交
1112 1113
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1114 1115
            break;
        case 0x01c00e00: /* MXCC error register  */
1116
            // writing a 1 bit clears the error
1117
            if (size == 8)
B
blueswir1 已提交
1118
                env->mxccregs[6] &= ~val;
1119
            else
B
blueswir1 已提交
1120 1121
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1122 1123 1124
            break;
        case 0x01c00f00: /* MBus port address register */
            if (size == 8)
B
blueswir1 已提交
1125
                env->mxccregs[7] = val;
1126
            else
B
blueswir1 已提交
1127 1128
                DPRINTF_MXCC("%08x: unimplemented access size: %d\n", addr,
                             size);
1129 1130
            break;
        default:
B
blueswir1 已提交
1131 1132
            DPRINTF_MXCC("%08x: unimplemented address, size: %d\n", addr,
                         size);
1133 1134
            break;
        }
B
blueswir1 已提交
1135 1136
        DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %08x\n", asi,
                     size, addr, val);
1137 1138 1139
#ifdef DEBUG_MXCC
        dump_mxcc(env);
#endif
1140
        break;
1141
    case 3: /* MMU flush */
B
blueswir1 已提交
1142 1143
        {
            int mmulev;
B
bellard 已提交
1144

B
blueswir1 已提交
1145
            mmulev = (addr >> 8) & 15;
1146
            DPRINTF_MMU("mmu flush level %d\n", mmulev);
B
blueswir1 已提交
1147 1148
            switch (mmulev) {
            case 0: // flush page
B
blueswir1 已提交
1149
                tlb_flush_page(env, addr & 0xfffff000);
B
blueswir1 已提交
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
                break;
            case 1: // flush segment (256k)
            case 2: // flush region (16M)
            case 3: // flush context (4G)
            case 4: // flush entire
                tlb_flush(env, 1);
                break;
            default:
                break;
            }
B
bellard 已提交
1160
#ifdef DEBUG_MMU
B
blueswir1 已提交
1161
            dump_mmu(env);
B
bellard 已提交
1162
#endif
B
blueswir1 已提交
1163
        }
1164
        break;
1165
    case 4: /* write MMU regs */
B
blueswir1 已提交
1166
        {
B
blueswir1 已提交
1167
            int reg = (addr >> 8) & 0x1f;
B
blueswir1 已提交
1168
            uint32_t oldreg;
1169

B
blueswir1 已提交
1170
            oldreg = env->mmuregs[reg];
B
bellard 已提交
1171
            switch(reg) {
1172
            case 0: // Control Register
B
blueswir1 已提交
1173
                env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
B
blueswir1 已提交
1174
                                    (val & 0x00ffffff);
B
blueswir1 已提交
1175 1176
                // Mappings generated during no-fault mode or MMU
                // disabled mode are invalid in normal mode
1177 1178
                if ((oldreg & (MMU_E | MMU_NF | env->def->mmu_bm)) !=
                    (env->mmuregs[reg] & (MMU_E | MMU_NF | env->def->mmu_bm)))
B
bellard 已提交
1179 1180
                    tlb_flush(env, 1);
                break;
1181
            case 1: // Context Table Pointer Register
1182
                env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
1183 1184
                break;
            case 2: // Context Register
1185
                env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
B
bellard 已提交
1186 1187 1188 1189 1190 1191
                if (oldreg != env->mmuregs[reg]) {
                    /* we flush when the MMU context changes because
                       QEMU has no MMU context support */
                    tlb_flush(env, 1);
                }
                break;
1192 1193 1194 1195
            case 3: // Synchronous Fault Status Register with Clear
            case 4: // Synchronous Fault Address Register
                break;
            case 0x10: // TLB Replacement Control Register
1196
                env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
B
bellard 已提交
1197
                break;
1198
            case 0x13: // Synchronous Fault Status Register with Read and Clear
1199
                env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
B
blueswir1 已提交
1200
                break;
1201
            case 0x14: // Synchronous Fault Address Register
B
blueswir1 已提交
1202
                env->mmuregs[4] = val;
B
blueswir1 已提交
1203
                break;
B
bellard 已提交
1204
            default:
B
blueswir1 已提交
1205
                env->mmuregs[reg] = val;
B
bellard 已提交
1206 1207 1208
                break;
            }
            if (oldreg != env->mmuregs[reg]) {
B
blueswir1 已提交
1209 1210
                DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
                            reg, oldreg, env->mmuregs[reg]);
B
bellard 已提交
1211
            }
1212
#ifdef DEBUG_MMU
B
blueswir1 已提交
1213
            dump_mmu(env);
B
bellard 已提交
1214
#endif
B
blueswir1 已提交
1215
        }
1216
        break;
B
blueswir1 已提交
1217 1218 1219 1220
    case 5: // Turbosparc ITLB Diagnostic
    case 6: // Turbosparc DTLB Diagnostic
    case 7: // Turbosparc IOTLB Diagnostic
        break;
1221 1222 1223
    case 0xa: /* User data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1224
            stb_user(addr, val);
1225 1226
            break;
        case 2:
1227
            stw_user(addr, val);
1228 1229 1230
            break;
        default:
        case 4:
1231
            stl_user(addr, val);
1232 1233
            break;
        case 8:
1234
            stq_user(addr, val);
1235 1236 1237 1238 1239 1240
            break;
        }
        break;
    case 0xb: /* Supervisor data access */
        switch(size) {
        case 1:
B
blueswir1 已提交
1241
            stb_kernel(addr, val);
1242 1243
            break;
        case 2:
1244
            stw_kernel(addr, val);
1245 1246 1247
            break;
        default:
        case 4:
1248
            stl_kernel(addr, val);
1249 1250
            break;
        case 8:
1251
            stq_kernel(addr, val);
1252 1253 1254
            break;
        }
        break;
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
    case 0xc: /* I-cache tag */
    case 0xd: /* I-cache data */
    case 0xe: /* D-cache tag */
    case 0xf: /* D-cache data */
    case 0x10: /* I/D-cache flush page */
    case 0x11: /* I/D-cache flush segment */
    case 0x12: /* I/D-cache flush region */
    case 0x13: /* I/D-cache flush context */
    case 0x14: /* I/D-cache flush user */
        break;
B
bellard 已提交
1265
    case 0x17: /* Block copy, sta access */
B
blueswir1 已提交
1266
        {
B
blueswir1 已提交
1267 1268
            // val = src
            // addr = dst
B
blueswir1 已提交
1269
            // copy 32 bytes
1270
            unsigned int i;
B
blueswir1 已提交
1271
            uint32_t src = val & ~3, dst = addr & ~3, temp;
1272

1273 1274 1275 1276
            for (i = 0; i < 32; i += 4, src += 4, dst += 4) {
                temp = ldl_kernel(src);
                stl_kernel(dst, temp);
            }
B
blueswir1 已提交
1277
        }
1278
        break;
B
bellard 已提交
1279
    case 0x1f: /* Block fill, stda access */
B
blueswir1 已提交
1280
        {
B
blueswir1 已提交
1281 1282
            // addr = dst
            // fill 32 bytes with val
1283
            unsigned int i;
B
blueswir1 已提交
1284
            uint32_t dst = addr & 7;
1285 1286 1287

            for (i = 0; i < 32; i += 8, dst += 8)
                stq_kernel(dst, val);
B
blueswir1 已提交
1288
        }
1289
        break;
1290
    case 0x20: /* MMU passthrough */
B
blueswir1 已提交
1291
        {
B
bellard 已提交
1292 1293
            switch(size) {
            case 1:
B
blueswir1 已提交
1294
                stb_phys(addr, val);
B
bellard 已提交
1295 1296
                break;
            case 2:
1297
                stw_phys(addr, val);
B
bellard 已提交
1298 1299 1300
                break;
            case 4:
            default:
1301
                stl_phys(addr, val);
B
bellard 已提交
1302
                break;
B
bellard 已提交
1303
            case 8:
1304
                stq_phys(addr, val);
B
bellard 已提交
1305
                break;
B
bellard 已提交
1306
            }
B
blueswir1 已提交
1307
        }
1308
        break;
B
blueswir1 已提交
1309
    case 0x21 ... 0x2f: /* MMU passthrough, 0x100000000 to 0xfffffffff */
B
blueswir1 已提交
1310
        {
1311 1312
            switch(size) {
            case 1:
B
blueswir1 已提交
1313 1314
                stb_phys((target_phys_addr_t)addr
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1315 1316
                break;
            case 2:
1317
                stw_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1318
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1319 1320 1321
                break;
            case 4:
            default:
1322
                stl_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1323
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1324 1325
                break;
            case 8:
1326
                stq_phys((target_phys_addr_t)addr
B
blueswir1 已提交
1327
                         | ((target_phys_addr_t)(asi & 0xf) << 32), val);
1328 1329
                break;
            }
B
blueswir1 已提交
1330
        }
1331
        break;
B
blueswir1 已提交
1332 1333 1334
    case 0x30: // store buffer tags or Turbosparc secondary cache diagnostic
    case 0x31: // store buffer data, Ross RT620 I-cache flush or
               // Turbosparc snoop RAM
B
blueswir1 已提交
1335 1336
    case 0x32: // store buffer control or Turbosparc page table
               // descriptor diagnostic
1337 1338
    case 0x36: /* I-cache flash clear */
    case 0x37: /* D-cache flash clear */
B
blueswir1 已提交
1339 1340
    case 0x38: /* breakpoint diagnostics */
    case 0x4c: /* breakpoint action */
1341
        break;
B
blueswir1 已提交
1342
    case 8: /* User code access, XXX */
1343
    case 9: /* Supervisor code access, XXX */
1344
    default:
B
blueswir1 已提交
1345
        do_unassigned_access(addr, 1, 0, asi);
1346
        break;
1347
    }
1348
#ifdef DEBUG_ASI
B
blueswir1 已提交
1349
    dump_asi("write", addr, asi, size, val);
1350
#endif
1351 1352
}

1353 1354 1355 1356
#endif /* CONFIG_USER_ONLY */
#else /* TARGET_SPARC64 */

#ifdef CONFIG_USER_ONLY
B
blueswir1 已提交
1357
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
1358 1359
{
    uint64_t ret = 0;
B
blueswir1 已提交
1360 1361 1362
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
1363 1364 1365 1366

    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1367
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1368
    address_mask(env, &addr);
1369

1370 1371 1372
    switch (asi) {
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
B
blueswir1 已提交
1373 1374 1375 1376 1377 1378 1379 1380 1381
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x80: // Primary
    case 0x88: // Primary LE
1382 1383 1384
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1385
                ret = ldub_raw(addr);
1386 1387
                break;
            case 2:
1388
                ret = lduw_raw(addr);
1389 1390
                break;
            case 4:
1391
                ret = ldl_raw(addr);
1392 1393 1394
                break;
            default:
            case 8:
1395
                ret = ldq_raw(addr);
1396 1397 1398 1399 1400 1401
                break;
            }
        }
        break;
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
B
blueswir1 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410
        if (page_check_range(addr, size, PAGE_READ) == -1) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
    case 0x81: // Secondary
    case 0x89: // Secondary LE
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
        // XXX
        break;
    default:
        break;
    }

    /* Convert from little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1426
            break;
1427 1428
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1429
            break;
1430 1431
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1432
            break;
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1445
            break;
1446 1447
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1448
            break;
1449 1450
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1451
            break;
1452 1453 1454 1455
        default:
            break;
        }
    }
B
blueswir1 已提交
1456 1457 1458 1459
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
1460 1461
}

B
blueswir1 已提交
1462
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
1463
{
B
blueswir1 已提交
1464 1465 1466
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
1467 1468 1469
    if (asi < 0x80)
        raise_exception(TT_PRIV_ACT);

1470
    helper_check_align(addr, size - 1);
B
blueswir1 已提交
1471
    address_mask(env, &addr);
1472

1473 1474 1475 1476 1477 1478
    /* Convert to little endian */
    switch (asi) {
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1479
            addr = bswap16(addr);
B
blueswir1 已提交
1480
            break;
1481
        case 4:
B
blueswir1 已提交
1482
            addr = bswap32(addr);
B
blueswir1 已提交
1483
            break;
1484
        case 8:
B
blueswir1 已提交
1485
            addr = bswap64(addr);
B
blueswir1 已提交
1486
            break;
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
        default:
            break;
        }
    default:
        break;
    }

    switch(asi) {
    case 0x80: // Primary
    case 0x88: // Primary LE
        {
            switch(size) {
            case 1:
B
blueswir1 已提交
1500
                stb_raw(addr, val);
1501 1502
                break;
            case 2:
1503
                stw_raw(addr, val);
1504 1505
                break;
            case 4:
1506
                stl_raw(addr, val);
1507 1508 1509
                break;
            case 8:
            default:
1510
                stq_raw(addr, val);
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
                break;
            }
        }
        break;
    case 0x81: // Secondary
    case 0x89: // Secondary LE
        // XXX
        return;

    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
    default:
B
blueswir1 已提交
1525
        do_unassigned_access(addr, 1, 0, 1);
1526 1527 1528 1529 1530
        return;
    }
}

#else /* CONFIG_USER_ONLY */
B
bellard 已提交
1531

B
blueswir1 已提交
1532
uint64_t helper_ld_asi(target_ulong addr, int asi, int size, int sign)
B
bellard 已提交
1533
{
B
bellard 已提交
1534
    uint64_t ret = 0;
B
blueswir1 已提交
1535 1536 1537
#if defined(DEBUG_ASI)
    target_ulong last_addr = addr;
#endif
B
bellard 已提交
1538

B
blueswir1 已提交
1539
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1540 1541
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1542
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1543
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1544

1545
    helper_check_align(addr, size - 1);
B
bellard 已提交
1546
    switch (asi) {
B
blueswir1 已提交
1547 1548 1549 1550 1551 1552 1553 1554 1555
    case 0x82: // Primary no-fault
    case 0x8a: // Primary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
1556 1557 1558 1559 1560
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1561 1562
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1563 1564
                switch(size) {
                case 1:
B
blueswir1 已提交
1565
                    ret = ldub_hypv(addr);
B
blueswir1 已提交
1566 1567
                    break;
                case 2:
1568
                    ret = lduw_hypv(addr);
B
blueswir1 已提交
1569 1570
                    break;
                case 4:
1571
                    ret = ldl_hypv(addr);
B
blueswir1 已提交
1572 1573 1574
                    break;
                default:
                case 8:
1575
                    ret = ldq_hypv(addr);
B
blueswir1 已提交
1576 1577 1578 1579 1580
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1581
                    ret = ldub_kernel(addr);
B
blueswir1 已提交
1582 1583
                    break;
                case 2:
1584
                    ret = lduw_kernel(addr);
B
blueswir1 已提交
1585 1586
                    break;
                case 4:
1587
                    ret = ldl_kernel(addr);
B
blueswir1 已提交
1588 1589 1590
                    break;
                default:
                case 8:
1591
                    ret = ldq_kernel(addr);
B
blueswir1 已提交
1592 1593
                    break;
                }
1594 1595 1596 1597
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1598
                ret = ldub_user(addr);
1599 1600
                break;
            case 2:
1601
                ret = lduw_user(addr);
1602 1603
                break;
            case 4:
1604
                ret = ldl_user(addr);
1605 1606 1607
                break;
            default:
            case 8:
1608
                ret = ldq_user(addr);
1609 1610 1611 1612
                break;
            }
        }
        break;
B
bellard 已提交
1613 1614
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1615 1616
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1617
        {
B
bellard 已提交
1618 1619
            switch(size) {
            case 1:
B
blueswir1 已提交
1620
                ret = ldub_phys(addr);
B
bellard 已提交
1621 1622
                break;
            case 2:
1623
                ret = lduw_phys(addr);
B
bellard 已提交
1624 1625
                break;
            case 4:
1626
                ret = ldl_phys(addr);
B
bellard 已提交
1627 1628 1629
                break;
            default:
            case 8:
1630
                ret = ldq_phys(addr);
B
bellard 已提交
1631 1632
                break;
            }
B
blueswir1 已提交
1633 1634
            break;
        }
B
blueswir1 已提交
1635 1636 1637 1638 1639
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return 0;
B
blueswir1 已提交
1640 1641 1642 1643 1644 1645 1646 1647 1648
    case 0x83: // Secondary no-fault
    case 0x8b: // Secondary no-fault LE
        if (cpu_get_phys_page_debug(env, addr) == -1ULL) {
#ifdef DEBUG_ASI
            dump_asi("read ", last_addr, asi, size, ret);
#endif
            return 0;
        }
        // Fall through
B
bellard 已提交
1649 1650 1651 1652 1653
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
1654
    case 0x81: // Secondary
B
bellard 已提交
1655
    case 0x89: // Secondary LE
B
blueswir1 已提交
1656 1657
        // XXX
        break;
B
bellard 已提交
1658
    case 0x45: // LSU
B
blueswir1 已提交
1659 1660
        ret = env->lsu;
        break;
B
bellard 已提交
1661
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1662
        {
B
blueswir1 已提交
1663
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1664

B
blueswir1 已提交
1665 1666 1667
            ret = env->immuregs[reg];
            break;
        }
B
bellard 已提交
1668 1669
    case 0x51: // I-MMU 8k TSB pointer
    case 0x52: // I-MMU 64k TSB pointer
B
blueswir1 已提交
1670 1671
        // XXX
        break;
1672 1673 1674 1675 1676 1677 1678
    case 0x55: // I-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->itlb_tte[reg];
            break;
        }
B
bellard 已提交
1679
    case 0x56: // I-MMU tag read
B
blueswir1 已提交
1680
        {
B
blueswir1 已提交
1681
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1682

B
blueswir1 已提交
1683
            ret = env->itlb_tag[reg];
B
blueswir1 已提交
1684 1685
            break;
        }
B
bellard 已提交
1686
    case 0x58: // D-MMU regs
B
blueswir1 已提交
1687
        {
B
blueswir1 已提交
1688
            int reg = (addr >> 3) & 0xf;
B
bellard 已提交
1689

B
blueswir1 已提交
1690 1691 1692
            ret = env->dmmuregs[reg];
            break;
        }
1693 1694 1695 1696 1697 1698 1699
    case 0x5d: // D-MMU data access
        {
            int reg = (addr >> 3) & 0x3f;

            ret = env->dtlb_tte[reg];
            break;
        }
B
bellard 已提交
1700
    case 0x5e: // D-MMU tag read
B
blueswir1 已提交
1701
        {
B
blueswir1 已提交
1702
            int reg = (addr >> 3) & 0x3f;
B
blueswir1 已提交
1703

B
blueswir1 已提交
1704
            ret = env->dtlb_tag[reg];
B
blueswir1 已提交
1705 1706
            break;
        }
1707 1708
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
1709 1710 1711
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
1712 1713 1714 1715 1716 1717 1718 1719
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        break;
B
bellard 已提交
1720 1721 1722
    case 0x59: // D-MMU 8k TSB pointer
    case 0x5a: // D-MMU 64k TSB pointer
    case 0x5b: // D-MMU data pointer
B
bellard 已提交
1723 1724 1725
    case 0x48: // Interrupt dispatch, RO
    case 0x49: // Interrupt data receive
    case 0x7f: // Incoming interrupt vector, RO
B
blueswir1 已提交
1726 1727
        // XXX
        break;
B
bellard 已提交
1728 1729 1730 1731
    case 0x54: // I-MMU data in, WO
    case 0x57: // I-MMU demap, WO
    case 0x5c: // D-MMU data in, WO
    case 0x5f: // D-MMU demap, WO
B
bellard 已提交
1732
    case 0x77: // Interrupt vector, WO
B
bellard 已提交
1733
    default:
B
blueswir1 已提交
1734
        do_unassigned_access(addr, 0, 0, 1);
B
blueswir1 已提交
1735 1736
        ret = 0;
        break;
B
bellard 已提交
1737
    }
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752

    /* Convert from little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
    case 0x8a: // Primary no-fault LE
    case 0x8b: // Secondary no-fault LE
        switch(size) {
        case 2:
            ret = bswap16(ret);
B
blueswir1 已提交
1753
            break;
1754 1755
        case 4:
            ret = bswap32(ret);
B
blueswir1 已提交
1756
            break;
1757 1758
        case 8:
            ret = bswap64(ret);
B
blueswir1 已提交
1759
            break;
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
        default:
            break;
        }
    default:
        break;
    }

    /* Convert to signed number */
    if (sign) {
        switch(size) {
        case 1:
            ret = (int8_t) ret;
B
blueswir1 已提交
1772
            break;
1773 1774
        case 2:
            ret = (int16_t) ret;
B
blueswir1 已提交
1775
            break;
1776 1777
        case 4:
            ret = (int32_t) ret;
B
blueswir1 已提交
1778
            break;
1779 1780 1781 1782
        default:
            break;
        }
    }
B
blueswir1 已提交
1783 1784 1785 1786
#ifdef DEBUG_ASI
    dump_asi("read ", last_addr, asi, size, ret);
#endif
    return ret;
B
bellard 已提交
1787 1788
}

B
blueswir1 已提交
1789
void helper_st_asi(target_ulong addr, target_ulong val, int asi, int size)
B
bellard 已提交
1790
{
B
blueswir1 已提交
1791 1792 1793
#ifdef DEBUG_ASI
    dump_asi("write", addr, asi, size, val);
#endif
B
blueswir1 已提交
1794
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
1795 1796
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
1797
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
1798
        raise_exception(TT_PRIV_ACT);
B
bellard 已提交
1799

1800
    helper_check_align(addr, size - 1);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
    /* Convert to little endian */
    switch (asi) {
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x18: // As if user primary LE
    case 0x19: // As if user secondary LE
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
    case 0x88: // Primary LE
    case 0x89: // Secondary LE
        switch(size) {
        case 2:
B
blueswir1 已提交
1812
            addr = bswap16(addr);
B
blueswir1 已提交
1813
            break;
1814
        case 4:
B
blueswir1 已提交
1815
            addr = bswap32(addr);
B
blueswir1 已提交
1816
            break;
1817
        case 8:
B
blueswir1 已提交
1818
            addr = bswap64(addr);
B
blueswir1 已提交
1819
            break;
1820 1821 1822 1823 1824 1825 1826
        default:
            break;
        }
    default:
        break;
    }

B
bellard 已提交
1827
    switch(asi) {
1828 1829 1830 1831 1832
    case 0x10: // As if user primary
    case 0x18: // As if user primary LE
    case 0x80: // Primary
    case 0x88: // Primary LE
        if ((asi & 0x80) && (env->pstate & PS_PRIV)) {
1833 1834
            if ((env->def->features & CPU_FEATURE_HYPV)
                && env->hpstate & HS_PRIV) {
B
blueswir1 已提交
1835 1836
                switch(size) {
                case 1:
B
blueswir1 已提交
1837
                    stb_hypv(addr, val);
B
blueswir1 已提交
1838 1839
                    break;
                case 2:
1840
                    stw_hypv(addr, val);
B
blueswir1 已提交
1841 1842
                    break;
                case 4:
1843
                    stl_hypv(addr, val);
B
blueswir1 已提交
1844 1845 1846
                    break;
                case 8:
                default:
1847
                    stq_hypv(addr, val);
B
blueswir1 已提交
1848 1849 1850 1851 1852
                    break;
                }
            } else {
                switch(size) {
                case 1:
B
blueswir1 已提交
1853
                    stb_kernel(addr, val);
B
blueswir1 已提交
1854 1855
                    break;
                case 2:
1856
                    stw_kernel(addr, val);
B
blueswir1 已提交
1857 1858
                    break;
                case 4:
1859
                    stl_kernel(addr, val);
B
blueswir1 已提交
1860 1861 1862
                    break;
                case 8:
                default:
1863
                    stq_kernel(addr, val);
B
blueswir1 已提交
1864 1865
                    break;
                }
1866 1867 1868 1869
            }
        } else {
            switch(size) {
            case 1:
B
blueswir1 已提交
1870
                stb_user(addr, val);
1871 1872
                break;
            case 2:
1873
                stw_user(addr, val);
1874 1875
                break;
            case 4:
1876
                stl_user(addr, val);
1877 1878 1879
                break;
            case 8:
            default:
1880
                stq_user(addr, val);
1881 1882 1883 1884
                break;
            }
        }
        break;
B
bellard 已提交
1885 1886
    case 0x14: // Bypass
    case 0x15: // Bypass, non-cacheable
1887 1888
    case 0x1c: // Bypass LE
    case 0x1d: // Bypass, non-cacheable LE
B
blueswir1 已提交
1889
        {
B
bellard 已提交
1890 1891
            switch(size) {
            case 1:
B
blueswir1 已提交
1892
                stb_phys(addr, val);
B
bellard 已提交
1893 1894
                break;
            case 2:
1895
                stw_phys(addr, val);
B
bellard 已提交
1896 1897
                break;
            case 4:
1898
                stl_phys(addr, val);
B
bellard 已提交
1899 1900 1901
                break;
            case 8:
            default:
1902
                stq_phys(addr, val);
B
bellard 已提交
1903 1904
                break;
            }
B
blueswir1 已提交
1905 1906
        }
        return;
B
blueswir1 已提交
1907 1908 1909 1910 1911
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        //  Only ldda allowed
        raise_exception(TT_ILL_INSN);
        return;
B
bellard 已提交
1912 1913 1914 1915 1916
    case 0x04: // Nucleus
    case 0x0c: // Nucleus Little Endian (LE)
    case 0x11: // As if user secondary
    case 0x19: // As if user secondary LE
    case 0x4a: // UPA config
B
blueswir1 已提交
1917
    case 0x81: // Secondary
B
bellard 已提交
1918
    case 0x89: // Secondary LE
B
blueswir1 已提交
1919 1920
        // XXX
        return;
B
bellard 已提交
1921
    case 0x45: // LSU
B
blueswir1 已提交
1922 1923 1924 1925
        {
            uint64_t oldreg;

            oldreg = env->lsu;
B
blueswir1 已提交
1926
            env->lsu = val & (DMMU_E | IMMU_E);
B
blueswir1 已提交
1927 1928 1929
            // Mappings generated during D/I MMU disabled mode are
            // invalid in normal mode
            if (oldreg != env->lsu) {
B
blueswir1 已提交
1930 1931
                DPRINTF_MMU("LSU change: 0x%" PRIx64 " -> 0x%" PRIx64 "\n",
                            oldreg, env->lsu);
B
bellard 已提交
1932
#ifdef DEBUG_MMU
B
blueswir1 已提交
1933
                dump_mmu(env);
B
bellard 已提交
1934
#endif
B
blueswir1 已提交
1935 1936 1937 1938
                tlb_flush(env, 1);
            }
            return;
        }
B
bellard 已提交
1939
    case 0x50: // I-MMU regs
B
blueswir1 已提交
1940
        {
B
blueswir1 已提交
1941
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
1942
            uint64_t oldreg;
1943

B
blueswir1 已提交
1944
            oldreg = env->immuregs[reg];
B
bellard 已提交
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 1: // Not in I-MMU
            case 2:
            case 7:
            case 8:
                return;
            case 3: // SFSR
B
blueswir1 已提交
1955 1956
                if ((val & 1) == 0)
                    val = 0; // Clear SFSR
B
bellard 已提交
1957 1958 1959 1960 1961 1962
                break;
            case 5: // TSB access
            case 6: // Tag access
            default:
                break;
            }
B
blueswir1 已提交
1963
            env->immuregs[reg] = val;
B
bellard 已提交
1964
            if (oldreg != env->immuregs[reg]) {
B
blueswir1 已提交
1965 1966
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
B
bellard 已提交
1967
            }
1968
#ifdef DEBUG_MMU
B
blueswir1 已提交
1969
            dump_mmu(env);
B
bellard 已提交
1970
#endif
B
blueswir1 已提交
1971 1972
            return;
        }
B
bellard 已提交
1973
    case 0x54: // I-MMU data in
B
blueswir1 已提交
1974 1975 1976 1977 1978 1979 1980
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1981
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
1982 1983 1984 1985 1986 1987 1988
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->itlb_tte[i] & 0x40) == 0) {
                    env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
1989
                    env->itlb_tte[i] = val;
B
blueswir1 已提交
1990 1991 1992 1993 1994 1995
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
1996
    case 0x55: // I-MMU data access
B
blueswir1 已提交
1997
        {
B
blueswir1 已提交
1998
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
1999

B
blueswir1 已提交
2000
            env->itlb_tag[i] = env->immuregs[6];
B
blueswir1 已提交
2001
            env->itlb_tte[i] = val;
B
blueswir1 已提交
2002 2003
            return;
        }
B
bellard 已提交
2004
    case 0x57: // I-MMU demap
B
blueswir1 已提交
2005 2006
        // XXX
        return;
B
bellard 已提交
2007
    case 0x58: // D-MMU regs
B
blueswir1 已提交
2008
        {
B
blueswir1 已提交
2009
            int reg = (addr >> 3) & 0xf;
B
blueswir1 已提交
2010
            uint64_t oldreg;
2011

B
blueswir1 已提交
2012
            oldreg = env->dmmuregs[reg];
B
bellard 已提交
2013 2014 2015 2016 2017
            switch(reg) {
            case 0: // RO
            case 4:
                return;
            case 3: // SFSR
B
blueswir1 已提交
2018 2019
                if ((val & 1) == 0) {
                    val = 0; // Clear SFSR, Fault address
B
blueswir1 已提交
2020 2021
                    env->dmmuregs[4] = 0;
                }
B
blueswir1 已提交
2022
                env->dmmuregs[reg] = val;
B
bellard 已提交
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
                break;
            case 1: // Primary context
            case 2: // Secondary context
            case 5: // TSB access
            case 6: // Tag access
            case 7: // Virtual Watchpoint
            case 8: // Physical Watchpoint
            default:
                break;
            }
B
blueswir1 已提交
2033
            env->dmmuregs[reg] = val;
B
bellard 已提交
2034
            if (oldreg != env->dmmuregs[reg]) {
B
blueswir1 已提交
2035 2036
                DPRINTF_MMU("mmu change reg[%d]: 0x%08" PRIx64 " -> 0x%08"
                            PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
B
bellard 已提交
2037
            }
2038
#ifdef DEBUG_MMU
B
blueswir1 已提交
2039
            dump_mmu(env);
B
bellard 已提交
2040
#endif
B
blueswir1 已提交
2041 2042
            return;
        }
B
bellard 已提交
2043
    case 0x5c: // D-MMU data in
B
blueswir1 已提交
2044 2045 2046 2047 2048 2049 2050
        {
            unsigned int i;

            // Try finding an invalid entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x8000000000000000ULL) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2051
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2052 2053 2054 2055 2056 2057 2058
                    return;
                }
            }
            // Try finding an unlocked entry
            for (i = 0; i < 64; i++) {
                if ((env->dtlb_tte[i] & 0x40) == 0) {
                    env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2059
                    env->dtlb_tte[i] = val;
B
blueswir1 已提交
2060 2061 2062 2063 2064 2065
                    return;
                }
            }
            // error state?
            return;
        }
B
bellard 已提交
2066
    case 0x5d: // D-MMU data access
B
blueswir1 已提交
2067
        {
B
blueswir1 已提交
2068
            unsigned int i = (addr >> 3) & 0x3f;
B
bellard 已提交
2069

B
blueswir1 已提交
2070
            env->dtlb_tag[i] = env->dmmuregs[6];
B
blueswir1 已提交
2071
            env->dtlb_tte[i] = val;
B
blueswir1 已提交
2072 2073
            return;
        }
B
bellard 已提交
2074
    case 0x5f: // D-MMU demap
B
bellard 已提交
2075
    case 0x49: // Interrupt data receive
B
blueswir1 已提交
2076 2077
        // XXX
        return;
2078 2079
    case 0x46: // D-cache data
    case 0x47: // D-cache tag access
2080 2081 2082
    case 0x4b: // E-cache error enable
    case 0x4c: // E-cache asynchronous fault status
    case 0x4d: // E-cache asynchronous fault address
2083 2084 2085 2086 2087 2088 2089 2090
    case 0x4e: // E-cache tag data
    case 0x66: // I-cache instruction access
    case 0x67: // I-cache tag access
    case 0x6e: // I-cache predecode
    case 0x6f: // I-cache LRU etc.
    case 0x76: // E-cache tag
    case 0x7e: // E-cache tag
        return;
B
bellard 已提交
2091 2092 2093 2094 2095 2096 2097
    case 0x51: // I-MMU 8k TSB pointer, RO
    case 0x52: // I-MMU 64k TSB pointer, RO
    case 0x56: // I-MMU tag read, RO
    case 0x59: // D-MMU 8k TSB pointer, RO
    case 0x5a: // D-MMU 64k TSB pointer, RO
    case 0x5b: // D-MMU data pointer, RO
    case 0x5e: // D-MMU tag read, RO
B
bellard 已提交
2098 2099 2100 2101 2102 2103
    case 0x48: // Interrupt dispatch, RO
    case 0x7f: // Incoming interrupt vector, RO
    case 0x82: // Primary no-fault, RO
    case 0x83: // Secondary no-fault, RO
    case 0x8a: // Primary no-fault LE, RO
    case 0x8b: // Secondary no-fault LE, RO
B
bellard 已提交
2104
    default:
B
blueswir1 已提交
2105
        do_unassigned_access(addr, 1, 0, 1);
B
blueswir1 已提交
2106
        return;
B
bellard 已提交
2107 2108
    }
}
2109
#endif /* CONFIG_USER_ONLY */
2110

B
blueswir1 已提交
2111 2112 2113
void helper_ldda_asi(target_ulong addr, int asi, int rd)
{
    if ((asi < 0x80 && (env->pstate & PS_PRIV) == 0)
2114 2115
        || ((env->def->features & CPU_FEATURE_HYPV)
            && asi >= 0x30 && asi < 0x80
2116
            && !(env->hpstate & HS_PRIV)))
B
blueswir1 已提交
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
        raise_exception(TT_PRIV_ACT);

    switch (asi) {
    case 0x24: // Nucleus quad LDD 128 bit atomic
    case 0x2c: // Nucleus quad LDD 128 bit atomic LE
        helper_check_align(addr, 0xf);
        if (rd == 0) {
            env->gregs[1] = ldq_kernel(addr + 8);
            if (asi == 0x2c)
                bswap64s(&env->gregs[1]);
        } else if (rd < 8) {
            env->gregs[rd] = ldq_kernel(addr);
            env->gregs[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->gregs[rd]);
                bswap64s(&env->gregs[rd + 1]);
            }
        } else {
            env->regwptr[rd] = ldq_kernel(addr);
            env->regwptr[rd + 1] = ldq_kernel(addr + 8);
            if (asi == 0x2c) {
                bswap64s(&env->regwptr[rd]);
                bswap64s(&env->regwptr[rd + 1]);
            }
        }
        break;
    default:
        helper_check_align(addr, 0x3);
        if (rd == 0)
            env->gregs[1] = helper_ld_asi(addr + 4, asi, 4, 0);
        else if (rd < 8) {
            env->gregs[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->gregs[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        } else {
            env->regwptr[rd] = helper_ld_asi(addr, asi, 4, 0);
            env->regwptr[rd + 1] = helper_ld_asi(addr + 4, asi, 4, 0);
        }
        break;
    }
}

B
blueswir1 已提交
2158
void helper_ldf_asi(target_ulong addr, int asi, int size, int rd)
2159 2160
{
    unsigned int i;
B
blueswir1 已提交
2161
    target_ulong val;
2162

2163
    helper_check_align(addr, 3);
2164 2165 2166 2167 2168
    switch (asi) {
    case 0xf0: // Block load primary
    case 0xf1: // Block load secondary
    case 0xf8: // Block load primary LE
    case 0xf9: // Block load secondary LE
B
blueswir1 已提交
2169 2170 2171 2172
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2173
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2174
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2175 2176
            *(uint32_t *)&env->fpr[rd++] = helper_ld_asi(addr, asi & 0x8f, 4,
                                                         0);
B
blueswir1 已提交
2177
            addr += 4;
2178 2179 2180 2181 2182 2183 2184
        }

        return;
    default:
        break;
    }

B
blueswir1 已提交
2185
    val = helper_ld_asi(addr, asi, size, 0);
2186 2187 2188
    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2189
        *((uint32_t *)&env->fpr[rd]) = val;
2190 2191
        break;
    case 8:
B
blueswir1 已提交
2192
        *((int64_t *)&DT0) = val;
2193
        break;
B
blueswir1 已提交
2194 2195 2196
    case 16:
        // XXX
        break;
2197 2198 2199
    }
}

B
blueswir1 已提交
2200
void helper_stf_asi(target_ulong addr, int asi, int size, int rd)
2201 2202
{
    unsigned int i;
B
blueswir1 已提交
2203
    target_ulong val = 0;
2204

2205
    helper_check_align(addr, 3);
2206 2207 2208 2209 2210
    switch (asi) {
    case 0xf0: // Block store primary
    case 0xf1: // Block store secondary
    case 0xf8: // Block store primary LE
    case 0xf9: // Block store secondary LE
B
blueswir1 已提交
2211 2212 2213 2214
        if (rd & 7) {
            raise_exception(TT_ILL_INSN);
            return;
        }
2215
        helper_check_align(addr, 0x3f);
B
blueswir1 已提交
2216
        for (i = 0; i < 16; i++) {
B
blueswir1 已提交
2217 2218 2219
            val = *(uint32_t *)&env->fpr[rd++];
            helper_st_asi(addr, val, asi & 0x8f, 4);
            addr += 4;
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
        }

        return;
    default:
        break;
    }

    switch(size) {
    default:
    case 4:
B
blueswir1 已提交
2230
        val = *((uint32_t *)&env->fpr[rd]);
2231 2232
        break;
    case 8:
B
blueswir1 已提交
2233
        val = *((int64_t *)&DT0);
2234
        break;
B
blueswir1 已提交
2235 2236 2237
    case 16:
        // XXX
        break;
2238
    }
B
blueswir1 已提交
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
    helper_st_asi(addr, val, asi, size);
}

target_ulong helper_cas_asi(target_ulong addr, target_ulong val1,
                            target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    val1 &= 0xffffffffUL;
    ret = helper_ld_asi(addr, asi, 4, 0);
    ret &= 0xffffffffUL;
    if (val1 == ret)
        helper_st_asi(addr, val2 & 0xffffffffUL, asi, 4);
    return ret;
2253 2254
}

B
blueswir1 已提交
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
target_ulong helper_casx_asi(target_ulong addr, target_ulong val1,
                             target_ulong val2, uint32_t asi)
{
    target_ulong ret;

    ret = helper_ld_asi(addr, asi, 8, 0);
    if (val1 == ret)
        helper_st_asi(addr, val2, asi, 8);
    return ret;
}
2265
#endif /* TARGET_SPARC64 */
B
bellard 已提交
2266 2267

#ifndef TARGET_SPARC64
B
blueswir1 已提交
2268
void helper_rett(void)
2269
{
2270 2271
    unsigned int cwp;

2272 2273 2274
    if (env->psret == 1)
        raise_exception(TT_ILL_INSN);

2275
    env->psret = 1;
2276
    cwp = cpu_cwp_inc(env, env->cwp + 1) ;
2277 2278 2279 2280 2281 2282
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
    env->psrs = env->psrps;
}
B
bellard 已提交
2283
#endif
2284

B
blueswir1 已提交
2285 2286 2287 2288 2289
target_ulong helper_udiv(target_ulong a, target_ulong b)
{
    uint64_t x0;
    uint32_t x1;

2290
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if (x0 > 0xffffffff) {
        env->cc_src2 = 1;
        return 0xffffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

target_ulong helper_sdiv(target_ulong a, target_ulong b)
{
    int64_t x0;
    int32_t x1;

2312
    x0 = (a & 0xffffffff) | ((int64_t) (env->y) << 32);
B
blueswir1 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
    x1 = b;

    if (x1 == 0) {
        raise_exception(TT_DIV_ZERO);
    }

    x0 = x0 / x1;
    if ((int32_t) x0 != x0) {
        env->cc_src2 = 1;
        return x0 < 0? 0x80000000: 0x7fffffff;
    } else {
        env->cc_src2 = 0;
        return x0;
    }
}

B
blueswir1 已提交
2329 2330 2331 2332 2333
uint64_t helper_pack64(target_ulong high, target_ulong low)
{
    return ((uint64_t)high << 32) | (uint64_t)(low & 0xffffffff);
}

B
blueswir1 已提交
2334 2335
void helper_stdf(target_ulong addr, int mem_idx)
{
2336
    helper_check_align(addr, 7);
B
blueswir1 已提交
2337 2338 2339
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2340
        stfq_user(addr, DT0);
B
blueswir1 已提交
2341 2342
        break;
    case 1:
2343
        stfq_kernel(addr, DT0);
B
blueswir1 已提交
2344 2345 2346
        break;
#ifdef TARGET_SPARC64
    case 2:
2347
        stfq_hypv(addr, DT0);
B
blueswir1 已提交
2348 2349 2350 2351 2352 2353
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2354
    address_mask(env, &addr);
2355
    stfq_raw(addr, DT0);
B
blueswir1 已提交
2356 2357 2358 2359 2360
#endif
}

void helper_lddf(target_ulong addr, int mem_idx)
{
2361
    helper_check_align(addr, 7);
B
blueswir1 已提交
2362 2363 2364
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2365
        DT0 = ldfq_user(addr);
B
blueswir1 已提交
2366 2367
        break;
    case 1:
2368
        DT0 = ldfq_kernel(addr);
B
blueswir1 已提交
2369 2370 2371
        break;
#ifdef TARGET_SPARC64
    case 2:
2372
        DT0 = ldfq_hypv(addr);
B
blueswir1 已提交
2373 2374 2375 2376 2377 2378
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2379
    address_mask(env, &addr);
2380
    DT0 = ldfq_raw(addr);
B
blueswir1 已提交
2381 2382 2383
#endif
}

B
blueswir1 已提交
2384
void helper_ldqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2385 2386 2387 2388
{
    // XXX add 128 bit load
    CPU_QuadU u;

2389
    helper_check_align(addr, 7);
B
blueswir1 已提交
2390 2391 2392
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
2393 2394
        u.ll.upper = ldq_user(addr);
        u.ll.lower = ldq_user(addr + 8);
B
blueswir1 已提交
2395 2396 2397
        QT0 = u.q;
        break;
    case 1:
2398 2399
        u.ll.upper = ldq_kernel(addr);
        u.ll.lower = ldq_kernel(addr + 8);
B
blueswir1 已提交
2400 2401 2402 2403
        QT0 = u.q;
        break;
#ifdef TARGET_SPARC64
    case 2:
2404 2405
        u.ll.upper = ldq_hypv(addr);
        u.ll.lower = ldq_hypv(addr + 8);
B
blueswir1 已提交
2406 2407 2408 2409 2410 2411 2412
        QT0 = u.q;
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2413
    address_mask(env, &addr);
2414 2415
    u.ll.upper = ldq_raw(addr);
    u.ll.lower = ldq_raw((addr + 8) & 0xffffffffULL);
B
blueswir1 已提交
2416
    QT0 = u.q;
B
blueswir1 已提交
2417
#endif
B
blueswir1 已提交
2418 2419
}

B
blueswir1 已提交
2420
void helper_stqf(target_ulong addr, int mem_idx)
B
blueswir1 已提交
2421 2422 2423 2424
{
    // XXX add 128 bit store
    CPU_QuadU u;

2425
    helper_check_align(addr, 7);
B
blueswir1 已提交
2426 2427 2428 2429
#if !defined(CONFIG_USER_ONLY)
    switch (mem_idx) {
    case 0:
        u.q = QT0;
2430 2431
        stq_user(addr, u.ll.upper);
        stq_user(addr + 8, u.ll.lower);
B
blueswir1 已提交
2432 2433 2434
        break;
    case 1:
        u.q = QT0;
2435 2436
        stq_kernel(addr, u.ll.upper);
        stq_kernel(addr + 8, u.ll.lower);
B
blueswir1 已提交
2437 2438 2439 2440
        break;
#ifdef TARGET_SPARC64
    case 2:
        u.q = QT0;
2441 2442
        stq_hypv(addr, u.ll.upper);
        stq_hypv(addr + 8, u.ll.lower);
B
blueswir1 已提交
2443 2444 2445 2446 2447 2448
        break;
#endif
    default:
        break;
    }
#else
B
blueswir1 已提交
2449
    u.q = QT0;
B
blueswir1 已提交
2450
    address_mask(env, &addr);
2451 2452
    stq_raw(addr, u.ll.upper);
    stq_raw((addr + 8) & 0xffffffffULL, u.ll.lower);
B
blueswir1 已提交
2453
#endif
B
blueswir1 已提交
2454
}
B
blueswir1 已提交
2455

2456
static inline void set_fsr(void)
2457
{
B
bellard 已提交
2458
    int rnd_mode;
B
blueswir1 已提交
2459

2460 2461
    switch (env->fsr & FSR_RD_MASK) {
    case FSR_RD_NEAREST:
B
bellard 已提交
2462
        rnd_mode = float_round_nearest_even;
B
blueswir1 已提交
2463
        break;
B
bellard 已提交
2464
    default:
2465
    case FSR_RD_ZERO:
B
bellard 已提交
2466
        rnd_mode = float_round_to_zero;
B
blueswir1 已提交
2467
        break;
2468
    case FSR_RD_POS:
B
bellard 已提交
2469
        rnd_mode = float_round_up;
B
blueswir1 已提交
2470
        break;
2471
    case FSR_RD_NEG:
B
bellard 已提交
2472
        rnd_mode = float_round_down;
B
blueswir1 已提交
2473
        break;
2474
    }
B
bellard 已提交
2475
    set_float_rounding_mode(rnd_mode, &env->fp_status);
2476
}
B
bellard 已提交
2477

2478
void helper_ldfsr(uint32_t new_fsr)
B
blueswir1 已提交
2479
{
2480 2481
    env->fsr = (new_fsr & FSR_LDFSR_MASK) | (env->fsr & FSR_LDFSR_OLDMASK);
    set_fsr();
B
blueswir1 已提交
2482 2483
}

2484 2485 2486 2487 2488 2489 2490 2491
#ifdef TARGET_SPARC64
void helper_ldxfsr(uint64_t new_fsr)
{
    env->fsr = (new_fsr & FSR_LDXFSR_MASK) | (env->fsr & FSR_LDXFSR_OLDMASK);
    set_fsr();
}
#endif

B
blueswir1 已提交
2492
void helper_debug(void)
B
bellard 已提交
2493 2494 2495 2496
{
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
}
2497

B
bellard 已提交
2498
#ifndef TARGET_SPARC64
2499 2500 2501 2502 2503 2504
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2505
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_OVF);
    }
    set_cwp(cwp);
}

void helper_restore(void)
{
    uint32_t cwp;

2516
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2517 2518 2519 2520 2521 2522
    if (env->wim & (1 << cwp)) {
        raise_exception(TT_WIN_UNF);
    }
    set_cwp(cwp);
}

B
blueswir1 已提交
2523
void helper_wrpsr(target_ulong new_psr)
2524
{
2525
    if ((new_psr & PSR_CWP) >= env->nwindows)
2526 2527
        raise_exception(TT_ILL_INSN);
    else
B
blueswir1 已提交
2528
        PUT_PSR(env, new_psr);
2529 2530
}

B
blueswir1 已提交
2531
target_ulong helper_rdpsr(void)
2532
{
B
blueswir1 已提交
2533
    return GET_PSR(env);
2534
}
B
bellard 已提交
2535 2536

#else
2537 2538 2539 2540 2541 2542
/* XXX: use another pointer for %iN registers to avoid slow wrapping
   handling ? */
void helper_save(void)
{
    uint32_t cwp;

2543
    cwp = cpu_cwp_dec(env, env->cwp - 1);
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
    if (env->cansave == 0) {
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    } else {
        if (env->cleanwin - env->canrestore == 0) {
            // XXX Clean windows without trap
            raise_exception(TT_CLRWIN);
        } else {
            env->cansave--;
            env->canrestore++;
            set_cwp(cwp);
        }
    }
}

void helper_restore(void)
{
    uint32_t cwp;

2564
    cwp = cpu_cwp_inc(env, env->cwp + 1);
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
    if (env->canrestore == 0) {
        raise_exception(TT_FILL | (env->otherwin != 0 ?
                                   (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                   ((env->wstate & 0x7) << 2)));
    } else {
        env->cansave++;
        env->canrestore--;
        set_cwp(cwp);
    }
}

void helper_flushw(void)
{
2578
    if (env->cansave != env->nwindows - 2) {
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
        raise_exception(TT_SPILL | (env->otherwin != 0 ?
                                    (TT_WOTHER | ((env->wstate & 0x38) >> 1)):
                                    ((env->wstate & 0x7) << 2)));
    }
}

void helper_saved(void)
{
    env->cansave++;
    if (env->otherwin == 0)
        env->canrestore--;
    else
        env->otherwin--;
}

void helper_restored(void)
{
    env->canrestore++;
2597
    if (env->cleanwin < env->nwindows - 1)
2598 2599 2600 2601 2602 2603 2604
        env->cleanwin++;
    if (env->otherwin == 0)
        env->cansave--;
    else
        env->otherwin--;
}

B
blueswir1 已提交
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
target_ulong helper_rdccr(void)
{
    return GET_CCR(env);
}

void helper_wrccr(target_ulong new_ccr)
{
    PUT_CCR(env, new_ccr);
}

// CWP handling is reversed in V9, but we still use the V8 register
// order.
target_ulong helper_rdcwp(void)
{
    return GET_CWP64(env);
}

void helper_wrcwp(target_ulong new_cwp)
{
    PUT_CWP64(env, new_cwp);
}
B
bellard 已提交
2626

2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
// This function uses non-native bit order
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (63 - (TO)) & ((1ULL << ((TO) - (FROM) + 1)) - 1))

// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO)               \
    GET_FIELD(X, 63 - (TO), 63 - (FROM))

target_ulong helper_array8(target_ulong pixel_addr, target_ulong cubesize)
{
    return (GET_FIELD_SP(pixel_addr, 60, 63) << (17 + 2 * cubesize)) |
        (GET_FIELD_SP(pixel_addr, 39, 39 + cubesize - 1) << (17 + cubesize)) |
        (GET_FIELD_SP(pixel_addr, 17 + cubesize - 1, 17) << 17) |
        (GET_FIELD_SP(pixel_addr, 56, 59) << 13) |
        (GET_FIELD_SP(pixel_addr, 35, 38) << 9) |
        (GET_FIELD_SP(pixel_addr, 13, 16) << 5) |
        (((pixel_addr >> 55) & 1) << 4) |
        (GET_FIELD_SP(pixel_addr, 33, 34) << 2) |
        GET_FIELD_SP(pixel_addr, 11, 12);
}

target_ulong helper_alignaddr(target_ulong addr, target_ulong offset)
{
    uint64_t tmp;

    tmp = addr + offset;
    env->gsr &= ~7ULL;
    env->gsr |= tmp & 7ULL;
    return tmp & ~7ULL;
}

B
blueswir1 已提交
2658
target_ulong helper_popc(target_ulong val)
B
bellard 已提交
2659
{
B
blueswir1 已提交
2660
    return ctpop64(val);
B
bellard 已提交
2661
}
B
bellard 已提交
2662 2663 2664 2665 2666 2667

static inline uint64_t *get_gregset(uint64_t pstate)
{
    switch (pstate) {
    default:
    case 0:
B
blueswir1 已提交
2668
        return env->bgregs;
B
bellard 已提交
2669
    case PS_AG:
B
blueswir1 已提交
2670
        return env->agregs;
B
bellard 已提交
2671
    case PS_MG:
B
blueswir1 已提交
2672
        return env->mgregs;
B
bellard 已提交
2673
    case PS_IG:
B
blueswir1 已提交
2674
        return env->igregs;
B
bellard 已提交
2675 2676 2677
    }
}

B
blueswir1 已提交
2678
static inline void change_pstate(uint64_t new_pstate)
B
bellard 已提交
2679
{
2680
    uint64_t pstate_regs, new_pstate_regs;
B
bellard 已提交
2681 2682 2683 2684 2685
    uint64_t *src, *dst;

    pstate_regs = env->pstate & 0xc01;
    new_pstate_regs = new_pstate & 0xc01;
    if (new_pstate_regs != pstate_regs) {
B
blueswir1 已提交
2686 2687 2688 2689 2690
        // Switch global register bank
        src = get_gregset(new_pstate_regs);
        dst = get_gregset(pstate_regs);
        memcpy32(dst, env->gregs);
        memcpy32(env->gregs, src);
B
bellard 已提交
2691 2692 2693 2694
    }
    env->pstate = new_pstate;
}

B
blueswir1 已提交
2695
void helper_wrpstate(target_ulong new_state)
2696
{
2697
    if (!(env->def->features & CPU_FEATURE_GL))
2698
        change_pstate(new_state & 0xf3f);
2699 2700
}

B
blueswir1 已提交
2701
void helper_done(void)
B
bellard 已提交
2702
{
2703 2704 2705 2706 2707 2708
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc + 4;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2709
    env->tl--;
2710
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2711 2712
}

B
blueswir1 已提交
2713
void helper_retry(void)
B
bellard 已提交
2714
{
2715 2716 2717 2718 2719 2720
    env->pc = env->tsptr->tpc;
    env->npc = env->tsptr->tnpc;
    PUT_CCR(env, env->tsptr->tstate >> 32);
    env->asi = (env->tsptr->tstate >> 24) & 0xff;
    change_pstate((env->tsptr->tstate >> 8) & 0xf3f);
    PUT_CWP64(env, env->tsptr->tstate & 0xff);
B
blueswir1 已提交
2721
    env->tl--;
2722
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
B
bellard 已提交
2723
}
B
bellard 已提交
2724
#endif
2725

B
blueswir1 已提交
2726
void helper_flush(target_ulong addr)
2727
{
B
blueswir1 已提交
2728 2729
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
2730 2731
}

B
blueswir1 已提交
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
#ifdef TARGET_SPARC64
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_TMISS] = "Instruction Access MMU Miss",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_TOVF] = "Tag Overflow",
    [TT_CLRWIN] = "Clean Windows",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_DFAULT] = "Data Access Fault",
    [TT_DMISS] = "Data Access MMU Miss",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DPROT] = "Data Protection Error",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_PRIV_ACT] = "Privileged Action",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
};
#endif

void do_interrupt(CPUState *env)
{
    int intno = env->exception_index;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x180)
            name = "Unknown";
        else if (intno >= 0x100)
            name = "Trap Instruction";
        else if (intno >= 0xc0)
            name = "Window Fill";
        else if (intno >= 0x80)
            name = "Window Spill";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

        fprintf(logfile, "%6d: %s (v=%04x) pc=%016" PRIx64 " npc=%016" PRIx64
                " SP=%016" PRIx64 "\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
        cpu_dump_state(env, logfile, fprintf, 0);
#if 0
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->tl >= env->maxtl) {
        cpu_abort(env, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
                  " Error state", env->exception_index, env->tl, env->maxtl);
        return;
    }
#endif
    if (env->tl < env->maxtl - 1) {
        env->tl++;
    } else {
        env->pstate |= PS_RED;
        if (env->tl < env->maxtl)
            env->tl++;
    }
    env->tsptr = &env->ts[env->tl & MAXTL_MASK];
    env->tsptr->tstate = ((uint64_t)GET_CCR(env) << 32) |
        ((env->asi & 0xff) << 24) | ((env->pstate & 0xf3f) << 8) |
        GET_CWP64(env);
    env->tsptr->tpc = env->pc;
    env->tsptr->tnpc = env->npc;
    env->tsptr->tt = intno;
    if (!(env->def->features & CPU_FEATURE_GL)) {
        switch (intno) {
        case TT_IVEC:
            change_pstate(PS_PEF | PS_PRIV | PS_IG);
            break;
        case TT_TFAULT:
        case TT_TMISS:
        case TT_DFAULT:
        case TT_DMISS:
        case TT_DPROT:
            change_pstate(PS_PEF | PS_PRIV | PS_MG);
            break;
        default:
            change_pstate(PS_PEF | PS_PRIV | PS_AG);
            break;
        }
    }
    if (intno == TT_CLRWIN)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
    else if ((intno & 0x1c0) == TT_SPILL)
        cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
    else if ((intno & 0x1c0) == TT_FILL)
        cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
    env->tbr &= ~0x7fffULL;
    env->tbr |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
2863
}
B
blueswir1 已提交
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
#else
#ifdef DEBUG_PCALL
static const char * const excp_names[0x80] = {
    [TT_TFAULT] = "Instruction Access Fault",
    [TT_ILL_INSN] = "Illegal Instruction",
    [TT_PRIV_INSN] = "Privileged Instruction",
    [TT_NFPU_INSN] = "FPU Disabled",
    [TT_WIN_OVF] = "Window Overflow",
    [TT_WIN_UNF] = "Window Underflow",
    [TT_UNALIGNED] = "Unaligned Memory Access",
    [TT_FP_EXCP] = "FPU Exception",
    [TT_DFAULT] = "Data Access Fault",
    [TT_TOVF] = "Tag Overflow",
    [TT_EXTINT | 0x1] = "External Interrupt 1",
    [TT_EXTINT | 0x2] = "External Interrupt 2",
    [TT_EXTINT | 0x3] = "External Interrupt 3",
    [TT_EXTINT | 0x4] = "External Interrupt 4",
    [TT_EXTINT | 0x5] = "External Interrupt 5",
    [TT_EXTINT | 0x6] = "External Interrupt 6",
    [TT_EXTINT | 0x7] = "External Interrupt 7",
    [TT_EXTINT | 0x8] = "External Interrupt 8",
    [TT_EXTINT | 0x9] = "External Interrupt 9",
    [TT_EXTINT | 0xa] = "External Interrupt 10",
    [TT_EXTINT | 0xb] = "External Interrupt 11",
    [TT_EXTINT | 0xc] = "External Interrupt 12",
    [TT_EXTINT | 0xd] = "External Interrupt 13",
    [TT_EXTINT | 0xe] = "External Interrupt 14",
    [TT_EXTINT | 0xf] = "External Interrupt 15",
    [TT_TOVF] = "Tag Overflow",
    [TT_CODE_ACCESS] = "Instruction Access Error",
    [TT_DATA_ACCESS] = "Data Access Error",
    [TT_DIV_ZERO] = "Division By Zero",
    [TT_NCP_INSN] = "Coprocessor Disabled",
};
#endif
2899

B
blueswir1 已提交
2900
void do_interrupt(CPUState *env)
2901
{
B
blueswir1 已提交
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
    int cwp, intno = env->exception_index;

#ifdef DEBUG_PCALL
    if (loglevel & CPU_LOG_INT) {
        static int count;
        const char *name;

        if (intno < 0 || intno >= 0x100)
            name = "Unknown";
        else if (intno >= 0x80)
            name = "Trap Instruction";
        else {
            name = excp_names[intno];
            if (!name)
                name = "Unknown";
        }

        fprintf(logfile, "%6d: %s (v=%02x) pc=%08x npc=%08x SP=%08x\n",
                count, name, intno,
                env->pc,
                env->npc, env->regwptr[6]);
        cpu_dump_state(env, logfile, fprintf, 0);
#if 0
        {
            int i;
            uint8_t *ptr;

            fprintf(logfile, "       code=");
            ptr = (uint8_t *)env->pc;
            for(i = 0; i < 16; i++) {
                fprintf(logfile, " %02x", ldub(ptr + i));
            }
            fprintf(logfile, "\n");
        }
#endif
        count++;
    }
#endif
#if !defined(CONFIG_USER_ONLY)
    if (env->psret == 0) {
        cpu_abort(env, "Trap 0x%02x while interrupts disabled, Error state",
                  env->exception_index);
        return;
    }
#endif
    env->psret = 0;
    cwp = cpu_cwp_dec(env, env->cwp - 1);
    cpu_set_cwp(env, cwp);
    env->regwptr[9] = env->pc;
    env->regwptr[10] = env->npc;
    env->psrps = env->psrs;
    env->psrs = 1;
    env->tbr = (env->tbr & TBR_BASE_MASK) | (intno << 4);
    env->pc = env->tbr;
    env->npc = env->pc + 4;
    env->exception_index = 0;
2958
}
B
blueswir1 已提交
2959
#endif
2960

2961
#if !defined(CONFIG_USER_ONLY)
2962

2963 2964 2965
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr);

2966
#define MMUSUFFIX _mmu
2967
#define ALIGNED_ONLY
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
/* XXX: make it generic ? */
static void cpu_restore_state2(void *retaddr)
{
    TranslationBlock *tb;
    unsigned long pc;

    if (retaddr) {
        /* now we have a real cpu fault */
        pc = (unsigned long)retaddr;
        tb = tb_find_pc(pc);
        if (tb) {
            /* the PC is inside the translated code. It means that we have
               a virtual CPU fault */
            cpu_restore_state(tb, env, pc, (void *)(long)env->cond);
        }
    }
}

2999 3000 3001
static void do_unaligned_access(target_ulong addr, int is_write, int is_user,
                                void *retaddr)
{
B
blueswir1 已提交
3002
#ifdef DEBUG_UNALIGNED
3003 3004
    printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
           "\n", addr, env->pc);
B
blueswir1 已提交
3005
#endif
3006
    cpu_restore_state2(retaddr);
B
blueswir1 已提交
3007
    raise_exception(TT_UNALIGNED);
3008
}
3009 3010 3011 3012 3013

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
3014
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
3015 3016 3017 3018 3019 3020 3021 3022 3023
{
    int ret;
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

3024
    ret = cpu_sparc_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
3025
    if (ret) {
3026
        cpu_restore_state2(retaddr);
3027 3028 3029 3030 3031 3032
        cpu_loop_exit();
    }
    env = saved_env;
}

#endif
3033 3034

#ifndef TARGET_SPARC64
3035
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3036 3037 3038 3039 3040 3041 3042 3043
                          int is_asi)
{
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
3044 3045
#ifdef DEBUG_UNASSIGNED
    if (is_asi)
B
blueswir1 已提交
3046 3047
        printf("Unassigned mem %s access to " TARGET_FMT_plx
               " asi 0x%02x from " TARGET_FMT_lx "\n",
3048 3049 3050 3051 3052 3053 3054
               is_exec ? "exec" : is_write ? "write" : "read", addr, is_asi,
               env->pc);
    else
        printf("Unassigned mem %s access to " TARGET_FMT_plx " from "
               TARGET_FMT_lx "\n",
               is_exec ? "exec" : is_write ? "write" : "read", addr, env->pc);
#endif
3055
    if (env->mmuregs[3]) /* Fault status register */
B
blueswir1 已提交
3056
        env->mmuregs[3] = 1; /* overflow (not read before another fault) */
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
    if (is_asi)
        env->mmuregs[3] |= 1 << 16;
    if (env->psrs)
        env->mmuregs[3] |= 1 << 5;
    if (is_exec)
        env->mmuregs[3] |= 1 << 6;
    if (is_write)
        env->mmuregs[3] |= 1 << 7;
    env->mmuregs[3] |= (5 << 2) | 2;
    env->mmuregs[4] = addr; /* Fault address register */
    if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
3068 3069 3070 3071
        if (is_exec)
            raise_exception(TT_CODE_ACCESS);
        else
            raise_exception(TT_DATA_ACCESS);
3072 3073 3074 3075
    }
    env = saved_env;
}
#else
3076
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
3077 3078 3079 3080 3081 3082 3083 3084 3085
                          int is_asi)
{
#ifdef DEBUG_UNASSIGNED
    CPUState *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
B
blueswir1 已提交
3086 3087
    printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
           "\n", addr, env->pc);
3088 3089
    env = saved_env;
#endif
3090 3091 3092 3093
    if (is_exec)
        raise_exception(TT_CODE_ACCESS);
    else
        raise_exception(TT_DATA_ACCESS);
3094 3095
}
#endif
3096