pci.h 26.8 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

4
#include "exec/memory.h"
5
#include "sysemu/dma.h"
P
Paul Brook 已提交
6

P
pbrook 已提交
7
/* PCI includes legacy ISA access.  */
P
Paolo Bonzini 已提交
8
#include "hw/isa/isa.h"
P
pbrook 已提交
9

10
#include "hw/pci/pcie.h"
11

12 13
extern bool pci_available;

P
pbrook 已提交
14 15
/* PCI bus */

16
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
D
David Kiarie 已提交
17
#define PCI_BUS_NUM(x)          (((x) >> 8) & 0xff)
18 19
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
P
Peter Xu 已提交
20
#define PCI_BUILD_BDF(bus, devfn)     ((bus << 8) | (devfn))
D
David Kiarie 已提交
21 22
#define PCI_BUS_MAX             256
#define PCI_DEVFN_MAX           256
23
#define PCI_SLOT_MAX            32
24
#define PCI_FUNC_MAX            8
25

26
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
27
#include "hw/pci/pci_ids.h"
28

29
/* QEMU-specific Vendor and Device ID definitions */
30

31 32
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
33
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
34

35
/* Hitachi (0x1054) */
36
#define PCI_VENDOR_ID_HITACHI            0x1054
37
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
38

39
/* Apple (0x106b) */
40 41 42 43
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
44
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
45

46 47
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
48

49 50
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
51

52 53
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
54

55
/* QEMU/Bochs VGA (0x1234) */
56 57
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111
C
Corey Minyard 已提交
58
#define PCI_DEVICE_ID_QEMU_IPMI          0x1112
59

60
/* VMWare (0x15ad) */
61 62 63 64 65
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
66
#define PCI_DEVICE_ID_VMWARE_PVSCSI      0x07C0
67
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729
D
Dmitry Fleytman 已提交
68
#define PCI_DEVICE_ID_VMWARE_VMXNET3     0x07B0
69

A
aliguori 已提交
70
/* Intel (0x8086) */
71
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
72
#define PCI_DEVICE_ID_INTEL_82557        0x1229
A
Alexander Graf 已提交
73
#define PCI_DEVICE_ID_INTEL_82801IR      0x2922
74

75
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
76 77 78 79 80 81 82
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
83
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
84
#define PCI_DEVICE_ID_VIRTIO_SCSI        0x1004
85
#define PCI_DEVICE_ID_VIRTIO_RNG         0x1005
86
#define PCI_DEVICE_ID_VIRTIO_9P          0x1009
87
#define PCI_DEVICE_ID_VIRTIO_VSOCK       0x1012
P
Pankaj Gupta 已提交
88
#define PCI_DEVICE_ID_VIRTIO_PMEM        0x1013
89
#define PCI_DEVICE_ID_VIRTIO_IOMMU       0x1014
90
#define PCI_DEVICE_ID_VIRTIO_MEM         0x1015
91

92 93 94 95 96
#define PCI_VENDOR_ID_REDHAT             0x1b36
#define PCI_DEVICE_ID_REDHAT_BRIDGE      0x0001
#define PCI_DEVICE_ID_REDHAT_SERIAL      0x0002
#define PCI_DEVICE_ID_REDHAT_SERIAL2     0x0003
#define PCI_DEVICE_ID_REDHAT_SERIAL4     0x0004
M
Michael S. Tsirkin 已提交
97
#define PCI_DEVICE_ID_REDHAT_TEST        0x0005
S
Scott Feldman 已提交
98
#define PCI_DEVICE_ID_REDHAT_ROCKER      0x0006
99
#define PCI_DEVICE_ID_REDHAT_SDHCI       0x0007
100
#define PCI_DEVICE_ID_REDHAT_PCIE_HOST   0x0008
101
#define PCI_DEVICE_ID_REDHAT_PXB         0x0009
G
Gerd Hoffmann 已提交
102
#define PCI_DEVICE_ID_REDHAT_BRIDGE_SEAT 0x000a
103
#define PCI_DEVICE_ID_REDHAT_PXB_PCIE    0x000b
104
#define PCI_DEVICE_ID_REDHAT_PCIE_RP     0x000c
G
Gerd Hoffmann 已提交
105
#define PCI_DEVICE_ID_REDHAT_XHCI        0x000d
106
#define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e
G
Gerd Hoffmann 已提交
107
#define PCI_DEVICE_ID_REDHAT_MDPY        0x000f
108 109
#define PCI_DEVICE_ID_REDHAT_QXL         0x0100

110
#define FMT_PCIBUS                      PRIx64
111

112 113 114 115 116 117 118 119 120
typedef uint64_t pcibus_t;

struct PCIHostDeviceAddress {
    unsigned int domain;
    unsigned int bus;
    unsigned int slot;
    unsigned int function;
};

P
pbrook 已提交
121 122 123 124 125
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
126
                                pcibus_t addr, pcibus_t size, int type);
127
typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
128 129

typedef struct PCIIORegion {
130 131 132
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
P
pbrook 已提交
133
    uint8_t type;
134
    MemoryRegion *memory;
135
    MemoryRegion *address_space;
P
pbrook 已提交
136 137 138 139 140
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

A
Alex Williamson 已提交
141 142 143 144 145 146 147 148 149 150 151 152 153 154
enum {
    QEMU_PCI_VGA_MEM,
    QEMU_PCI_VGA_IO_LO,
    QEMU_PCI_VGA_IO_HI,
    QEMU_PCI_VGA_NUM_REGIONS,
};

#define QEMU_PCI_VGA_MEM_BASE 0xa0000
#define QEMU_PCI_VGA_MEM_SIZE 0x20000
#define QEMU_PCI_VGA_IO_LO_BASE 0x3b0
#define QEMU_PCI_VGA_IO_LO_SIZE 0xc
#define QEMU_PCI_VGA_IO_HI_BASE 0x3c0
#define QEMU_PCI_VGA_IO_HI_SIZE 0x20

155
#include "hw/pci/pci_regs.h"
I
Isaku Yamahata 已提交
156 157

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
158
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
159

160 161 162 163
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
164
/* Size of the standard PCIe config space: 4KB */
I
Isaku Yamahata 已提交
165
#define PCIE_CONFIG_SPACE_SIZE  0x1000
166

167 168
#define PCI_NUM_PINS 4 /* A-D */

169 170
/* Bits in cap_present field. */
enum {
I
Isaku Yamahata 已提交
171 172 173
    QEMU_PCI_CAP_MSI = 0x1,
    QEMU_PCI_CAP_MSIX = 0x2,
    QEMU_PCI_CAP_EXPRESS = 0x4,
174 175

    /* multifunction capable device */
I
Isaku Yamahata 已提交
176
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
177
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
178

179
    /* command register SERR bit enabled - unused since QEMU v5.0 */
180 181
#define QEMU_PCI_CAP_SERR_BITNR 4
    QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
182 183 184
    /* Standard hot plug controller. */
#define QEMU_PCI_SHPC_BITNR 5
    QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
185 186
#define QEMU_PCI_SLOTID_BITNR 6
    QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
187 188 189
    /* PCI Express capability - Power Controller Present */
#define QEMU_PCIE_SLTCAP_PCP_BITNR 7
    QEMU_PCIE_SLTCAP_PCP = (1 << QEMU_PCIE_SLTCAP_PCP_BITNR),
190 191 192
    /* Link active status in endpoint capability is always set */
#define QEMU_PCIE_LNKSTA_DLLLA_BITNR 8
    QEMU_PCIE_LNKSTA_DLLLA = (1 << QEMU_PCIE_LNKSTA_DLLLA_BITNR),
193 194
#define QEMU_PCIE_EXTCAP_INIT_BITNR 9
    QEMU_PCIE_EXTCAP_INIT = (1 << QEMU_PCIE_EXTCAP_INIT_BITNR),
195 196
};

197 198 199 200 201 202 203 204
#define TYPE_PCI_DEVICE "pci-device"
#define PCI_DEVICE(obj) \
     OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
#define PCI_DEVICE_CLASS(klass) \
     OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
#define PCI_DEVICE_GET_CLASS(obj) \
     OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)

205 206 207 208 209 210
/* Implemented by devices that can be plugged on PCI Express buses */
#define INTERFACE_PCIE_DEVICE "pci-express-device"

/* Implemented by devices that can be plugged on Conventional PCI buses */
#define INTERFACE_CONVENTIONAL_PCI_DEVICE "conventional-pci-device"

211 212 213 214 215 216 217 218 219
typedef struct PCIINTxRoute {
    enum {
        PCI_INTX_ENABLED,
        PCI_INTX_INVERTED,
        PCI_INTX_DISABLED,
    } mode;
    int irq;
} PCIINTxRoute;

220 221 222
typedef struct PCIDeviceClass {
    DeviceClass parent_class;

223
    void (*realize)(PCIDevice *dev, Error **errp);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
    PCIUnregisterFunc *exit;
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    uint16_t vendor_id;
    uint16_t device_id;
    uint8_t revision;
    uint16_t class_id;
    uint16_t subsystem_vendor_id;       /* only for header type = 0 */
    uint16_t subsystem_id;              /* only for header type = 0 */

    /*
     * pci-to-pci bridge or normal device.
     * This doesn't mean pci host switch.
     * When card bus bridge is supported, this would be enhanced.
     */
D
David Gibson 已提交
240
    bool is_bridge;
241 242 243 244 245

    /* rom bar */
    const char *romfile;
} PCIDeviceClass;

J
Jan Kiszka 已提交
246
typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
J
Jan Kiszka 已提交
247 248 249
typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
                                      MSIMessage msg);
typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
250 251 252
typedef void (*MSIVectorPollNotifier)(PCIDevice *dev,
                                      unsigned int vector_start,
                                      unsigned int vector_end);
J
Jan Kiszka 已提交
253

P
Peter Xu 已提交
254 255 256 257 258 259 260 261 262 263 264 265 266 267
enum PCIReqIDType {
    PCI_REQ_ID_INVALID = 0,
    PCI_REQ_ID_BDF,
    PCI_REQ_ID_SECONDARY_BUS,
    PCI_REQ_ID_MAX,
};
typedef enum PCIReqIDType PCIReqIDType;

struct PCIReqIDCache {
    PCIDevice *dev;
    PCIReqIDType type;
};
typedef struct PCIReqIDCache PCIReqIDCache;

P
pbrook 已提交
268
struct PCIDevice {
P
Paul Brook 已提交
269
    DeviceState qdev;
270
    bool partially_hotplugged;
271

P
pbrook 已提交
272
    /* PCI config space */
I
Isaku Yamahata 已提交
273
    uint8_t *config;
274

S
Stefan Weil 已提交
275
    /* Used to enable config checks on load. Note that writable bits are
276
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
277
    uint8_t *cmask;
278

279
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
280
    uint8_t *wmask;
P
pbrook 已提交
281

282 283 284
    /* Used to implement RW1C(Write 1 to Clear) bytes */
    uint8_t *w1cmask;

285
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
286
    uint8_t *used;
287

P
pbrook 已提交
288
    /* the following fields are read only */
289
    int32_t devfn;
P
Peter Xu 已提交
290 291 292 293 294
    /* Cached device to fetch requester ID from, to avoid the PCI
     * tree walking every time we invoke PCI request (e.g.,
     * MSI). For conventional PCI root complex, this field is
     * meaningless. */
    PCIReqIDCache requester_id_cache;
P
pbrook 已提交
295 296
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];
297
    AddressSpace bus_master_as;
298
    MemoryRegion bus_master_container_region;
A
Avi Kivity 已提交
299
    MemoryRegion bus_master_enable_region;
P
pbrook 已提交
300 301 302 303 304

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

A
Alex Williamson 已提交
305 306 307 308
    /* Legacy PCI VGA regions */
    MemoryRegion *vga_regions[QEMU_PCI_VGA_NUM_REGIONS];
    bool has_vga;

P
pbrook 已提交
309
    /* Current IRQ levels.  Used internally by the generic PCI code.  */
310
    uint8_t irq_state;
311 312 313 314 315 316 317 318 319 320

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

321 322 323
    /* Space to store MSIX table & pending bit array */
    uint8_t *msix_table;
    uint8_t *msix_pba;
324 325
    /* MemoryRegion container for msix exclusive BAR setup */
    MemoryRegion msix_exclusive_bar;
326 327 328
    /* Memory Regions for MSIX table and pending bit entries. */
    MemoryRegion msix_table_mmio;
    MemoryRegion msix_pba_mmio;
329 330
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
331 332
    /* MSIX function mask set or MSIX disabled */
    bool msix_function_masked;
J
Juan Quintela 已提交
333 334
    /* Version id needed for VMState */
    int32_t version_id;
335

I
Isaku Yamahata 已提交
336 337 338
    /* Offset of MSI capability in config space */
    uint8_t msi_cap;

339 340 341
    /* PCI Express */
    PCIExpressDevice exp;

342 343 344
    /* SHPC */
    SHPCDevice *shpc;

345
    /* Location of option rom */
346
    char *romfile;
A
Avi Kivity 已提交
347 348
    bool has_rom;
    MemoryRegion rom;
349
    uint32_t rom_bar;
J
Jan Kiszka 已提交
350

J
Jan Kiszka 已提交
351 352 353
    /* INTx routing notifier */
    PCIINTxRoutingNotifier intx_routing_notifier;

J
Jan Kiszka 已提交
354 355 356
    /* MSI-X notifiers */
    MSIVectorUseNotifier msix_vector_use_notifier;
    MSIVectorReleaseNotifier msix_vector_release_notifier;
357
    MSIVectorPollNotifier msix_vector_poll_notifier;
J
Jens Freimann 已提交
358 359 360

    /* ID of standby device in net_failover pair */
    char *failover_pair_id;
P
pbrook 已提交
361 362
};

363 364
void pci_register_bar(PCIDevice *pci_dev, int region_num,
                      uint8_t attr, MemoryRegion *memory);
A
Alex Williamson 已提交
365 366 367
void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
                      MemoryRegion *io_lo, MemoryRegion *io_hi);
void pci_unregister_vga(PCIDevice *pci_dev);
368
pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
P
pbrook 已提交
369

370
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
371 372
                       uint8_t offset, uint8_t size,
                       Error **errp);
373 374 375 376 377 378

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
379 380 381 382 383 384
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);
A
Avi Kivity 已提交
385
MemoryRegion *pci_address_space(PCIDevice *dev);
386
MemoryRegion *pci_address_space_io(PCIDevice *dev);
P
pbrook 已提交
387

388 389 390 391 392 393
/*
 * Should not normally be used by devices. For use by sPAPR target
 * where QEMU emulates firmware.
 */
int pci_bar(PCIDevice *d, int reg);

394
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
395
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
396
typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
397

398 399
#define TYPE_PCI_BUS "PCI"
#define PCI_BUS(obj) OBJECT_CHECK(PCIBus, (obj), TYPE_PCI_BUS)
400 401
#define PCI_BUS_CLASS(klass) OBJECT_CLASS_CHECK(PCIBusClass, (klass), TYPE_PCI_BUS)
#define PCI_BUS_GET_CLASS(obj) OBJECT_GET_CLASS(PCIBusClass, (obj), TYPE_PCI_BUS)
402 403
#define TYPE_PCIE_BUS "PCIE"

404
bool pci_bus_is_express(PCIBus *bus);
405

406 407 408 409 410 411
void pci_root_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
                              const char *name,
                              MemoryRegion *address_space_mem,
                              MemoryRegion *address_space_io,
                              uint8_t devfn_min, const char *typename);
PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
412 413
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
414
                         uint8_t devfn_min, const char *typename);
415
void pci_root_bus_cleanup(PCIBus *bus);
416 417
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
418
void pci_bus_irqs_cleanup(PCIBus *bus);
419
int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
420
/* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
421 422 423 424
static inline int pci_swizzle(int slot, int pin)
{
    return (slot + pin) % PCI_NUM_PINS;
}
425
int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
426 427 428 429 430 431 432
PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
                              pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                              void *irq_opaque,
                              MemoryRegion *address_space_mem,
                              MemoryRegion *address_space_io,
                              uint8_t devfn_min, int nirq,
                              const char *typename);
433
void pci_unregister_root_bus(PCIBus *bus);
434 435
void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
436
bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
J
Jan Kiszka 已提交
437 438 439
void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
void pci_device_set_intx_routing_notifier(PCIDevice *dev,
                                          PCIINTxRoutingNotifier notifier);
I
Isaku Yamahata 已提交
440
void pci_device_reset(PCIDevice *dev);
P
pbrook 已提交
441

442 443
PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
                               const char *default_model,
444
                               const char *default_devaddr);
445 446 447

PCIDevice *pci_vga_init(PCIBus *bus);

448 449 450 451
static inline PCIBus *pci_get_bus(const PCIDevice *dev)
{
    return PCI_BUS(qdev_get_parent_bus(DEVICE(dev)));
}
P
pbrook 已提交
452
int pci_bus_num(PCIBus *s);
D
David Gibson 已提交
453 454
static inline int pci_dev_bus_num(const PCIDevice *dev)
{
455
    return pci_bus_num(pci_get_bus(dev));
D
David Gibson 已提交
456 457
}

458
int pci_bus_numa_node(PCIBus *bus);
459 460 461
void pci_for_each_device(PCIBus *bus, int bus_num,
                         void (*fn)(PCIBus *bus, PCIDevice *d, void *opaque),
                         void *opaque);
462 463 464 465
void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
                                 void (*fn)(PCIBus *bus, PCIDevice *d,
                                            void *opaque),
                                 void *opaque);
466 467 468 469
void pci_for_each_bus_depth_first(PCIBus *bus,
                                  void *(*begin)(PCIBus *bus, void *parent_state),
                                  void (*end)(PCIBus *bus, void *state),
                                  void *parent_state);
C
Cao jin 已提交
470
PCIDevice *pci_get_function_0(PCIDevice *pci_dev);
471 472 473 474 475 476 477 478 479 480

/* Use this wrapper when specific scan order is not required. */
static inline
void pci_for_each_bus(PCIBus *bus,
                      void (*fn)(PCIBus *bus, void *opaque),
                      void *opaque)
{
    pci_for_each_bus_depth_first(bus, NULL, fn, opaque);
}

481
PCIBus *pci_device_root_bus(const PCIDevice *d);
482
const char *pci_root_bus_path(PCIDevice *dev);
483
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
484
int pci_qdev_find_device(const char *id, PCIDevice **pdev);
485
void pci_bus_get_w64_range(PCIBus *bus, Range *range);
P
pbrook 已提交
486

I
Isaku Yamahata 已提交
487 488
void pci_device_deassert_intx(PCIDevice *dev);

489
typedef AddressSpace *(*PCIIOMMUFunc)(PCIBus *, void *, int);
490

491
AddressSpace *pci_device_iommu_address_space(PCIDevice *dev);
492
void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque);
493

494 495 496 497 498 499 500
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
501
pci_get_byte(const uint8_t *config)
502 503 504 505
{
    return *config;
}

506 507 508
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
P
Peter Maydell 已提交
509
    stw_le_p(config, val);
510 511 512
}

static inline uint16_t
513
pci_get_word(const uint8_t *config)
514
{
P
Peter Maydell 已提交
515
    return lduw_le_p(config);
516 517 518 519 520
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
P
Peter Maydell 已提交
521
    stl_le_p(config, val);
522 523 524
}

static inline uint32_t
525
pci_get_long(const uint8_t *config)
526
{
P
Peter Maydell 已提交
527
    return ldl_le_p(config);
528 529
}

530 531 532 533 534 535 536
/*
 * PCI capabilities and/or their fields
 * are generally DWORD aligned only so
 * mechanism used by pci_set/get_quad()
 * must be tolerant to unaligned pointers
 *
 */
537 538 539
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
540
    stq_le_p(config, val);
541 542 543
}

static inline uint64_t
544
pci_get_quad(const uint8_t *config)
545
{
546
    return ldq_le_p(config);
547 548
}

549 550 551
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
552
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
553 554 555 556 557
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
558
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
559 560
}

I
Izik Eidus 已提交
561 562 563 564 565 566
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

567 568 569
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
570
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
571 572
}

I
Izik Eidus 已提交
573 574 575 576 577 578 579 580 581 582 583 584
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
/*
 * helper functions to do bit mask operation on configuration space.
 * Just to set bit, use test-and-set and discard returned value.
 * Just to clear bit, use test-and-clear and discard returned value.
 * NOTE: They aren't atomic.
 */
static inline uint8_t
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val & ~mask);
    return val & mask;
}

static inline uint8_t
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val | mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val & ~mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val | mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val & ~mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val | mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val & ~mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val | mask);
    return val & mask;
}

655 656 657 658 659
/* Access a register specified by a mask */
static inline void
pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
{
    uint8_t val = pci_get_byte(config);
660
    uint8_t rval = reg << ctz32(mask);
661 662 663 664 665 666 667
    pci_set_byte(config, (~mask & val) | (mask & rval));
}

static inline uint8_t
pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
668
    return (val & mask) >> ctz32(mask);
669 670 671 672 673 674
}

static inline void
pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
{
    uint16_t val = pci_get_word(config);
675
    uint16_t rval = reg << ctz32(mask);
676 677 678 679 680 681 682
    pci_set_word(config, (~mask & val) | (mask & rval));
}

static inline uint16_t
pci_get_word_by_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
683
    return (val & mask) >> ctz32(mask);
684 685 686 687 688 689
}

static inline void
pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
{
    uint32_t val = pci_get_long(config);
690
    uint32_t rval = reg << ctz32(mask);
691 692 693 694 695 696 697
    pci_set_long(config, (~mask & val) | (mask & rval));
}

static inline uint32_t
pci_get_long_by_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
698
    return (val & mask) >> ctz32(mask);
699 700 701 702 703 704
}

static inline void
pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
{
    uint64_t val = pci_get_quad(config);
705
    uint64_t rval = reg << ctz32(mask);
706 707 708 709 710 711 712
    pci_set_quad(config, (~mask & val) | (mask & rval));
}

static inline uint64_t
pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
713
    return (val & mask) >> ctz32(mask);
714 715
}

716 717 718 719 720
PCIDevice *pci_new_multifunction(int devfn, bool multifunction,
                                    const char *name);
PCIDevice *pci_new(int devfn, const char *name);
bool pci_realize_and_unref(PCIDevice *dev, PCIBus *bus, Error **errp);

721 722 723
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name);
P
Paul Brook 已提交
724 725
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);

726
void lsi53c8xx_handle_legacy_cmdline(DeviceState *lsi_dev);
727

728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
qemu_irq pci_allocate_irq(PCIDevice *pci_dev);
void pci_set_irq(PCIDevice *pci_dev, int level);

static inline void pci_irq_assert(PCIDevice *pci_dev)
{
    pci_set_irq(pci_dev, 1);
}

static inline void pci_irq_deassert(PCIDevice *pci_dev)
{
    pci_set_irq(pci_dev, 0);
}

/*
 * FIXME: PCI does not work this way.
 * All the callers to this method should be fixed.
 */
static inline void pci_irq_pulse(PCIDevice *pci_dev)
{
    pci_irq_assert(pci_dev);
    pci_irq_deassert(pci_dev);
}

751
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
752 753 754 755
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

756 757 758 759 760 761 762 763 764 765 766 767 768
static inline int pci_is_express_downstream_port(const PCIDevice *d)
{
    uint8_t type;

    if (!pci_is_express(d) || !d->exp.exp_cap) {
        return 0;
    }

    type = pcie_cap_get_type(d);

    return type == PCI_EXP_TYPE_DOWNSTREAM || type == PCI_EXP_TYPE_ROOT_PORT;
}

769
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
770 771 772 773
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

P
Peter Xu 已提交
774
static inline uint16_t pci_get_bdf(PCIDevice *dev)
P
Pavel Fedin 已提交
775
{
776
    return PCI_BUILD_BDF(pci_bus_num(pci_get_bus(dev)), dev->devfn);
P
Pavel Fedin 已提交
777 778
}

P
Peter Xu 已提交
779 780
uint16_t pci_requester_id(PCIDevice *dev);

781
/* DMA access functions */
P
Paolo Bonzini 已提交
782
static inline AddressSpace *pci_get_address_space(PCIDevice *dev)
783
{
P
Paolo Bonzini 已提交
784
    return &dev->bus_master_as;
785 786
}

787 788 789
static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
                             void *buf, dma_addr_t len, DMADirection dir)
{
P
Paolo Bonzini 已提交
790
    dma_memory_rw(pci_get_address_space(dev), addr, buf, len, dir);
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
    return 0;
}

static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
                               void *buf, dma_addr_t len)
{
    return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
}

static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
                                const void *buf, dma_addr_t len)
{
    return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
}

#define PCI_DMA_DEFINE_LDST(_l, _s, _bits)                              \
    static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev,      \
                                                   dma_addr_t addr)     \
    {                                                                   \
P
Paolo Bonzini 已提交
810
        return ld##_l##_dma(pci_get_address_space(dev), addr);          \
811 812
    }                                                                   \
    static inline void st##_s##_pci_dma(PCIDevice *dev,                 \
813
                                        dma_addr_t addr, uint##_bits##_t val) \
814
    {                                                                   \
P
Paolo Bonzini 已提交
815
        st##_s##_dma(pci_get_address_space(dev), addr, val);            \
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
    }

PCI_DMA_DEFINE_LDST(ub, b, 8);
PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
PCI_DMA_DEFINE_LDST(q_be, q_be, 64);

#undef PCI_DMA_DEFINE_LDST

static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
                                dma_addr_t *plen, DMADirection dir)
{
    void *buf;

P
Paolo Bonzini 已提交
833
    buf = dma_memory_map(pci_get_address_space(dev), addr, plen, dir);
834 835 836 837 838 839
    return buf;
}

static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
                                 DMADirection dir, dma_addr_t access_len)
{
P
Paolo Bonzini 已提交
840
    dma_memory_unmap(pci_get_address_space(dev), buffer, len, dir, access_len);
841 842 843 844 845
}

static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
                                       int alloc_hint)
{
846
    qemu_sglist_init(qsg, DEVICE(dev), alloc_hint, pci_get_address_space(dev));
847 848
}

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
extern const VMStateDescription vmstate_pci_device;

#define VMSTATE_PCI_DEVICE(_field, _state) {                         \
    .name       = (stringify(_field)),                               \
    .size       = sizeof(PCIDevice),                                 \
    .vmsd       = &vmstate_pci_device,                               \
    .flags      = VMS_STRUCT,                                        \
    .offset     = vmstate_offset_value(_state, _field, PCIDevice),   \
}

#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) {                 \
    .name       = (stringify(_field)),                               \
    .size       = sizeof(PCIDevice),                                 \
    .vmsd       = &vmstate_pci_device,                               \
    .flags      = VMS_STRUCT|VMS_POINTER,                            \
    .offset     = vmstate_offset_pointer(_state, _field, PCIDevice), \
}

867 868
MSIMessage pci_get_msi_message(PCIDevice *dev, int vector);

P
pbrook 已提交
869
#endif