intel_uc.c 12.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include "gt/intel_reset.h"
26
#include "intel_uc.h"
27
#include "intel_guc_submission.h"
28
#include "intel_guc.h"
M
Michal Wajdeczko 已提交
29
#include "i915_drv.h"
30

31 32
static void guc_free_load_err_log(struct intel_guc *guc);

33 34 35 36 37 38 39
/* Reset GuC providing us with fresh state for both GuC and HuC.
 */
static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
{
	int ret;
	u32 guc_status;

40
	ret = intel_reset_guc(dev_priv);
41
	if (ret) {
42
		DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
43 44 45 46 47 48 49 50 51 52 53
		return ret;
	}

	guc_status = I915_READ(GUC_STATUS);
	WARN(!(guc_status & GS_MIA_IN_RESET),
	     "GuC status: 0x%x, MIA core expected to be in reset\n",
	     guc_status);

	return ret;
}

54
static int __get_platform_enable_guc(struct drm_i915_private *i915)
55
{
56 57
	struct intel_uc_fw *guc_fw = &i915->guc.fw;
	struct intel_uc_fw *huc_fw = &i915->huc.fw;
58
	int enable_guc = 0;
59

60 61
	/* Default is to use HuC if we know GuC and HuC firmwares */
	if (intel_uc_fw_is_selected(guc_fw) && intel_uc_fw_is_selected(huc_fw))
62
		enable_guc |= ENABLE_GUC_LOAD_HUC;
63

64
	/* Any platform specific fine-tuning can be done here */
65

66 67
	return enable_guc;
}
68

69
static int __get_default_guc_log_level(struct drm_i915_private *i915)
70
{
71
	int guc_log_level;
72

73
	if (!HAS_GUC(i915) || !intel_uc_is_using_guc(i915))
74 75 76 77 78 79
		guc_log_level = GUC_LOG_LEVEL_DISABLED;
	else if (IS_ENABLED(CONFIG_DRM_I915_DEBUG) ||
		 IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		guc_log_level = GUC_LOG_LEVEL_MAX;
	else
		guc_log_level = GUC_LOG_LEVEL_NON_VERBOSE;
80 81 82 83 84 85

	/* Any platform specific fine-tuning can be done here */

	return guc_log_level;
}

86
/**
87
 * sanitize_options_early - sanitize uC related modparam options
88
 * @i915: device private
89 90 91 92 93 94
 *
 * In case of "enable_guc" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)". Default value for this
 * modparam varies between platforms and it is hardcoded in driver code.
 * Any other modparam value is only monitored against availability of the
 * related hardware or firmware definitions.
95 96 97 98 99 100 101
 *
 * In case of "guc_log_level" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)" or if initial value was
 * "enable(1..4)" on platforms without the GuC. Default value for this
 * modparam varies between platforms and is usually set to "disable(0)"
 * unless GuC is enabled on given platform and the driver is compiled with
 * debug config when this modparam will default to "enable(1..4)".
102
 */
103
static void sanitize_options_early(struct drm_i915_private *i915)
104
{
105 106
	struct intel_uc_fw *guc_fw = &i915->guc.fw;
	struct intel_uc_fw *huc_fw = &i915->huc.fw;
107 108

	/* A negative value means "use platform default" */
109
	if (i915_modparams.enable_guc < 0)
110
		i915_modparams.enable_guc = __get_platform_enable_guc(i915);
111 112 113

	DRM_DEBUG_DRIVER("enable_guc=%d (submission:%s huc:%s)\n",
			 i915_modparams.enable_guc,
114 115
			 yesno(intel_uc_is_using_guc_submission(i915)),
			 yesno(intel_uc_is_using_huc(i915)));
116 117

	/* Verify GuC firmware availability */
118
	if (intel_uc_is_using_guc(i915) && !intel_uc_fw_is_selected(guc_fw)) {
119 120
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
121 122
			 !HAS_GUC(i915) ? "no GuC hardware" :
					  "no GuC firmware");
123 124 125
	}

	/* Verify HuC firmware availability */
126
	if (intel_uc_is_using_huc(i915) && !intel_uc_fw_is_selected(huc_fw)) {
127 128
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
129 130
			 !HAS_HUC(i915) ? "no HuC hardware" :
					  "no HuC firmware");
131 132
	}

133 134 135
	/* A negative value means "use platform/config default" */
	if (i915_modparams.guc_log_level < 0)
		i915_modparams.guc_log_level =
136
			__get_default_guc_log_level(i915);
137

138
	if (i915_modparams.guc_log_level > 0 && !intel_uc_is_using_guc(i915)) {
139 140
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
141 142
			 !HAS_GUC(i915) ? "no GuC hardware" :
					  "GuC not enabled");
143 144 145
		i915_modparams.guc_log_level = 0;
	}

146
	if (i915_modparams.guc_log_level > GUC_LOG_LEVEL_MAX) {
147 148 149
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
			 "verbosity too high");
150
		i915_modparams.guc_log_level = GUC_LOG_LEVEL_MAX;
151 152
	}

153
	DRM_DEBUG_DRIVER("guc_log_level=%d (enabled:%s, verbose:%s, verbosity:%d)\n",
154 155
			 i915_modparams.guc_log_level,
			 yesno(i915_modparams.guc_log_level),
156
			 yesno(GUC_LOG_LEVEL_IS_VERBOSE(i915_modparams.guc_log_level)),
157
			 GUC_LOG_LEVEL_TO_VERBOSITY(i915_modparams.guc_log_level));
158

159 160
	/* Make sure that sanitization was done */
	GEM_BUG_ON(i915_modparams.enable_guc < 0);
161
	GEM_BUG_ON(i915_modparams.guc_log_level < 0);
162 163
}

164
void intel_uc_init_early(struct drm_i915_private *i915)
165
{
166 167
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;
168

169 170
	intel_guc_init_early(guc);
	intel_huc_init_early(huc);
171

172
	sanitize_options_early(i915);
173 174
}

175
void intel_uc_cleanup_early(struct drm_i915_private *i915)
176
{
177
	struct intel_guc *guc = &i915->guc;
178

179
	guc_free_load_err_log(guc);
180 181
}

182 183
/**
 * intel_uc_init_mmio - setup uC MMIO access
184
 * @i915: device private
185 186 187 188
 *
 * Setup minimal state necessary for MMIO accesses later in the
 * initialization sequence.
 */
189
void intel_uc_init_mmio(struct drm_i915_private *i915)
190
{
191
	intel_guc_init_send_regs(&i915->guc);
192 193
}

194 195
static void guc_capture_load_err_log(struct intel_guc *guc)
{
196
	if (!guc->log.vma || !intel_guc_log_get_level(&guc->log))
197 198 199 200 201 202 203 204 205 206 207 208 209 210
		return;

	if (!guc->load_err_log)
		guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);

	return;
}

static void guc_free_load_err_log(struct intel_guc *guc)
{
	if (guc->load_err_log)
		i915_gem_object_put(guc->load_err_log);
}

211 212
static int guc_enable_communication(struct intel_guc *guc)
{
213
	struct drm_i915_private *i915 = guc_to_i915(guc);
214

215
	gen9_enable_guc_interrupts(i915);
216

217
	if (HAS_GUC_CT(i915))
218
		return intel_guc_ct_enable(&guc->ct);
219

220
	guc->send = intel_guc_send_mmio;
221
	guc->handler = intel_guc_to_host_event_handler_mmio;
222 223 224
	return 0;
}

225 226 227 228 229 230 231 232 233 234 235
static void guc_stop_communication(struct intel_guc *guc)
{
	struct drm_i915_private *i915 = guc_to_i915(guc);

	if (HAS_GUC_CT(i915))
		intel_guc_ct_stop(&guc->ct);

	guc->send = intel_guc_send_nop;
	guc->handler = intel_guc_to_host_event_handler_nop;
}

236 237
static void guc_disable_communication(struct intel_guc *guc)
{
238
	struct drm_i915_private *i915 = guc_to_i915(guc);
239

240
	if (HAS_GUC_CT(i915))
241
		intel_guc_ct_disable(&guc->ct);
242

243
	gen9_disable_guc_interrupts(i915);
244

245
	guc->send = intel_guc_send_nop;
246
	guc->handler = intel_guc_to_host_event_handler_nop;
247 248
}

249
int intel_uc_init_misc(struct drm_i915_private *i915)
250
{
251
	struct intel_guc *guc = &i915->guc;
252
	struct intel_huc *huc = &i915->huc;
253 254
	int ret;

255
	if (!USES_GUC(i915))
256 257
		return 0;

258
	ret = intel_guc_init_misc(guc);
259 260
	if (ret)
		return ret;
261

262 263 264 265 266 267
	if (USES_HUC(i915)) {
		ret = intel_huc_init_misc(huc);
		if (ret)
			goto err_guc;
	}

268
	return 0;
269 270 271 272

err_guc:
	intel_guc_fini_misc(guc);
	return ret;
273 274
}

275
void intel_uc_fini_misc(struct drm_i915_private *i915)
276
{
277
	struct intel_guc *guc = &i915->guc;
278
	struct intel_huc *huc = &i915->huc;
279

280
	if (!USES_GUC(i915))
281 282
		return;

283 284 285
	if (USES_HUC(i915))
		intel_huc_fini_misc(huc);

286
	intel_guc_fini_misc(guc);
287 288
}

289
int intel_uc_init(struct drm_i915_private *i915)
290
{
291
	struct intel_guc *guc = &i915->guc;
292
	struct intel_huc *huc = &i915->huc;
293
	int ret;
294

295
	if (!USES_GUC(i915))
296 297
		return 0;

298
	if (!HAS_GUC(i915))
299
		return -ENODEV;
300

301 302
	ret = intel_guc_init(guc);
	if (ret)
303
		return ret;
304

305 306 307 308 309 310
	if (USES_HUC(i915)) {
		ret = intel_huc_init(huc);
		if (ret)
			goto err_guc;
	}

311
	if (USES_GUC_SUBMISSION(i915)) {
312 313 314 315
		/*
		 * This is stuff we need to have available at fw load time
		 * if we are planning to enable submission later
		 */
316
		ret = intel_guc_submission_init(guc);
317 318
		if (ret)
			goto err_huc;
319
	}
320

321
	return 0;
322 323 324 325 326 327 328

err_huc:
	if (USES_HUC(i915))
		intel_huc_fini(huc);
err_guc:
	intel_guc_fini(guc);
	return ret;
329 330
}

331
void intel_uc_fini(struct drm_i915_private *i915)
332
{
333
	struct intel_guc *guc = &i915->guc;
334

335
	if (!USES_GUC(i915))
336 337
		return;

338
	GEM_BUG_ON(!HAS_GUC(i915));
339

340
	if (USES_GUC_SUBMISSION(i915))
341 342
		intel_guc_submission_fini(guc);

343 344 345
	if (USES_HUC(i915))
		intel_huc_fini(&i915->huc);

346 347 348
	intel_guc_fini(guc);
}

349
static void __uc_sanitize(struct drm_i915_private *i915)
350 351 352 353 354 355 356 357 358 359 360 361
{
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;

	GEM_BUG_ON(!HAS_GUC(i915));

	intel_huc_sanitize(huc);
	intel_guc_sanitize(guc);

	__intel_uc_reset_hw(i915);
}

362 363 364 365 366 367 368 369
void intel_uc_sanitize(struct drm_i915_private *i915)
{
	if (!USES_GUC(i915))
		return;

	__uc_sanitize(i915);
}

370
int intel_uc_init_hw(struct drm_i915_private *i915)
371
{
372 373
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;
374 375
	int ret, attempts;

376
	if (!USES_GUC(i915))
377 378
		return 0;

379
	GEM_BUG_ON(!HAS_GUC(i915));
380

381
	gen9_reset_guc_interrupts(i915);
382

383 384
	/* WaEnableuKernelHeaderValidFix:skl */
	/* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
385
	if (IS_GEN(i915, 9))
386 387 388 389 390 391 392 393 394
		attempts = 3;
	else
		attempts = 1;

	while (attempts--) {
		/*
		 * Always reset the GuC just before (re)loading, so
		 * that the state and timing are fairly predictable
		 */
395
		ret = __intel_uc_reset_hw(i915);
396
		if (ret)
397
			goto err_out;
398

399
		if (USES_HUC(i915)) {
400
			ret = intel_huc_fw_upload(huc);
401
			if (ret)
402
				goto err_out;
403 404
		}

405
		intel_guc_init_params(guc);
406
		ret = intel_guc_fw_upload(guc);
407
		if (ret == 0)
408 409 410 411 412 413 414 415
			break;

		DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
				 "retry %d more time(s)\n", ret, attempts);
	}

	/* Did we succeded or run out of retries? */
	if (ret)
416
		goto err_log_capture;
417

418 419
	ret = guc_enable_communication(guc);
	if (ret)
420
		goto err_log_capture;
421

422
	if (USES_HUC(i915)) {
423 424 425 426 427
		ret = intel_huc_auth(huc);
		if (ret)
			goto err_communication;
	}

428
	if (USES_GUC_SUBMISSION(i915)) {
429
		ret = intel_guc_submission_enable(guc);
430
		if (ret)
431
			goto err_communication;
432 433 434 435
	} else if (INTEL_GEN(i915) < 11) {
		ret = intel_guc_sample_forcewake(guc);
		if (ret)
			goto err_communication;
436 437
	}

438
	dev_info(i915->drm.dev, "GuC firmware version %u.%u\n",
439
		 guc->fw.major_ver_found, guc->fw.minor_ver_found);
440 441 442 443
	dev_info(i915->drm.dev, "GuC submission %s\n",
		 enableddisabled(USES_GUC_SUBMISSION(i915)));
	dev_info(i915->drm.dev, "HuC %s\n",
		 enableddisabled(USES_HUC(i915)));
444

445 446 447 448 449
	return 0;

	/*
	 * We've failed to load the firmware :(
	 */
450 451
err_communication:
	guc_disable_communication(guc);
452 453
err_log_capture:
	guc_capture_load_err_log(guc);
454
err_out:
455 456
	__uc_sanitize(i915);

457 458 459 460 461 462
	/*
	 * Note that there is no fallback as either user explicitly asked for
	 * the GuC or driver default option was to run with the GuC enabled.
	 */
	if (GEM_WARN_ON(ret == -EIO))
		ret = -EINVAL;
463

464
	dev_err(i915->drm.dev, "GuC initialization failed %d\n", ret);
465 466 467
	return ret;
}

468
void intel_uc_fini_hw(struct drm_i915_private *i915)
469
{
470
	struct intel_guc *guc = &i915->guc;
471

472
	if (!intel_guc_is_loaded(guc))
473 474
		return;

475
	GEM_BUG_ON(!HAS_GUC(i915));
476

477
	if (USES_GUC_SUBMISSION(i915))
478
		intel_guc_submission_disable(guc);
479

480
	guc_disable_communication(guc);
481
	__uc_sanitize(i915);
482
}
483

484 485 486 487 488 489 490 491 492 493
/**
 * intel_uc_reset_prepare - Prepare for reset
 * @i915: device private
 *
 * Preparing for full gpu reset.
 */
void intel_uc_reset_prepare(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;

494
	if (!intel_guc_is_loaded(guc))
495 496
		return;

497
	guc_stop_communication(guc);
498
	__uc_sanitize(i915);
499 500
}

C
Chris Wilson 已提交
501
void intel_uc_runtime_suspend(struct drm_i915_private *i915)
502 503 504 505
{
	struct intel_guc *guc = &i915->guc;
	int err;

506
	if (!intel_guc_is_loaded(guc))
507
		return;
508

C
Chris Wilson 已提交
509 510 511
	err = intel_guc_suspend(guc);
	if (err)
		DRM_DEBUG_DRIVER("Failed to suspend GuC, err=%d", err);
512

C
Chris Wilson 已提交
513 514 515 516 517 518 519 520
	guc_disable_communication(guc);
}

void intel_uc_suspend(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	intel_wakeref_t wakeref;

521
	if (!intel_guc_is_loaded(guc))
C
Chris Wilson 已提交
522 523 524 525
		return;

	with_intel_runtime_pm(i915, wakeref)
		intel_uc_runtime_suspend(i915);
526 527 528 529 530 531 532
}

int intel_uc_resume(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	int err;

533
	if (!intel_guc_is_loaded(guc))
534 535
		return 0;

536
	guc_enable_communication(guc);
537 538 539 540 541 542 543 544 545

	err = intel_guc_resume(guc);
	if (err) {
		DRM_DEBUG_DRIVER("Failed to resume GuC, err=%d", err);
		return err;
	}

	return 0;
}