intel_uc.c 7.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

#include "intel_uc.h"
M
Michal Wajdeczko 已提交
26
#include "i915_drv.h"
27
#include "i915_guc_submission.h"
28

29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
/* Reset GuC providing us with fresh state for both GuC and HuC.
 */
static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
{
	int ret;
	u32 guc_status;

	ret = intel_guc_reset(dev_priv);
	if (ret) {
		DRM_ERROR("GuC reset failed, ret = %d\n", ret);
		return ret;
	}

	guc_status = I915_READ(GUC_STATUS);
	WARN(!(guc_status & GS_MIA_IN_RESET),
	     "GuC status: 0x%x, MIA core expected to be in reset\n",
	     guc_status);

	return ret;
}

50 51 52
void intel_uc_sanitize_options(struct drm_i915_private *dev_priv)
{
	if (!HAS_GUC(dev_priv)) {
53 54
		if (i915_modparams.enable_guc_loading > 0 ||
		    i915_modparams.enable_guc_submission > 0)
55
			DRM_INFO("Ignoring GuC options, no hardware\n");
56

57 58
		i915_modparams.enable_guc_loading = 0;
		i915_modparams.enable_guc_submission = 0;
59
		return;
60
	}
61

62
	/* A negative value means "use platform default" */
63 64
	if (i915_modparams.enable_guc_loading < 0)
		i915_modparams.enable_guc_loading = HAS_GUC_UCODE(dev_priv);
65 66

	/* Verify firmware version */
67
	if (i915_modparams.enable_guc_loading) {
68 69 70
		if (HAS_HUC_UCODE(dev_priv))
			intel_huc_select_fw(&dev_priv->huc);

71
		if (intel_guc_fw_select(&dev_priv->guc))
72
			i915_modparams.enable_guc_loading = 0;
73
	}
74 75

	/* Can't enable guc submission without guc loaded */
76 77
	if (!i915_modparams.enable_guc_loading)
		i915_modparams.enable_guc_submission = 0;
78 79

	/* A negative value means "use platform default" */
80 81
	if (i915_modparams.enable_guc_submission < 0)
		i915_modparams.enable_guc_submission = HAS_GUC_SCHED(dev_priv);
82 83
}

84 85
void intel_uc_init_early(struct drm_i915_private *dev_priv)
{
86
	intel_guc_init_early(&dev_priv->guc);
87 88
}

89 90
void intel_uc_init_fw(struct drm_i915_private *dev_priv)
{
91 92
	intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw);
	intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw);
93 94
}

95 96
void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
{
97 98
	intel_uc_fw_fini(&dev_priv->guc.fw);
	intel_uc_fw_fini(&dev_priv->huc.fw);
99 100
}

101 102 103 104 105 106 107 108 109 110
/**
 * intel_uc_init_mmio - setup uC MMIO access
 *
 * @dev_priv: device private
 *
 * Setup minimal state necessary for MMIO accesses later in the
 * initialization sequence.
 */
void intel_uc_init_mmio(struct drm_i915_private *dev_priv)
{
111
	intel_guc_init_send_regs(&dev_priv->guc);
112 113
}

114 115
static void guc_capture_load_err_log(struct intel_guc *guc)
{
116
	if (!guc->log.vma || i915_modparams.guc_log_level < 0)
117 118 119 120 121 122 123 124 125 126 127 128 129 130
		return;

	if (!guc->load_err_log)
		guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);

	return;
}

static void guc_free_load_err_log(struct intel_guc *guc)
{
	if (guc->load_err_log)
		i915_gem_object_put(guc->load_err_log);
}

131 132
static int guc_enable_communication(struct intel_guc *guc)
{
133 134 135 136 137
	struct drm_i915_private *dev_priv = guc_to_i915(guc);

	if (HAS_GUC_CT(dev_priv))
		return intel_guc_enable_ct(guc);

138 139 140 141 142 143
	guc->send = intel_guc_send_mmio;
	return 0;
}

static void guc_disable_communication(struct intel_guc *guc)
{
144 145 146 147 148
	struct drm_i915_private *dev_priv = guc_to_i915(guc);

	if (HAS_GUC_CT(dev_priv))
		intel_guc_disable_ct(guc);

149 150 151
	guc->send = intel_guc_send_nop;
}

152 153
int intel_uc_init_hw(struct drm_i915_private *dev_priv)
{
154
	struct intel_guc *guc = &dev_priv->guc;
155 156
	int ret, attempts;

157
	if (!i915_modparams.enable_guc_loading)
158 159
		return 0;

160
	guc_disable_communication(guc);
161 162 163 164 165
	gen9_reset_guc_interrupts(dev_priv);

	/* We need to notify the guc whenever we change the GGTT */
	i915_ggtt_enable_guc(dev_priv);

166
	if (i915_modparams.enable_guc_submission) {
167 168 169 170 171 172 173 174
		/*
		 * This is stuff we need to have available at fw load time
		 * if we are planning to enable submission later
		 */
		ret = i915_guc_submission_init(dev_priv);
		if (ret)
			goto err_guc;
	}
175

176 177 178 179 180
	/* init WOPCM */
	I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
	I915_WRITE(DMA_GUC_WOPCM_OFFSET,
		   GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC);

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
	/* WaEnableuKernelHeaderValidFix:skl */
	/* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
	if (IS_GEN9(dev_priv))
		attempts = 3;
	else
		attempts = 1;

	while (attempts--) {
		/*
		 * Always reset the GuC just before (re)loading, so
		 * that the state and timing are fairly predictable
		 */
		ret = __intel_uc_reset_hw(dev_priv);
		if (ret)
			goto err_submission;

		intel_huc_init_hw(&dev_priv->huc);
198
		intel_guc_init_params(guc);
199
		ret = intel_guc_fw_upload(guc);
200 201 202 203 204 205 206 207 208
		if (ret == 0 || ret != -EAGAIN)
			break;

		DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
				 "retry %d more time(s)\n", ret, attempts);
	}

	/* Did we succeded or run out of retries? */
	if (ret)
209
		goto err_log_capture;
210

211 212
	ret = guc_enable_communication(guc);
	if (ret)
213
		goto err_log_capture;
214

215
	intel_huc_auth(&dev_priv->huc);
216 217
	if (i915_modparams.enable_guc_submission) {
		if (i915_modparams.guc_log_level >= 0)
218 219 220 221
			gen9_enable_guc_interrupts(dev_priv);

		ret = i915_guc_submission_enable(dev_priv);
		if (ret)
222
			goto err_interrupts;
223 224
	}

225 226 227 228 229 230
	dev_info(dev_priv->drm.dev, "GuC %s (firmware %s [version %u.%u])\n",
		 i915_modparams.enable_guc_submission ? "submission enabled" :
							"loaded",
		 guc->fw.path,
		 guc->fw.major_ver_found, guc->fw.minor_ver_found);

231 232 233 234 235 236 237 238 239 240 241
	return 0;

	/*
	 * We've failed to load the firmware :(
	 *
	 * Decide whether to disable GuC submission and fall back to
	 * execlist mode, and whether to hide the error by returning
	 * zero or to return -EIO, which the caller will treat as a
	 * nonfatal error (i.e. it doesn't prevent driver load, but
	 * marks the GPU as wedged until reset).
	 */
242
err_interrupts:
243
	guc_disable_communication(guc);
244
	gen9_disable_guc_interrupts(dev_priv);
245 246
err_log_capture:
	guc_capture_load_err_log(guc);
247
err_submission:
248
	if (i915_modparams.enable_guc_submission)
249
		i915_guc_submission_fini(dev_priv);
250
err_guc:
251 252
	i915_ggtt_disable_guc(dev_priv);

253
	if (i915_modparams.enable_guc_loading > 1 ||
254 255
	    i915_modparams.enable_guc_submission > 1) {
		DRM_ERROR("GuC init failed. Firmware loading disabled.\n");
256
		ret = -EIO;
257 258
	} else {
		DRM_NOTE("GuC init failed. Firmware loading disabled.\n");
259
		ret = 0;
260
	}
261

262 263
	if (i915_modparams.enable_guc_submission) {
		i915_modparams.enable_guc_submission = 0;
264 265 266
		DRM_NOTE("Falling back from GuC submission to execlist mode\n");
	}

267
	i915_modparams.enable_guc_loading = 0;
268

269 270 271
	return ret;
}

272 273
void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
{
274 275
	guc_free_load_err_log(&dev_priv->guc);

276
	if (!i915_modparams.enable_guc_loading)
277 278
		return;

279
	if (i915_modparams.enable_guc_submission)
280
		i915_guc_submission_disable(dev_priv);
281 282 283

	guc_disable_communication(&dev_priv->guc);

284
	if (i915_modparams.enable_guc_submission) {
285
		gen9_disable_guc_interrupts(dev_priv);
286
		i915_guc_submission_fini(dev_priv);
287
	}
288

289 290
	i915_ggtt_disable_guc(dev_priv);
}