intel_uc.c 12.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include "gt/intel_reset.h"
26
#include "intel_uc.h"
27
#include "intel_guc_submission.h"
28
#include "intel_guc.h"
M
Michal Wajdeczko 已提交
29
#include "i915_drv.h"
30

31 32
static void guc_free_load_err_log(struct intel_guc *guc);

33 34 35 36 37 38 39
/* Reset GuC providing us with fresh state for both GuC and HuC.
 */
static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
{
	int ret;
	u32 guc_status;

40
	ret = intel_reset_guc(dev_priv);
41
	if (ret) {
42
		DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
43 44 45 46 47 48 49 50 51 52 53
		return ret;
	}

	guc_status = I915_READ(GUC_STATUS);
	WARN(!(guc_status & GS_MIA_IN_RESET),
	     "GuC status: 0x%x, MIA core expected to be in reset\n",
	     guc_status);

	return ret;
}

54
static int __get_platform_enable_guc(struct drm_i915_private *i915)
55
{
56 57
	struct intel_uc_fw *guc_fw = &i915->guc.fw;
	struct intel_uc_fw *huc_fw = &i915->huc.fw;
58
	int enable_guc = 0;
59

60 61 62 63 64
	/* Default is to enable GuC/HuC if we know their firmwares */
	if (intel_uc_fw_is_selected(guc_fw))
		enable_guc |= ENABLE_GUC_SUBMISSION;
	if (intel_uc_fw_is_selected(huc_fw))
		enable_guc |= ENABLE_GUC_LOAD_HUC;
65

66
	/* Any platform specific fine-tuning can be done here */
67

68 69
	return enable_guc;
}
70

71
static int __get_default_guc_log_level(struct drm_i915_private *i915)
72
{
73
	int guc_log_level;
74

75
	if (!HAS_GUC(i915) || !intel_uc_is_using_guc(i915))
76 77 78 79 80 81
		guc_log_level = GUC_LOG_LEVEL_DISABLED;
	else if (IS_ENABLED(CONFIG_DRM_I915_DEBUG) ||
		 IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		guc_log_level = GUC_LOG_LEVEL_MAX;
	else
		guc_log_level = GUC_LOG_LEVEL_NON_VERBOSE;
82 83 84 85 86 87

	/* Any platform specific fine-tuning can be done here */

	return guc_log_level;
}

88
/**
89
 * sanitize_options_early - sanitize uC related modparam options
90
 * @i915: device private
91 92 93 94 95 96
 *
 * In case of "enable_guc" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)". Default value for this
 * modparam varies between platforms and it is hardcoded in driver code.
 * Any other modparam value is only monitored against availability of the
 * related hardware or firmware definitions.
97 98 99 100 101 102 103
 *
 * In case of "guc_log_level" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)" or if initial value was
 * "enable(1..4)" on platforms without the GuC. Default value for this
 * modparam varies between platforms and is usually set to "disable(0)"
 * unless GuC is enabled on given platform and the driver is compiled with
 * debug config when this modparam will default to "enable(1..4)".
104
 */
105
static void sanitize_options_early(struct drm_i915_private *i915)
106
{
107 108
	struct intel_uc_fw *guc_fw = &i915->guc.fw;
	struct intel_uc_fw *huc_fw = &i915->huc.fw;
109 110

	/* A negative value means "use platform default" */
111
	if (i915_modparams.enable_guc < 0)
112
		i915_modparams.enable_guc = __get_platform_enable_guc(i915);
113 114 115

	DRM_DEBUG_DRIVER("enable_guc=%d (submission:%s huc:%s)\n",
			 i915_modparams.enable_guc,
116 117
			 yesno(intel_uc_is_using_guc_submission(i915)),
			 yesno(intel_uc_is_using_huc(i915)));
118 119

	/* Verify GuC firmware availability */
120
	if (intel_uc_is_using_guc(i915) && !intel_uc_fw_is_selected(guc_fw)) {
121 122
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
123 124
			 !HAS_GUC(i915) ? "no GuC hardware" :
					  "no GuC firmware");
125 126 127
	}

	/* Verify HuC firmware availability */
128
	if (intel_uc_is_using_huc(i915) && !intel_uc_fw_is_selected(huc_fw)) {
129 130
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
131 132
			 !HAS_HUC(i915) ? "no HuC hardware" :
					  "no HuC firmware");
133 134
	}

135 136 137
	/* A negative value means "use platform/config default" */
	if (i915_modparams.guc_log_level < 0)
		i915_modparams.guc_log_level =
138
			__get_default_guc_log_level(i915);
139

140
	if (i915_modparams.guc_log_level > 0 && !intel_uc_is_using_guc(i915)) {
141 142
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
143 144
			 !HAS_GUC(i915) ? "no GuC hardware" :
					  "GuC not enabled");
145 146 147
		i915_modparams.guc_log_level = 0;
	}

148
	if (i915_modparams.guc_log_level > GUC_LOG_LEVEL_MAX) {
149 150 151
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
			 "verbosity too high");
152
		i915_modparams.guc_log_level = GUC_LOG_LEVEL_MAX;
153 154
	}

155
	DRM_DEBUG_DRIVER("guc_log_level=%d (enabled:%s, verbose:%s, verbosity:%d)\n",
156 157
			 i915_modparams.guc_log_level,
			 yesno(i915_modparams.guc_log_level),
158
			 yesno(GUC_LOG_LEVEL_IS_VERBOSE(i915_modparams.guc_log_level)),
159
			 GUC_LOG_LEVEL_TO_VERBOSITY(i915_modparams.guc_log_level));
160

161 162
	/* Make sure that sanitization was done */
	GEM_BUG_ON(i915_modparams.enable_guc < 0);
163
	GEM_BUG_ON(i915_modparams.guc_log_level < 0);
164 165
}

166
void intel_uc_init_early(struct drm_i915_private *i915)
167
{
168 169
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;
170

171 172
	intel_guc_init_early(guc);
	intel_huc_init_early(huc);
173

174
	sanitize_options_early(i915);
175 176
}

177
void intel_uc_cleanup_early(struct drm_i915_private *i915)
178
{
179
	struct intel_guc *guc = &i915->guc;
180

181
	guc_free_load_err_log(guc);
182 183
}

184 185
/**
 * intel_uc_init_mmio - setup uC MMIO access
186
 * @i915: device private
187 188 189 190
 *
 * Setup minimal state necessary for MMIO accesses later in the
 * initialization sequence.
 */
191
void intel_uc_init_mmio(struct drm_i915_private *i915)
192
{
193
	intel_guc_init_send_regs(&i915->guc);
194 195
}

196 197
static void guc_capture_load_err_log(struct intel_guc *guc)
{
198
	if (!guc->log.vma || !intel_guc_log_get_level(&guc->log))
199 200 201 202 203 204 205 206 207 208 209 210 211 212
		return;

	if (!guc->load_err_log)
		guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);

	return;
}

static void guc_free_load_err_log(struct intel_guc *guc)
{
	if (guc->load_err_log)
		i915_gem_object_put(guc->load_err_log);
}

213 214
static int guc_enable_communication(struct intel_guc *guc)
{
215
	struct drm_i915_private *i915 = guc_to_i915(guc);
216

217
	gen9_enable_guc_interrupts(i915);
218

219
	if (HAS_GUC_CT(i915))
220
		return intel_guc_ct_enable(&guc->ct);
221

222
	guc->send = intel_guc_send_mmio;
223
	guc->handler = intel_guc_to_host_event_handler_mmio;
224 225 226
	return 0;
}

227 228 229 230 231 232 233 234 235 236 237
static void guc_stop_communication(struct intel_guc *guc)
{
	struct drm_i915_private *i915 = guc_to_i915(guc);

	if (HAS_GUC_CT(i915))
		intel_guc_ct_stop(&guc->ct);

	guc->send = intel_guc_send_nop;
	guc->handler = intel_guc_to_host_event_handler_nop;
}

238 239
static void guc_disable_communication(struct intel_guc *guc)
{
240
	struct drm_i915_private *i915 = guc_to_i915(guc);
241

242
	if (HAS_GUC_CT(i915))
243
		intel_guc_ct_disable(&guc->ct);
244

245
	gen9_disable_guc_interrupts(i915);
246

247
	guc->send = intel_guc_send_nop;
248
	guc->handler = intel_guc_to_host_event_handler_nop;
249 250
}

251
int intel_uc_init_misc(struct drm_i915_private *i915)
252
{
253
	struct intel_guc *guc = &i915->guc;
254
	struct intel_huc *huc = &i915->huc;
255 256
	int ret;

257
	if (!USES_GUC(i915))
258 259
		return 0;

260
	ret = intel_guc_init_misc(guc);
261 262
	if (ret)
		return ret;
263

264 265 266 267 268 269
	if (USES_HUC(i915)) {
		ret = intel_huc_init_misc(huc);
		if (ret)
			goto err_guc;
	}

270
	return 0;
271 272 273 274

err_guc:
	intel_guc_fini_misc(guc);
	return ret;
275 276
}

277
void intel_uc_fini_misc(struct drm_i915_private *i915)
278
{
279
	struct intel_guc *guc = &i915->guc;
280
	struct intel_huc *huc = &i915->huc;
281

282
	if (!USES_GUC(i915))
283 284
		return;

285 286 287
	if (USES_HUC(i915))
		intel_huc_fini_misc(huc);

288
	intel_guc_fini_misc(guc);
289 290
}

291
int intel_uc_init(struct drm_i915_private *i915)
292
{
293
	struct intel_guc *guc = &i915->guc;
294
	struct intel_huc *huc = &i915->huc;
295
	int ret;
296

297
	if (!USES_GUC(i915))
298 299
		return 0;

300
	if (!HAS_GUC(i915))
301
		return -ENODEV;
302

303 304
	ret = intel_guc_init(guc);
	if (ret)
305
		return ret;
306

307 308 309 310 311 312
	if (USES_HUC(i915)) {
		ret = intel_huc_init(huc);
		if (ret)
			goto err_guc;
	}

313
	if (USES_GUC_SUBMISSION(i915)) {
314 315 316 317
		/*
		 * This is stuff we need to have available at fw load time
		 * if we are planning to enable submission later
		 */
318
		ret = intel_guc_submission_init(guc);
319 320
		if (ret)
			goto err_huc;
321
	}
322

323
	return 0;
324 325 326 327 328 329 330

err_huc:
	if (USES_HUC(i915))
		intel_huc_fini(huc);
err_guc:
	intel_guc_fini(guc);
	return ret;
331 332
}

333
void intel_uc_fini(struct drm_i915_private *i915)
334
{
335
	struct intel_guc *guc = &i915->guc;
336

337
	if (!USES_GUC(i915))
338 339
		return;

340
	GEM_BUG_ON(!HAS_GUC(i915));
341

342
	if (USES_GUC_SUBMISSION(i915))
343 344
		intel_guc_submission_fini(guc);

345 346 347
	if (USES_HUC(i915))
		intel_huc_fini(&i915->huc);

348 349 350
	intel_guc_fini(guc);
}

351
static void __uc_sanitize(struct drm_i915_private *i915)
352 353 354 355 356 357 358 359 360 361 362 363
{
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;

	GEM_BUG_ON(!HAS_GUC(i915));

	intel_huc_sanitize(huc);
	intel_guc_sanitize(guc);

	__intel_uc_reset_hw(i915);
}

364 365 366 367 368 369 370 371
void intel_uc_sanitize(struct drm_i915_private *i915)
{
	if (!USES_GUC(i915))
		return;

	__uc_sanitize(i915);
}

372
int intel_uc_init_hw(struct drm_i915_private *i915)
373
{
374 375
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;
376 377
	int ret, attempts;

378
	if (!USES_GUC(i915))
379 380
		return 0;

381
	GEM_BUG_ON(!HAS_GUC(i915));
382

383
	gen9_reset_guc_interrupts(i915);
384

385 386
	/* WaEnableuKernelHeaderValidFix:skl */
	/* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
387
	if (IS_GEN(i915, 9))
388 389 390 391 392 393 394 395 396
		attempts = 3;
	else
		attempts = 1;

	while (attempts--) {
		/*
		 * Always reset the GuC just before (re)loading, so
		 * that the state and timing are fairly predictable
		 */
397
		ret = __intel_uc_reset_hw(i915);
398
		if (ret)
399
			goto err_out;
400

401
		if (USES_HUC(i915)) {
402
			ret = intel_huc_fw_upload(huc);
403
			if (ret)
404
				goto err_out;
405 406
		}

407
		intel_guc_init_params(guc);
408
		ret = intel_guc_fw_upload(guc);
409
		if (ret == 0)
410 411 412 413 414 415 416 417
			break;

		DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
				 "retry %d more time(s)\n", ret, attempts);
	}

	/* Did we succeded or run out of retries? */
	if (ret)
418
		goto err_log_capture;
419

420 421
	ret = guc_enable_communication(guc);
	if (ret)
422
		goto err_log_capture;
423

424
	if (USES_HUC(i915)) {
425 426 427 428 429
		ret = intel_huc_auth(huc);
		if (ret)
			goto err_communication;
	}

430
	if (USES_GUC_SUBMISSION(i915)) {
431
		ret = intel_guc_submission_enable(guc);
432
		if (ret)
433
			goto err_communication;
434 435 436 437
	} else if (INTEL_GEN(i915) < 11) {
		ret = intel_guc_sample_forcewake(guc);
		if (ret)
			goto err_communication;
438 439
	}

440
	dev_info(i915->drm.dev, "GuC firmware version %u.%u\n",
441
		 guc->fw.major_ver_found, guc->fw.minor_ver_found);
442 443 444 445
	dev_info(i915->drm.dev, "GuC submission %s\n",
		 enableddisabled(USES_GUC_SUBMISSION(i915)));
	dev_info(i915->drm.dev, "HuC %s\n",
		 enableddisabled(USES_HUC(i915)));
446

447 448 449 450 451
	return 0;

	/*
	 * We've failed to load the firmware :(
	 */
452 453
err_communication:
	guc_disable_communication(guc);
454 455
err_log_capture:
	guc_capture_load_err_log(guc);
456
err_out:
457 458
	__uc_sanitize(i915);

459 460 461 462 463 464
	/*
	 * Note that there is no fallback as either user explicitly asked for
	 * the GuC or driver default option was to run with the GuC enabled.
	 */
	if (GEM_WARN_ON(ret == -EIO))
		ret = -EINVAL;
465

466
	dev_err(i915->drm.dev, "GuC initialization failed %d\n", ret);
467 468 469
	return ret;
}

470
void intel_uc_fini_hw(struct drm_i915_private *i915)
471
{
472
	struct intel_guc *guc = &i915->guc;
473

474
	if (!intel_guc_is_loaded(guc))
475 476
		return;

477
	GEM_BUG_ON(!HAS_GUC(i915));
478

479
	if (USES_GUC_SUBMISSION(i915))
480
		intel_guc_submission_disable(guc);
481

482
	guc_disable_communication(guc);
483
	__uc_sanitize(i915);
484
}
485

486 487 488 489 490 491 492 493 494 495 496 497 498
/**
 * intel_uc_reset_prepare - Prepare for reset
 * @i915: device private
 *
 * Preparing for full gpu reset.
 */
void intel_uc_reset_prepare(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;

	if (!USES_GUC(i915))
		return;

499
	guc_stop_communication(guc);
500
	__uc_sanitize(i915);
501 502
}

C
Chris Wilson 已提交
503
void intel_uc_runtime_suspend(struct drm_i915_private *i915)
504 505 506 507
{
	struct intel_guc *guc = &i915->guc;
	int err;

508
	if (!intel_guc_is_loaded(guc))
509
		return;
510

C
Chris Wilson 已提交
511 512 513
	err = intel_guc_suspend(guc);
	if (err)
		DRM_DEBUG_DRIVER("Failed to suspend GuC, err=%d", err);
514

C
Chris Wilson 已提交
515 516 517 518 519 520 521 522
	guc_disable_communication(guc);
}

void intel_uc_suspend(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	intel_wakeref_t wakeref;

523
	if (!intel_guc_is_loaded(guc))
C
Chris Wilson 已提交
524 525 526 527
		return;

	with_intel_runtime_pm(i915, wakeref)
		intel_uc_runtime_suspend(i915);
528 529 530 531 532 533 534
}

int intel_uc_resume(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	int err;

535
	if (!intel_guc_is_loaded(guc))
536 537
		return 0;

538
	guc_enable_communication(guc);
539 540 541 542 543 544 545 546 547

	err = intel_guc_resume(guc);
	if (err) {
		DRM_DEBUG_DRIVER("Failed to resume GuC, err=%d", err);
		return err;
	}

	return 0;
}