intel_uc.c 11.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

#include "intel_uc.h"
26
#include "intel_guc_submission.h"
27
#include "intel_guc.h"
M
Michal Wajdeczko 已提交
28
#include "i915_drv.h"
29

30 31
static void guc_free_load_err_log(struct intel_guc *guc);

32 33 34 35 36 37 38
/* Reset GuC providing us with fresh state for both GuC and HuC.
 */
static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
{
	int ret;
	u32 guc_status;

39
	ret = intel_reset_guc(dev_priv);
40
	if (ret) {
41
		DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
42 43 44 45 46 47 48 49 50 51 52
		return ret;
	}

	guc_status = I915_READ(GUC_STATUS);
	WARN(!(guc_status & GS_MIA_IN_RESET),
	     "GuC status: 0x%x, MIA core expected to be in reset\n",
	     guc_status);

	return ret;
}

53
static int __get_platform_enable_guc(struct drm_i915_private *i915)
54
{
55 56
	struct intel_uc_fw *guc_fw = &i915->guc.fw;
	struct intel_uc_fw *huc_fw = &i915->huc.fw;
57
	int enable_guc = 0;
58

59 60 61 62 63
	/* Default is to enable GuC/HuC if we know their firmwares */
	if (intel_uc_fw_is_selected(guc_fw))
		enable_guc |= ENABLE_GUC_SUBMISSION;
	if (intel_uc_fw_is_selected(huc_fw))
		enable_guc |= ENABLE_GUC_LOAD_HUC;
64

65
	/* Any platform specific fine-tuning can be done here */
66

67 68
	return enable_guc;
}
69

70
static int __get_default_guc_log_level(struct drm_i915_private *i915)
71
{
72
	int guc_log_level;
73

74
	if (!HAS_GUC(i915) || !intel_uc_is_using_guc())
75 76 77 78 79 80
		guc_log_level = GUC_LOG_LEVEL_DISABLED;
	else if (IS_ENABLED(CONFIG_DRM_I915_DEBUG) ||
		 IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		guc_log_level = GUC_LOG_LEVEL_MAX;
	else
		guc_log_level = GUC_LOG_LEVEL_NON_VERBOSE;
81 82 83 84 85 86

	/* Any platform specific fine-tuning can be done here */

	return guc_log_level;
}

87
/**
88
 * sanitize_options_early - sanitize uC related modparam options
89
 * @i915: device private
90 91 92 93 94 95
 *
 * In case of "enable_guc" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)". Default value for this
 * modparam varies between platforms and it is hardcoded in driver code.
 * Any other modparam value is only monitored against availability of the
 * related hardware or firmware definitions.
96 97 98 99 100 101 102
 *
 * In case of "guc_log_level" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)" or if initial value was
 * "enable(1..4)" on platforms without the GuC. Default value for this
 * modparam varies between platforms and is usually set to "disable(0)"
 * unless GuC is enabled on given platform and the driver is compiled with
 * debug config when this modparam will default to "enable(1..4)".
103
 */
104
static void sanitize_options_early(struct drm_i915_private *i915)
105
{
106 107
	struct intel_uc_fw *guc_fw = &i915->guc.fw;
	struct intel_uc_fw *huc_fw = &i915->huc.fw;
108 109

	/* A negative value means "use platform default" */
110
	if (i915_modparams.enable_guc < 0)
111
		i915_modparams.enable_guc = __get_platform_enable_guc(i915);
112 113 114 115 116 117 118 119

	DRM_DEBUG_DRIVER("enable_guc=%d (submission:%s huc:%s)\n",
			 i915_modparams.enable_guc,
			 yesno(intel_uc_is_using_guc_submission()),
			 yesno(intel_uc_is_using_huc()));

	/* Verify GuC firmware availability */
	if (intel_uc_is_using_guc() && !intel_uc_fw_is_selected(guc_fw)) {
120 121
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
122 123
			 !HAS_GUC(i915) ? "no GuC hardware" :
					  "no GuC firmware");
124 125 126 127
	}

	/* Verify HuC firmware availability */
	if (intel_uc_is_using_huc() && !intel_uc_fw_is_selected(huc_fw)) {
128 129
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
130 131
			 !HAS_HUC(i915) ? "no HuC hardware" :
					  "no HuC firmware");
132 133
	}

134 135 136
	/* A negative value means "use platform/config default" */
	if (i915_modparams.guc_log_level < 0)
		i915_modparams.guc_log_level =
137
			__get_default_guc_log_level(i915);
138 139 140 141

	if (i915_modparams.guc_log_level > 0 && !intel_uc_is_using_guc()) {
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
142 143
			 !HAS_GUC(i915) ? "no GuC hardware" :
					  "GuC not enabled");
144 145 146
		i915_modparams.guc_log_level = 0;
	}

147
	if (i915_modparams.guc_log_level > GUC_LOG_LEVEL_MAX) {
148 149 150
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
			 "verbosity too high");
151
		i915_modparams.guc_log_level = GUC_LOG_LEVEL_MAX;
152 153
	}

154
	DRM_DEBUG_DRIVER("guc_log_level=%d (enabled:%s, verbose:%s, verbosity:%d)\n",
155 156
			 i915_modparams.guc_log_level,
			 yesno(i915_modparams.guc_log_level),
157
			 yesno(GUC_LOG_LEVEL_IS_VERBOSE(i915_modparams.guc_log_level)),
158
			 GUC_LOG_LEVEL_TO_VERBOSITY(i915_modparams.guc_log_level));
159

160 161
	/* Make sure that sanitization was done */
	GEM_BUG_ON(i915_modparams.enable_guc < 0);
162
	GEM_BUG_ON(i915_modparams.guc_log_level < 0);
163 164
}

165
void intel_uc_init_early(struct drm_i915_private *i915)
166
{
167 168
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;
169

170 171
	intel_guc_init_early(guc);
	intel_huc_init_early(huc);
172

173
	sanitize_options_early(i915);
174 175
}

176
void intel_uc_cleanup_early(struct drm_i915_private *i915)
177
{
178
	struct intel_guc *guc = &i915->guc;
179

180
	guc_free_load_err_log(guc);
181 182
}

183 184
/**
 * intel_uc_init_mmio - setup uC MMIO access
185
 * @i915: device private
186 187 188 189
 *
 * Setup minimal state necessary for MMIO accesses later in the
 * initialization sequence.
 */
190
void intel_uc_init_mmio(struct drm_i915_private *i915)
191
{
192
	intel_guc_init_send_regs(&i915->guc);
193 194
}

195 196
static void guc_capture_load_err_log(struct intel_guc *guc)
{
197
	if (!guc->log.vma || !intel_guc_log_get_level(&guc->log))
198 199 200 201 202 203 204 205 206 207 208 209 210 211
		return;

	if (!guc->load_err_log)
		guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);

	return;
}

static void guc_free_load_err_log(struct intel_guc *guc)
{
	if (guc->load_err_log)
		i915_gem_object_put(guc->load_err_log);
}

212 213
static int guc_enable_communication(struct intel_guc *guc)
{
214
	struct drm_i915_private *i915 = guc_to_i915(guc);
215

216
	gen9_enable_guc_interrupts(i915);
217

218
	if (HAS_GUC_CT(i915))
219
		return intel_guc_ct_enable(&guc->ct);
220

221
	guc->send = intel_guc_send_mmio;
222
	guc->handler = intel_guc_to_host_event_handler_mmio;
223 224 225 226 227
	return 0;
}

static void guc_disable_communication(struct intel_guc *guc)
{
228
	struct drm_i915_private *i915 = guc_to_i915(guc);
229

230
	if (HAS_GUC_CT(i915))
231
		intel_guc_ct_disable(&guc->ct);
232

233
	gen9_disable_guc_interrupts(i915);
234

235
	guc->send = intel_guc_send_nop;
236
	guc->handler = intel_guc_to_host_event_handler_nop;
237 238
}

239
int intel_uc_init_misc(struct drm_i915_private *i915)
240
{
241
	struct intel_guc *guc = &i915->guc;
242
	struct intel_huc *huc = &i915->huc;
243 244
	int ret;

245
	if (!USES_GUC(i915))
246 247
		return 0;

248
	ret = intel_guc_init_misc(guc);
249 250
	if (ret)
		return ret;
251

252 253 254 255 256 257
	if (USES_HUC(i915)) {
		ret = intel_huc_init_misc(huc);
		if (ret)
			goto err_guc;
	}

258
	return 0;
259 260 261 262

err_guc:
	intel_guc_fini_misc(guc);
	return ret;
263 264
}

265
void intel_uc_fini_misc(struct drm_i915_private *i915)
266
{
267
	struct intel_guc *guc = &i915->guc;
268
	struct intel_huc *huc = &i915->huc;
269

270
	if (!USES_GUC(i915))
271 272
		return;

273 274 275
	if (USES_HUC(i915))
		intel_huc_fini_misc(huc);

276
	intel_guc_fini_misc(guc);
277 278
}

279
int intel_uc_init(struct drm_i915_private *i915)
280
{
281
	struct intel_guc *guc = &i915->guc;
282
	int ret;
283

284
	if (!USES_GUC(i915))
285 286
		return 0;

287
	if (!HAS_GUC(i915))
288
		return -ENODEV;
289

290 291
	ret = intel_guc_init(guc);
	if (ret)
292
		return ret;
293

294
	if (USES_GUC_SUBMISSION(i915)) {
295 296 297 298
		/*
		 * This is stuff we need to have available at fw load time
		 * if we are planning to enable submission later
		 */
299
		ret = intel_guc_submission_init(guc);
300 301 302 303
		if (ret) {
			intel_guc_fini(guc);
			return ret;
		}
304
	}
305

306 307 308
	return 0;
}

309
void intel_uc_fini(struct drm_i915_private *i915)
310
{
311
	struct intel_guc *guc = &i915->guc;
312

313
	if (!USES_GUC(i915))
314 315
		return;

316
	GEM_BUG_ON(!HAS_GUC(i915));
317

318
	if (USES_GUC_SUBMISSION(i915))
319 320 321 322 323
		intel_guc_submission_fini(guc);

	intel_guc_fini(guc);
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
void intel_uc_sanitize(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;

	if (!USES_GUC(i915))
		return;

	GEM_BUG_ON(!HAS_GUC(i915));

	guc_disable_communication(guc);

	intel_huc_sanitize(huc);
	intel_guc_sanitize(guc);

	__intel_uc_reset_hw(i915);
}

342
int intel_uc_init_hw(struct drm_i915_private *i915)
343
{
344 345
	struct intel_guc *guc = &i915->guc;
	struct intel_huc *huc = &i915->huc;
346 347
	int ret, attempts;

348
	if (!USES_GUC(i915))
349 350
		return 0;

351
	GEM_BUG_ON(!HAS_GUC(i915));
352

353
	gen9_reset_guc_interrupts(i915);
354

355 356
	/* WaEnableuKernelHeaderValidFix:skl */
	/* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
357
	if (IS_GEN9(i915))
358 359 360 361 362 363 364 365 366
		attempts = 3;
	else
		attempts = 1;

	while (attempts--) {
		/*
		 * Always reset the GuC just before (re)loading, so
		 * that the state and timing are fairly predictable
		 */
367
		ret = __intel_uc_reset_hw(i915);
368
		if (ret)
369
			goto err_out;
370

371
		if (USES_HUC(i915)) {
372
			ret = intel_huc_fw_upload(huc);
373
			if (ret)
374
				goto err_out;
375 376
		}

377
		intel_guc_init_params(guc);
378
		ret = intel_guc_fw_upload(guc);
379
		if (ret == 0 || ret != -ETIMEDOUT)
380 381 382 383 384 385 386 387
			break;

		DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
				 "retry %d more time(s)\n", ret, attempts);
	}

	/* Did we succeded or run out of retries? */
	if (ret)
388
		goto err_log_capture;
389

390 391
	ret = guc_enable_communication(guc);
	if (ret)
392
		goto err_log_capture;
393

394
	if (USES_HUC(i915)) {
395 396 397 398 399
		ret = intel_huc_auth(huc);
		if (ret)
			goto err_communication;
	}

400
	if (USES_GUC_SUBMISSION(i915)) {
401
		ret = intel_guc_submission_enable(guc);
402
		if (ret)
403
			goto err_communication;
404 405 406 407
	} else if (INTEL_GEN(i915) < 11) {
		ret = intel_guc_sample_forcewake(guc);
		if (ret)
			goto err_communication;
408 409
	}

410
	dev_info(i915->drm.dev, "GuC firmware version %u.%u\n",
411
		 guc->fw.major_ver_found, guc->fw.minor_ver_found);
412 413 414 415
	dev_info(i915->drm.dev, "GuC submission %s\n",
		 enableddisabled(USES_GUC_SUBMISSION(i915)));
	dev_info(i915->drm.dev, "HuC %s\n",
		 enableddisabled(USES_HUC(i915)));
416

417 418 419 420 421
	return 0;

	/*
	 * We've failed to load the firmware :(
	 */
422 423
err_communication:
	guc_disable_communication(guc);
424 425
err_log_capture:
	guc_capture_load_err_log(guc);
426 427 428 429 430 431 432
err_out:
	/*
	 * Note that there is no fallback as either user explicitly asked for
	 * the GuC or driver default option was to run with the GuC enabled.
	 */
	if (GEM_WARN_ON(ret == -EIO))
		ret = -EINVAL;
433

434
	dev_err(i915->drm.dev, "GuC initialization failed %d\n", ret);
435 436 437
	return ret;
}

438
void intel_uc_fini_hw(struct drm_i915_private *i915)
439
{
440
	struct intel_guc *guc = &i915->guc;
441

442
	if (!USES_GUC(i915))
443 444
		return;

445
	GEM_BUG_ON(!HAS_GUC(i915));
446

447
	if (USES_GUC_SUBMISSION(i915))
448
		intel_guc_submission_disable(guc);
449

450
	guc_disable_communication(guc);
451
}
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485

int intel_uc_suspend(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	int err;

	if (!USES_GUC(i915))
		return 0;

	if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
		return 0;

	err = intel_guc_suspend(guc);
	if (err) {
		DRM_DEBUG_DRIVER("Failed to suspend GuC, err=%d", err);
		return err;
	}

	gen9_disable_guc_interrupts(i915);

	return 0;
}

int intel_uc_resume(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	int err;

	if (!USES_GUC(i915))
		return 0;

	if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
		return 0;

486
	gen9_enable_guc_interrupts(i915);
487 488 489 490 491 492 493 494 495

	err = intel_guc_resume(guc);
	if (err) {
		DRM_DEBUG_DRIVER("Failed to resume GuC, err=%d", err);
		return err;
	}

	return 0;
}