intel_uc.c 12.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

#include "intel_uc.h"
26
#include "intel_guc_submission.h"
27
#include "intel_guc.h"
M
Michal Wajdeczko 已提交
28
#include "i915_drv.h"
29

30 31
static void guc_free_load_err_log(struct intel_guc *guc);

32 33 34 35 36 37 38
/* Reset GuC providing us with fresh state for both GuC and HuC.
 */
static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
{
	int ret;
	u32 guc_status;

39
	ret = intel_reset_guc(dev_priv);
40
	if (ret) {
41
		DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
42 43 44 45 46 47 48 49 50 51 52
		return ret;
	}

	guc_status = I915_READ(GUC_STATUS);
	WARN(!(guc_status & GS_MIA_IN_RESET),
	     "GuC status: 0x%x, MIA core expected to be in reset\n",
	     guc_status);

	return ret;
}

53
static int __get_platform_enable_guc(struct drm_i915_private *dev_priv)
54
{
55 56 57
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
	int enable_guc = 0;
58

59 60 61 62 63
	/* Default is to enable GuC/HuC if we know their firmwares */
	if (intel_uc_fw_is_selected(guc_fw))
		enable_guc |= ENABLE_GUC_SUBMISSION;
	if (intel_uc_fw_is_selected(huc_fw))
		enable_guc |= ENABLE_GUC_LOAD_HUC;
64

65
	/* Any platform specific fine-tuning can be done here */
66

67 68
	return enable_guc;
}
69

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
static int __get_default_guc_log_level(struct drm_i915_private *dev_priv)
{
	int guc_log_level = 0; /* disabled */

	/* Enable if we're running on platform with GuC and debug config */
	if (HAS_GUC(dev_priv) && intel_uc_is_using_guc() &&
	    (IS_ENABLED(CONFIG_DRM_I915_DEBUG) ||
	     IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)))
		guc_log_level = 1 + GUC_LOG_VERBOSITY_MAX;

	/* Any platform specific fine-tuning can be done here */

	return guc_log_level;
}

85 86 87 88 89 90 91 92 93
/**
 * intel_uc_sanitize_options - sanitize uC related modparam options
 * @dev_priv: device private
 *
 * In case of "enable_guc" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)". Default value for this
 * modparam varies between platforms and it is hardcoded in driver code.
 * Any other modparam value is only monitored against availability of the
 * related hardware or firmware definitions.
94 95 96 97 98 99 100
 *
 * In case of "guc_log_level" option this function will attempt to modify
 * it only if it was initially set to "auto(-1)" or if initial value was
 * "enable(1..4)" on platforms without the GuC. Default value for this
 * modparam varies between platforms and is usually set to "disable(0)"
 * unless GuC is enabled on given platform and the driver is compiled with
 * debug config when this modparam will default to "enable(1..4)".
101 102 103 104 105
 */
void intel_uc_sanitize_options(struct drm_i915_private *dev_priv)
{
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
106 107

	/* A negative value means "use platform default" */
108 109 110 111 112 113 114 115 116 117
	if (i915_modparams.enable_guc < 0)
		i915_modparams.enable_guc = __get_platform_enable_guc(dev_priv);

	DRM_DEBUG_DRIVER("enable_guc=%d (submission:%s huc:%s)\n",
			 i915_modparams.enable_guc,
			 yesno(intel_uc_is_using_guc_submission()),
			 yesno(intel_uc_is_using_huc()));

	/* Verify GuC firmware availability */
	if (intel_uc_is_using_guc() && !intel_uc_fw_is_selected(guc_fw)) {
118 119
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
120 121 122 123 124 125
			 !HAS_GUC(dev_priv) ? "no GuC hardware" :
					      "no GuC firmware");
	}

	/* Verify HuC firmware availability */
	if (intel_uc_is_using_huc() && !intel_uc_fw_is_selected(huc_fw)) {
126 127
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "enable_guc", i915_modparams.enable_guc,
128 129 130 131
			 !HAS_HUC(dev_priv) ? "no HuC hardware" :
					      "no HuC firmware");
	}

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/* A negative value means "use platform/config default" */
	if (i915_modparams.guc_log_level < 0)
		i915_modparams.guc_log_level =
			__get_default_guc_log_level(dev_priv);

	if (i915_modparams.guc_log_level > 0 && !intel_uc_is_using_guc()) {
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
			 !HAS_GUC(dev_priv) ? "no GuC hardware" :
					      "GuC not enabled");
		i915_modparams.guc_log_level = 0;
	}

	if (i915_modparams.guc_log_level > 1 + GUC_LOG_VERBOSITY_MAX) {
		DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
			 "guc_log_level", i915_modparams.guc_log_level,
			 "verbosity too high");
		i915_modparams.guc_log_level = 1 + GUC_LOG_VERBOSITY_MAX;
	}

	DRM_DEBUG_DRIVER("guc_log_level=%d (enabled:%s verbosity:%d)\n",
			 i915_modparams.guc_log_level,
			 yesno(i915_modparams.guc_log_level),
			 i915_modparams.guc_log_level - 1);

157 158
	/* Make sure that sanitization was done */
	GEM_BUG_ON(i915_modparams.enable_guc < 0);
159
	GEM_BUG_ON(i915_modparams.guc_log_level < 0);
160 161
}

162 163
void intel_uc_init_early(struct drm_i915_private *dev_priv)
{
164
	intel_guc_init_early(&dev_priv->guc);
165
	intel_huc_init_early(&dev_priv->huc);
166 167
}

168 169
void intel_uc_init_fw(struct drm_i915_private *dev_priv)
{
170 171 172
	if (!USES_GUC(dev_priv))
		return;

173 174 175
	if (USES_HUC(dev_priv))
		intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw);

176
	intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw);
177 178
}

179 180
void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
{
181 182 183
	if (!USES_GUC(dev_priv))
		return;

184
	intel_uc_fw_fini(&dev_priv->guc.fw);
185 186 187

	if (USES_HUC(dev_priv))
		intel_uc_fw_fini(&dev_priv->huc.fw);
188 189

	guc_free_load_err_log(&dev_priv->guc);
190 191
}

192 193 194 195 196 197 198 199 200 201
/**
 * intel_uc_init_mmio - setup uC MMIO access
 *
 * @dev_priv: device private
 *
 * Setup minimal state necessary for MMIO accesses later in the
 * initialization sequence.
 */
void intel_uc_init_mmio(struct drm_i915_private *dev_priv)
{
202
	intel_guc_init_send_regs(&dev_priv->guc);
203 204
}

205 206
static void guc_capture_load_err_log(struct intel_guc *guc)
{
207
	if (!guc->log.vma || !i915_modparams.guc_log_level)
208 209 210 211 212 213 214 215 216 217 218 219 220 221
		return;

	if (!guc->load_err_log)
		guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);

	return;
}

static void guc_free_load_err_log(struct intel_guc *guc)
{
	if (guc->load_err_log)
		i915_gem_object_put(guc->load_err_log);
}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
int intel_uc_register(struct drm_i915_private *i915)
{
	int ret = 0;

	if (!USES_GUC(i915))
		return 0;

	if (i915_modparams.guc_log_level)
		ret = intel_guc_log_register(&i915->guc);

	return ret;
}

void intel_uc_unregister(struct drm_i915_private *i915)
{
	if (!USES_GUC(i915))
		return;

	if (i915_modparams.guc_log_level)
		intel_guc_log_unregister(&i915->guc);
}

244 245
static int guc_enable_communication(struct intel_guc *guc)
{
246 247 248 249 250
	struct drm_i915_private *dev_priv = guc_to_i915(guc);

	if (HAS_GUC_CT(dev_priv))
		return intel_guc_enable_ct(guc);

251 252 253 254 255 256
	guc->send = intel_guc_send_mmio;
	return 0;
}

static void guc_disable_communication(struct intel_guc *guc)
{
257 258 259 260 261
	struct drm_i915_private *dev_priv = guc_to_i915(guc);

	if (HAS_GUC_CT(dev_priv))
		intel_guc_disable_ct(guc);

262 263 264
	guc->send = intel_guc_send_nop;
}

265
int intel_uc_init_misc(struct drm_i915_private *dev_priv)
266
{
267
	struct intel_guc *guc = &dev_priv->guc;
268 269 270 271 272
	int ret;

	if (!USES_GUC(dev_priv))
		return 0;

273
	ret = intel_guc_init_wq(guc);
274 275
	if (ret)
		return ret;
276 277 278 279

	return 0;
}

280
void intel_uc_fini_misc(struct drm_i915_private *dev_priv)
281
{
282 283
	struct intel_guc *guc = &dev_priv->guc;

284 285 286
	if (!USES_GUC(dev_priv))
		return;

287
	intel_guc_fini_wq(guc);
288 289
}

290
int intel_uc_init(struct drm_i915_private *dev_priv)
291
{
292
	struct intel_guc *guc = &dev_priv->guc;
293
	int ret;
294

295
	if (!USES_GUC(dev_priv))
296 297
		return 0;

298 299
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
300

301 302
	ret = intel_guc_init(guc);
	if (ret)
303
		return ret;
304

305
	if (USES_GUC_SUBMISSION(dev_priv)) {
306 307 308 309
		/*
		 * This is stuff we need to have available at fw load time
		 * if we are planning to enable submission later
		 */
310
		ret = intel_guc_submission_init(guc);
311 312 313 314
		if (ret) {
			intel_guc_fini(guc);
			return ret;
		}
315
	}
316

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
	return 0;
}

void intel_uc_fini(struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	if (!USES_GUC(dev_priv))
		return;

	GEM_BUG_ON(!HAS_GUC(dev_priv));

	if (USES_GUC_SUBMISSION(dev_priv))
		intel_guc_submission_fini(guc);

	intel_guc_fini(guc);
}

int intel_uc_init_hw(struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;
	struct intel_huc *huc = &dev_priv->huc;
	int ret, attempts;

	if (!USES_GUC(dev_priv))
		return 0;

	GEM_BUG_ON(!HAS_GUC(dev_priv));

	guc_disable_communication(guc);
	gen9_reset_guc_interrupts(dev_priv);

349 350 351 352 353
	/* init WOPCM */
	I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
	I915_WRITE(DMA_GUC_WOPCM_OFFSET,
		   GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC);

354 355 356 357 358 359 360 361 362 363 364 365 366 367
	/* WaEnableuKernelHeaderValidFix:skl */
	/* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
	if (IS_GEN9(dev_priv))
		attempts = 3;
	else
		attempts = 1;

	while (attempts--) {
		/*
		 * Always reset the GuC just before (re)loading, so
		 * that the state and timing are fairly predictable
		 */
		ret = __intel_uc_reset_hw(dev_priv);
		if (ret)
368
			goto err_out;
369

370
		if (USES_HUC(dev_priv)) {
371
			ret = intel_huc_fw_upload(huc);
372
			if (ret)
373
				goto err_out;
374 375
		}

376
		intel_guc_init_params(guc);
377
		ret = intel_guc_fw_upload(guc);
378 379 380 381 382 383 384 385 386
		if (ret == 0 || ret != -EAGAIN)
			break;

		DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
				 "retry %d more time(s)\n", ret, attempts);
	}

	/* Did we succeded or run out of retries? */
	if (ret)
387
		goto err_log_capture;
388

389 390
	ret = guc_enable_communication(guc);
	if (ret)
391
		goto err_log_capture;
392

393 394 395 396 397 398
	if (USES_HUC(dev_priv)) {
		ret = intel_huc_auth(huc);
		if (ret)
			goto err_communication;
	}

399
	if (USES_GUC_SUBMISSION(dev_priv)) {
400
		if (i915_modparams.guc_log_level)
401 402
			gen9_enable_guc_interrupts(dev_priv);

403
		ret = intel_guc_submission_enable(guc);
404
		if (ret)
405
			goto err_interrupts;
406 407
	}

408
	dev_info(dev_priv->drm.dev, "GuC firmware version %u.%u\n",
409
		 guc->fw.major_ver_found, guc->fw.minor_ver_found);
410 411
	dev_info(dev_priv->drm.dev, "GuC submission %s\n",
		 enableddisabled(USES_GUC_SUBMISSION(dev_priv)));
412 413
	dev_info(dev_priv->drm.dev, "HuC %s\n",
		 enableddisabled(USES_HUC(dev_priv)));
414

415 416 417 418 419
	return 0;

	/*
	 * We've failed to load the firmware :(
	 */
420 421
err_interrupts:
	gen9_disable_guc_interrupts(dev_priv);
422 423
err_communication:
	guc_disable_communication(guc);
424 425
err_log_capture:
	guc_capture_load_err_log(guc);
426 427 428 429 430 431 432
err_out:
	/*
	 * Note that there is no fallback as either user explicitly asked for
	 * the GuC or driver default option was to run with the GuC enabled.
	 */
	if (GEM_WARN_ON(ret == -EIO))
		ret = -EINVAL;
433

434
	dev_err(dev_priv->drm.dev, "GuC initialization failed %d\n", ret);
435 436 437
	return ret;
}

438 439
void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
{
440 441
	struct intel_guc *guc = &dev_priv->guc;

442
	if (!USES_GUC(dev_priv))
443 444
		return;

445 446
	GEM_BUG_ON(!HAS_GUC(dev_priv));

447
	if (USES_GUC_SUBMISSION(dev_priv))
448
		intel_guc_submission_disable(guc);
449

450
	guc_disable_communication(guc);
451

452
	if (USES_GUC_SUBMISSION(dev_priv))
453 454
		gen9_disable_guc_interrupts(dev_priv);
}
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499

int intel_uc_suspend(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	int err;

	if (!USES_GUC(i915))
		return 0;

	if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
		return 0;

	err = intel_guc_suspend(guc);
	if (err) {
		DRM_DEBUG_DRIVER("Failed to suspend GuC, err=%d", err);
		return err;
	}

	gen9_disable_guc_interrupts(i915);

	return 0;
}

int intel_uc_resume(struct drm_i915_private *i915)
{
	struct intel_guc *guc = &i915->guc;
	int err;

	if (!USES_GUC(i915))
		return 0;

	if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
		return 0;

	if (i915_modparams.guc_log_level)
		gen9_enable_guc_interrupts(i915);

	err = intel_guc_resume(guc);
	if (err) {
		DRM_DEBUG_DRIVER("Failed to resume GuC, err=%d", err);
		return err;
	}

	return 0;
}