i915_driver.c 52.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41
#include <linux/vt.h>

42
#include <drm/drm_aperture.h>
43
#include <drm/drm_atomic_helper.h>
44
#include <drm/drm_ioctl.h>
45
#include <drm/drm_managed.h>
46
#include <drm/drm_probe_helper.h>
47

48 49 50
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
51
#include "display/intel_display_types.h"
52
#include "display/intel_dmc.h"
53
#include "display/intel_dp.h"
54
#include "display/intel_dpt.h"
55 56 57
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
58
#include "display/intel_pch_refclk.h"
59
#include "display/intel_pipe_crc.h"
60
#include "display/intel_pps.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_create.h"
66
#include "gem/i915_gem_dmabuf.h"
67
#include "gem/i915_gem_ioctls.h"
68
#include "gem/i915_gem_mman.h"
69
#include "gem/i915_gem_pm.h"
70
#include "gt/intel_gt.h"
71
#include "gt/intel_gt_pm.h"
72
#include "gt/intel_rc6.h"
73

74 75
#include "pxp/intel_pxp_pm.h"

76
#include "i915_debugfs.h"
77
#include "i915_driver.h"
78
#include "i915_drv.h"
79
#include "i915_getparam.h"
80
#include "i915_ioc32.h"
81
#include "i915_ioctl.h"
82
#include "i915_irq.h"
83
#include "i915_memcpy.h"
84
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
85
#include "i915_query.h"
86
#include "i915_suspend.h"
87
#include "i915_switcheroo.h"
88
#include "i915_sysfs.h"
89
#include "i915_vgpu.h"
90
#include "intel_dram.h"
91
#include "intel_gvt.h"
92
#include "intel_memory_region.h"
93
#include "intel_pci_config.h"
94
#include "intel_pcode.h"
95
#include "intel_pm.h"
96
#include "intel_region_ttm.h"
97
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
98

99
static const struct drm_driver i915_drm_driver;
100

101
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
102
{
103
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
104 105 106

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
107
	if (!dev_priv->bridge_dev) {
108
		drm_err(&dev_priv->drm, "bridge device not found\n");
109
		return -EIO;
110 111 112 113 114 115
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
116
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
117
{
118
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
119 120 121 122
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

123
	if (GRAPHICS_VER(dev_priv) >= 4)
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
145
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
146 147 148 149
		dev_priv->mch_res.start = 0;
		return ret;
	}

150
	if (GRAPHICS_VER(dev_priv) >= 4)
151 152 153 154 155 156 157 158 159 160
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
161
intel_setup_mchbar(struct drm_i915_private *dev_priv)
162
{
163
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
164 165 166
	u32 temp;
	bool enabled;

167
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
168 169 170 171
		return;

	dev_priv->mchbar_need_disable = false;

172
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
173 174 175 176 177 178 179 180 181 182 183
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

184
	if (intel_alloc_mchbar_resource(dev_priv))
185 186 187 188 189
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
190
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
191 192 193 194 195 196 197 198 199
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
200
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
201
{
202
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
203 204

	if (dev_priv->mchbar_need_disable) {
205
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
233
	 * by the GPU. i915_retire_requests() is called directly when we
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
257
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
258 259 260 261 262 263 264 265 266 267

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

268 269 270 271
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
272 273 274 275 276
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
277 278 279
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
280 281 282
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
283 284 285 286
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
287
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
288

289
	if (pre) {
290
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
291
			  "It may not be fully functional.\n");
292 293
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
294 295
}

296 297 298
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
M
Michał Winiarski 已提交
299
		__intel_gt_reset(to_gt(i915), ALL_ENGINES);
300 301
}

302
/**
303
 * i915_driver_early_probe - setup state not requiring device access
304 305 306 307 308 309 310 311
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
312
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
313 314 315
{
	int ret = 0;

316
	if (i915_inject_probe_failure(dev_priv))
317 318
		return -ENODEV;

319
	intel_device_info_subplatform_init(dev_priv);
320
	intel_step_init(dev_priv);
321

M
Michał Winiarski 已提交
322
	intel_gt_init_early(to_gt(dev_priv), dev_priv);
323
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
M
Michał Winiarski 已提交
324
	intel_uncore_init_early(&dev_priv->uncore, to_gt(dev_priv));
325

326 327 328
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
329

330
	mutex_init(&dev_priv->sb_lock);
331
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
332

333
	mutex_init(&dev_priv->audio.mutex);
334 335
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
336
	mutex_init(&dev_priv->hdcp_comp_mutex);
337

338
	i915_memcpy_init_early(dev_priv);
339
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
340

341 342
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
343
		return ret;
344

345
	ret = vlv_suspend_init(dev_priv);
346 347 348
	if (ret < 0)
		goto err_workqueues;

349 350 351 352
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

353 354
	intel_wopcm_init_early(&dev_priv->wopcm);

M
Michał Winiarski 已提交
355
	__intel_gt_init_early(to_gt(dev_priv), dev_priv);
356

357
	i915_gem_init_early(dev_priv);
358

359
	/* This must be called before any calls to HAS_PCH_* */
360
	intel_detect_pch(dev_priv);
361

362
	intel_pm_setup(dev_priv);
363 364
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
365
		goto err_gem;
366 367 368 369
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

370
	intel_detect_preproduction_hw(dev_priv);
371 372 373

	return 0;

374
err_gem:
375
	i915_gem_cleanup_early(dev_priv);
M
Michał Winiarski 已提交
376
	intel_gt_driver_late_release(to_gt(dev_priv));
377 378
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
379
	vlv_suspend_cleanup(dev_priv);
380
err_workqueues:
381 382 383 384 385
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
386
 * i915_driver_late_release - cleanup the setup done in
387
 *			       i915_driver_early_probe()
388 389
 * @dev_priv: device private
 */
390
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
391
{
392
	intel_irq_fini(dev_priv);
393
	intel_power_domains_cleanup(dev_priv);
394
	i915_gem_cleanup_early(dev_priv);
M
Michał Winiarski 已提交
395
	intel_gt_driver_late_release(to_gt(dev_priv));
396
	intel_region_ttm_device_fini(dev_priv);
397
	vlv_suspend_cleanup(dev_priv);
398
	i915_workqueues_cleanup(dev_priv);
399

400
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
401
	mutex_destroy(&dev_priv->sb_lock);
402 403

	i915_params_free(&dev_priv->params);
404 405 406
}

/**
407
 * i915_driver_mmio_probe - setup device MMIO
408 409 410 411 412 413 414
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
415
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
416 417 418
{
	int ret;

419
	if (i915_inject_probe_failure(dev_priv))
420 421
		return -ENODEV;

422 423 424
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
425

426
	ret = intel_uncore_setup_mmio(&dev_priv->uncore);
427
	if (ret < 0)
428
		goto err_bridge;
429

430 431 432 433
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
	if (ret)
		goto err_mmio;

434 435
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
436
	intel_device_info_runtime_init(dev_priv);
437

M
Michał Winiarski 已提交
438
	ret = intel_gt_init_mmio(to_gt(dev_priv));
439 440 441
	if (ret)
		goto err_uncore;

442 443 444
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

445 446
	return 0;

447
err_uncore:
448
	intel_teardown_mchbar(dev_priv);
449
	intel_uncore_fini_mmio(&dev_priv->uncore);
450 451
err_mmio:
	intel_uncore_cleanup_mmio(&dev_priv->uncore);
452
err_bridge:
453 454 455 456 457 458
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
459
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
460 461
 * @dev_priv: device private
 */
462
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
463
{
464
	intel_teardown_mchbar(dev_priv);
465
	intel_uncore_fini_mmio(&dev_priv->uncore);
466
	intel_uncore_cleanup_mmio(&dev_priv->uncore);
467 468 469
	pci_dev_put(dev_priv->bridge_dev);
}

470 471
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
472
	intel_gvt_sanitize_options(dev_priv);
473 474
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
497
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
498

499
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
500 501 502 503
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
504
	if (GRAPHICS_VER(i915) == 2)
505 506 507 508 509 510 511 512 513 514 515 516 517 518
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

519
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
520 521 522 523 524 525 526 527 528 529
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

530
/**
531
 * i915_driver_hw_probe - setup state requiring device access
532 533 534 535 536
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
537
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
538
{
539
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
540 541
	int ret;

542
	if (i915_inject_probe_failure(dev_priv))
543 544
		return -ENODEV;

545 546
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
547
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
548 549 550 551 552 553
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

554 555 556 557 558 559 560 561 562 563 564 565 566 567
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

568
	intel_sanitize_options(dev_priv);
569

570
	/* needs to be done before ggtt probe */
571
	intel_dram_edram_detect(dev_priv);
572

573 574 575 576
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

577 578
	i915_perf_init(dev_priv);

579
	ret = i915_ggtt_probe_hw(dev_priv);
580
	if (ret)
581
		goto err_perf;
582

583
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
584
	if (ret)
585
		goto err_ggtt;
586

587
	ret = i915_ggtt_init_hw(dev_priv);
588
	if (ret)
589
		goto err_ggtt;
590

591 592 593 594
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

M
Michał Winiarski 已提交
595
	intel_gt_init_hw_early(to_gt(dev_priv), &dev_priv->ggtt);
596

M
Michał Winiarski 已提交
597
	ret = intel_gt_probe_lmem(to_gt(dev_priv));
598 599 600
	if (ret)
		goto err_mem_regions;

601
	ret = i915_ggtt_enable_hw(dev_priv);
602
	if (ret) {
603
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
604
		goto err_mem_regions;
605 606
	}

D
David Weinehall 已提交
607
	pci_set_master(pdev);
608 609 610 611 612 613 614 615 616

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
617 618 619 620
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
621 622 623 624 625 626
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
627
	 */
628
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
629
		if (pci_enable_msi(pdev) < 0)
630
			drm_dbg(&dev_priv->drm, "can't enable MSI");
631 632
	}

633 634
	ret = intel_gvt_init(dev_priv);
	if (ret)
635 636 637
		goto err_msi;

	intel_opregion_setup(dev_priv);
638

639 640 641
	ret = intel_pcode_init(dev_priv);
	if (ret)
		goto err_msi;
642

643
	/*
644 645
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
646
	 */
647
	intel_dram_detect(dev_priv);
648

649
	intel_bw_init_hw(dev_priv);
650

651 652
	return 0;

653 654 655
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
656 657
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
658
err_ggtt:
659
	i915_ggtt_driver_release(dev_priv);
660 661
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
662 663
err_perf:
	i915_perf_fini(dev_priv);
664 665 666 667
	return ret;
}

/**
668
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
669 670
 * @dev_priv: device private
 */
671
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
672
{
673
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
674

675 676
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
677 678
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
679 680 681 682 683 684 685 686 687 688 689
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
690
	struct drm_device *dev = &dev_priv->drm;
691

692
	i915_gem_driver_register(dev_priv);
693
	i915_pmu_register(dev_priv);
694

695
	intel_vgpu_register(dev_priv);
696 697

	/* Reveal our presence to userspace */
698
	if (drm_dev_register(dev, 0)) {
699 700
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
701
		return;
702 703
	}

704 705
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
706

707 708
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
709

M
Michał Winiarski 已提交
710
	intel_gt_driver_register(to_gt(dev_priv));
711

712
	intel_display_driver_register(dev_priv);
713

714
	intel_power_domains_enable(dev_priv);
715
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
716 717 718 719 720

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
721 722 723 724 725 726 727 728
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
729 730 731 732
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

733
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
734
	intel_power_domains_disable(dev_priv);
735

736
	intel_display_driver_unregister(dev_priv);
737

M
Michał Winiarski 已提交
738
	intel_gt_driver_unregister(to_gt(dev_priv));
739

740
	i915_perf_unregister(dev_priv);
741
	i915_pmu_unregister(dev_priv);
742

D
David Weinehall 已提交
743
	i915_teardown_sysfs(dev_priv);
744
	drm_dev_unplug(&dev_priv->drm);
745

746
	i915_gem_driver_unregister(dev_priv);
747 748
}

749 750 751 752 753 754
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p)
{
	drm_printf(p, "iommu: %s\n", enableddisabled(intel_vtd_active(i915)));
}

755 756
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
757
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
758 759
		struct drm_printer p = drm_debug_printer("i915 device info:");

760
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
761 762 763
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
764 765
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
766
			   GRAPHICS_VER(dev_priv));
767

768 769
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
770
		i915_print_iommu_status(dev_priv, &p);
M
Michał Winiarski 已提交
771
		intel_gt_info_print(&to_gt(dev_priv)->info, &p);
772 773 774
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
775
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
776
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
777
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
778
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
779 780
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
781 782
}

783 784 785 786 787 788 789 790
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

791
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
792 793 794
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
795

796
	pci_set_drvdata(pdev, i915);
797

798 799 800
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

801 802 803
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
804
	RUNTIME_INFO(i915)->device_id = pdev->device;
805 806 807 808

	return i915;
}

809
/**
810
 * i915_driver_probe - setup chip and create an initial config
811 812
 * @pdev: PCI device
 * @ent: matching PCI ID entry
813
 *
814
 * The driver probe routine has to do several things:
815 816 817 818 819
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
820
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
821
{
822 823
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
824
	struct drm_i915_private *i915;
825
	int ret;
826

827 828 829
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
830

831
	/* Disable nuclear pageflip by default on pre-ILK */
832
	if (!i915->params.nuclear_pageflip && match_info->graphics.ver < 5)
833
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
834

835 836 837 838
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
839
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
840
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
841
		if (GRAPHICS_VER(i915) >= 9 && i915_selftest.live < 0 &&
842
		    i915->params.fake_lmem_start) {
843
			mkwrite_device_info(i915)->memory_regions =
844
				REGION_SMEM | REGION_LMEM | REGION_STOLEN_SMEM;
845
			GEM_BUG_ON(!HAS_LMEM(i915));
846 847
		}
	}
848
#endif
849

850 851
	ret = pci_enable_device(pdev);
	if (ret)
852
		goto out_fini;
D
Damien Lespiau 已提交
853

854
	ret = i915_driver_early_probe(i915);
855 856
	if (ret < 0)
		goto out_pci_disable;
857

858
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
859

860
	intel_vgpu_detect(i915);
861

862
	ret = i915_driver_mmio_probe(i915);
863 864
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
865

866
	ret = i915_driver_hw_probe(i915);
867 868
	if (ret < 0)
		goto out_cleanup_mmio;
869

870
	ret = intel_modeset_init_noirq(i915);
871
	if (ret < 0)
872
		goto out_cleanup_hw;
873

874 875 876 877
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

878 879
	ret = intel_modeset_init_nogem(i915);
	if (ret)
880 881
		goto out_cleanup_irq;

882 883 884 885 886 887 888 889
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

890
	i915_driver_register(i915);
891

892
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
893

894
	i915_welcome_messages(i915);
895

896 897
	i915->do_release = true;

898 899
	return 0;

900 901 902 903 904 905 906 907 908 909
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
910 911 912
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
913
	intel_modeset_driver_remove_nogem(i915);
914
out_cleanup_hw:
915 916 917
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
918 919
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
920
out_cleanup_mmio:
921
	i915_driver_mmio_release(i915);
922
out_runtime_pm_put:
923 924
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
925 926
out_pci_disable:
	pci_disable_device(pdev);
927
out_fini:
928
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
929 930 931
	return ret;
}

932
void i915_driver_remove(struct drm_i915_private *i915)
933
{
934
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
935

936
	i915_driver_unregister(i915);
937

938 939 940
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

941
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
942

943
	intel_gvt_driver_remove(i915);
944

945
	intel_modeset_driver_remove(i915);
946

947 948
	intel_irq_uninstall(i915);

949
	intel_modeset_driver_remove_noirq(i915);
950

951 952
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
953

954
	intel_modeset_driver_remove_nogem(i915);
955

956
	i915_driver_hw_remove(i915);
957

958
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
959 960 961 962 963
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
964
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
965

966 967 968
	if (!dev_priv->do_release)
		return;

969
	disable_rpm_wakeref_asserts(rpm);
970

971
	i915_gem_driver_release(dev_priv);
972

973
	intel_memory_regions_driver_release(dev_priv);
974
	i915_ggtt_driver_release(dev_priv);
975
	i915_gem_drain_freed_objects(dev_priv);
976
	i915_ggtt_driver_late_release(dev_priv);
977

978
	i915_driver_mmio_release(dev_priv);
979

980
	enable_rpm_wakeref_asserts(rpm);
981
	intel_runtime_pm_driver_release(rpm);
982

983
	i915_driver_late_release(dev_priv);
984 985
}

986
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
987
{
988
	struct drm_i915_private *i915 = to_i915(dev);
989
	int ret;
990

991
	ret = i915_gem_open(i915, file);
992 993
	if (ret)
		return ret;
994

995 996
	return 0;
}
997

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
1012 1013
	struct drm_i915_private *i915 = to_i915(dev);

1014
	intel_fbdev_restore_mode(dev);
1015 1016 1017

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
1018
}
1019

1020
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1021
{
1022 1023
	struct drm_i915_file_private *file_priv = file->driver_priv;

1024
	i915_gem_context_close(file);
1025

1026
	kfree_rcu(file_priv, rcu);
1027 1028 1029

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1030 1031
}

1032 1033
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1034
	struct drm_device *dev = &dev_priv->drm;
1035
	struct intel_encoder *encoder;
1036

1037 1038 1039
	if (!HAS_DISPLAY(dev_priv))
		return;

1040
	drm_modeset_lock_all(dev);
1041 1042 1043
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1044 1045 1046
	drm_modeset_unlock_all(dev);
}

1047 1048 1049 1050 1051
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1052 1053 1054
	if (!HAS_DISPLAY(dev_priv))
		return;

1055 1056 1057 1058 1059 1060 1061
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1062 1063
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1064
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1065 1066
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1067

1068 1069
	i915_gem_suspend(i915);

1070 1071
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1072

1073 1074
		drm_atomic_helper_shutdown(&i915->drm);
	}
1075 1076 1077 1078 1079 1080 1081

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1082
	intel_shutdown_encoders(i915);
1083

1084
	intel_dmc_ucode_suspend(i915);
1085

1086 1087 1088
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1089 1090 1091 1092 1093 1094 1095
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1096 1097
	 */
	intel_power_domains_driver_remove(i915);
1098
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1099 1100

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1101 1102
}

1103 1104 1105 1106 1107 1108 1109 1110
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1111

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1122
	return i915_gem_backup_suspend(i915);
1123 1124
}

1125
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1126
{
1127
	struct drm_i915_private *dev_priv = to_i915(dev);
1128
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1129
	pci_power_t opregion_target_state;
1130

1131
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1132

1133 1134
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1135
	intel_power_domains_disable(dev_priv);
1136 1137
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1138

D
David Weinehall 已提交
1139
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1140

1141
	intel_display_suspend(dev);
1142

1143
	intel_dp_mst_suspend(dev_priv);
1144

1145 1146
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1147

1148
	intel_suspend_encoders(dev_priv);
1149

1150
	intel_suspend_hw(dev_priv);
1151

1152 1153
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1154
	i915_ggtt_suspend(&dev_priv->ggtt);
1155

1156
	i915_save_display(dev_priv);
1157

1158
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1159
	intel_opregion_suspend(dev_priv, opregion_target_state);
1160

1161
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1162

1163 1164
	dev_priv->suspend_count++;

1165
	intel_dmc_ucode_suspend(dev_priv);
1166

1167
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1168

1169
	return 0;
1170 1171
}

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1184
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1185
{
1186
	struct drm_i915_private *dev_priv = to_i915(dev);
1187
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1188
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1189
	int ret;
1190

1191
	disable_rpm_wakeref_asserts(rpm);
1192

1193 1194
	i915_gem_suspend_late(dev_priv);

1195
	intel_uncore_suspend(&dev_priv->uncore);
1196

1197 1198
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1199

1200 1201
	intel_display_power_suspend_late(dev_priv);

1202
	ret = vlv_suspend_complete(dev_priv);
1203
	if (ret) {
1204
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1205
		intel_power_domains_resume(dev_priv);
1206

1207
		goto out;
1208 1209
	}

1210 1211 1212 1213 1214 1215 1216 1217
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1218
	pci_disable_device(pdev);
1219
	/*
1220
	 * During hibernation on some platforms the BIOS may try to access
1221 1222
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1223 1224 1225 1226 1227 1228 1229
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1230
	 */
1231
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1232
		pci_set_power_state(pdev, PCI_D3hot);
1233

1234
out:
1235
	enable_rpm_wakeref_asserts(rpm);
1236
	if (!dev_priv->uncore.user_forcewake_count)
1237
		intel_runtime_pm_driver_release(rpm);
1238 1239

	return ret;
1240 1241
}

1242 1243
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1244 1245 1246
{
	int error;

1247 1248
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1249
		return -EINVAL;
1250

1251
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1252
		return 0;
1253

1254
	error = i915_drm_suspend(&i915->drm);
1255 1256 1257
	if (error)
		return error;

1258
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1259 1260
}

1261
static int i915_drm_resume(struct drm_device *dev)
1262
{
1263
	struct drm_i915_private *dev_priv = to_i915(dev);
1264
	int ret;
1265

1266
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1267

1268 1269 1270 1271
	ret = intel_pcode_init(dev_priv);
	if (ret)
		return ret;

1272 1273
	sanitize_gpu(dev_priv);

1274
	ret = i915_ggtt_enable_hw(dev_priv);
1275
	if (ret)
1276
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1277

1278
	i915_ggtt_resume(&dev_priv->ggtt);
1279 1280
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1281

1282
	intel_dmc_ucode_resume(dev_priv);
1283

1284
	i915_restore_display(dev_priv);
1285
	intel_pps_unlock_regs_wa(dev_priv);
1286

1287
	intel_init_pch_refclk(dev_priv);
1288

1289 1290 1291 1292 1293
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1294 1295
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1296 1297 1298 1299 1300
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1301 1302
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1303

1304
	i915_gem_resume(dev_priv);
1305

1306
	intel_modeset_init_hw(dev_priv);
1307
	intel_init_clock_gating(dev_priv);
1308
	intel_hpd_init(dev_priv);
1309

1310
	/* MST sideband requires HPD interrupts enabled */
1311
	intel_dp_mst_resume(dev_priv);
1312 1313
	intel_display_resume(dev);

1314
	intel_hpd_poll_disable(dev_priv);
1315 1316
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1317

1318
	intel_opregion_resume(dev_priv);
1319

1320
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1321

1322 1323
	intel_power_domains_enable(dev_priv);

1324 1325
	intel_gvt_resume(dev_priv);

1326
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1327

1328
	return 0;
1329 1330
}

1331
static int i915_drm_resume_early(struct drm_device *dev)
1332
{
1333
	struct drm_i915_private *dev_priv = to_i915(dev);
1334
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1335
	int ret;
1336

1337 1338 1339 1340 1341 1342 1343 1344 1345
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1357
	ret = pci_set_power_state(pdev, PCI_D0);
1358
	if (ret) {
1359 1360
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1361
		return ret;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1377 1378
	if (pci_enable_device(pdev))
		return -EIO;
1379

D
David Weinehall 已提交
1380
	pci_set_master(pdev);
1381

1382 1383
	pci_d3cold_enable(pdev);

1384
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1385

1386
	ret = vlv_resume_prepare(dev_priv, false);
1387
	if (ret)
1388
		drm_err(&dev_priv->drm,
1389
			"Resume prepare failed: %d, continuing anyway\n", ret);
1390

1391 1392
	intel_uncore_resume_early(&dev_priv->uncore);

M
Michał Winiarski 已提交
1393
	intel_gt_check_and_clear_faults(to_gt(dev_priv));
1394

1395
	intel_display_power_resume_early(dev_priv);
1396

1397
	intel_power_domains_resume(dev_priv);
1398

1399
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1400

1401
	return ret;
1402 1403
}

1404
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1405
{
1406
	int ret;
1407

1408
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1409 1410
		return 0;

1411
	ret = i915_drm_resume_early(&i915->drm);
1412 1413 1414
	if (ret)
		return ret;

1415
	return i915_drm_resume(&i915->drm);
1416 1417
}

1418 1419
static int i915_pm_prepare(struct device *kdev)
{
1420
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1421

1422
	if (!i915) {
1423 1424 1425 1426
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1427
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1428 1429
		return 0;

1430
	return i915_drm_prepare(&i915->drm);
1431 1432
}

1433
static int i915_pm_suspend(struct device *kdev)
1434
{
1435
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1436

1437
	if (!i915) {
1438
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1439 1440
		return -ENODEV;
	}
1441

1442
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1443 1444
		return 0;

1445
	return i915_drm_suspend(&i915->drm);
1446 1447
}

1448
static int i915_pm_suspend_late(struct device *kdev)
1449
{
1450
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1451 1452

	/*
D
Damien Lespiau 已提交
1453
	 * We have a suspend ordering issue with the snd-hda driver also
1454 1455 1456 1457 1458 1459 1460
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1461
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1462
		return 0;
1463

1464
	return i915_drm_suspend_late(&i915->drm, false);
1465 1466
}

1467
static int i915_pm_poweroff_late(struct device *kdev)
1468
{
1469
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1470

1471
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1472 1473
		return 0;

1474
	return i915_drm_suspend_late(&i915->drm, true);
1475 1476
}

1477
static int i915_pm_resume_early(struct device *kdev)
1478
{
1479
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1480

1481
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1482 1483
		return 0;

1484
	return i915_drm_resume_early(&i915->drm);
1485 1486
}

1487
static int i915_pm_resume(struct device *kdev)
1488
{
1489
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1490

1491
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1492 1493
		return 0;

1494
	return i915_drm_resume(&i915->drm);
1495 1496
}

1497
/* freeze: before creating the hibernation_image */
1498
static int i915_pm_freeze(struct device *kdev)
1499
{
1500
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1501 1502
	int ret;

1503 1504
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1505 1506 1507
		if (ret)
			return ret;
	}
1508

1509
	ret = i915_gem_freeze(i915);
1510 1511 1512 1513
	if (ret)
		return ret;

	return 0;
1514 1515
}

1516
static int i915_pm_freeze_late(struct device *kdev)
1517
{
1518
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1519 1520
	int ret;

1521 1522
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1523 1524 1525
		if (ret)
			return ret;
	}
1526

1527
	ret = i915_gem_freeze_late(i915);
1528 1529 1530 1531
	if (ret)
		return ret;

	return 0;
1532 1533 1534
}

/* thaw: called after creating the hibernation image, but before turning off. */
1535
static int i915_pm_thaw_early(struct device *kdev)
1536
{
1537
	return i915_pm_resume_early(kdev);
1538 1539
}

1540
static int i915_pm_thaw(struct device *kdev)
1541
{
1542
	return i915_pm_resume(kdev);
1543 1544 1545
}

/* restore: called after loading the hibernation image. */
1546
static int i915_pm_restore_early(struct device *kdev)
1547
{
1548
	return i915_pm_resume_early(kdev);
1549 1550
}

1551
static int i915_pm_restore(struct device *kdev)
1552
{
1553
	return i915_pm_resume(kdev);
1554 1555
}

1556
static int intel_runtime_suspend(struct device *kdev)
1557
{
1558
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1559
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1560
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1561
	int ret;
1562

1563
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1564 1565
		return -ENODEV;

1566
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1567

1568
	disable_rpm_wakeref_asserts(rpm);
1569

1570 1571 1572 1573
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1574
	i915_gem_runtime_suspend(dev_priv);
1575

M
Michał Winiarski 已提交
1576
	intel_gt_runtime_suspend(to_gt(dev_priv));
1577

1578
	intel_runtime_pm_disable_interrupts(dev_priv);
1579

1580
	intel_uncore_suspend(&dev_priv->uncore);
1581

1582 1583
	intel_display_power_suspend(dev_priv);

1584
	ret = vlv_suspend_complete(dev_priv);
1585
	if (ret) {
1586 1587
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1588
		intel_uncore_runtime_resume(&dev_priv->uncore);
1589

1590
		intel_runtime_pm_enable_interrupts(dev_priv);
1591

M
Michał Winiarski 已提交
1592
		intel_gt_runtime_resume(to_gt(dev_priv));
1593

1594
		enable_rpm_wakeref_asserts(rpm);
1595

1596 1597
		return ret;
	}
1598

1599
	enable_rpm_wakeref_asserts(rpm);
1600
	intel_runtime_pm_driver_release(rpm);
1601

1602
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1603 1604
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1605

1606 1607 1608 1609 1610 1611
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1612
	rpm->suspended = true;
1613 1614

	/*
1615 1616
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1617
	 */
1618
	if (IS_BROADWELL(dev_priv)) {
1619 1620 1621 1622 1623 1624
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1625
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1626
	} else {
1627 1628 1629 1630 1631 1632 1633
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1634
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1635
	}
1636

1637
	assert_forcewakes_inactive(&dev_priv->uncore);
1638

1639
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1640
		intel_hpd_poll_enable(dev_priv);
1641

1642
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1643 1644 1645
	return 0;
}

1646
static int intel_runtime_resume(struct device *kdev)
1647
{
1648
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1649
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1650
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1651
	int ret;
1652

1653
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1654
		return -ENODEV;
1655

1656
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1657

1658
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1659
	disable_rpm_wakeref_asserts(rpm);
1660

1661
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1662
	rpm->suspended = false;
1663
	pci_d3cold_enable(pdev);
1664
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1665 1666
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1667

1668 1669
	intel_display_power_resume(dev_priv);

1670
	ret = vlv_resume_prepare(dev_priv, true);
1671

1672
	intel_uncore_runtime_resume(&dev_priv->uncore);
1673

1674 1675
	intel_runtime_pm_enable_interrupts(dev_priv);

1676 1677 1678 1679
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
M
Michał Winiarski 已提交
1680
	intel_gt_runtime_resume(to_gt(dev_priv));
1681

1682 1683 1684 1685 1686
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1687
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1688
		intel_hpd_init(dev_priv);
1689 1690
		intel_hpd_poll_disable(dev_priv);
	}
1691

1692 1693
	intel_enable_ipc(dev_priv);

1694
	enable_rpm_wakeref_asserts(rpm);
1695

1696
	if (ret)
1697 1698
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1699
	else
1700
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1701 1702

	return ret;
1703 1704
}

1705
const struct dev_pm_ops i915_pm_ops = {
1706 1707 1708 1709
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1710
	.prepare = i915_pm_prepare,
1711
	.suspend = i915_pm_suspend,
1712 1713
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1714
	.resume = i915_pm_resume,
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1731 1732 1733 1734
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1735
	.poweroff = i915_pm_suspend,
1736
	.poweroff_late = i915_pm_poweroff_late,
1737 1738
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1739 1740

	/* S0ix (via runtime suspend) event handlers */
1741 1742
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1743 1744
};

1745 1746 1747
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1748
	.release = drm_release_noglobal,
1749
	.unlocked_ioctl = drm_ioctl,
1750
	.mmap = i915_gem_mmap,
1751 1752
	.poll = drm_poll,
	.read = drm_read,
1753
	.compat_ioctl = i915_ioc32_compat_ioctl,
1754 1755 1756
	.llseek = noop_llseek,
};

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1771
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1783
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1784
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1785 1786
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1787
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1788 1789
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1790
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1791 1792 1793
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1794
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1795 1796 1797
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1798
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1799 1800
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1801 1802
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1803
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1804
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1805
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1806 1807 1808 1809
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1810
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1811
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1812 1813 1814 1815 1816 1817
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1818
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1819 1820 1821
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1822 1823
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1824 1825
};

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
/*
 * Interface history:
 *
 * 1.1: Original.
 * 1.2: Add Power Management
 * 1.3: Add vblank support
 * 1.4: Fix cmdbuffer path, add heap destroy
 * 1.5: Add vblank pipe configuration
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
 */
#define DRIVER_MAJOR		1
#define DRIVER_MINOR		6
#define DRIVER_PATCHLEVEL	0

1841
static const struct drm_driver i915_drm_driver = {
1842 1843
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1844
	 */
1845
	.driver_features =
1846
	    DRIVER_GEM |
1847 1848
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1849
	.release = i915_driver_release,
1850
	.open = i915_driver_open,
1851
	.lastclose = i915_driver_lastclose,
1852
	.postclose = i915_driver_postclose,
1853

1854 1855 1856 1857
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1858
	.dumb_create = i915_gem_dumb_create,
1859 1860
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1861
	.ioctls = i915_ioctls,
1862
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1863
	.fops = &i915_driver_fops,
1864 1865 1866 1867 1868 1869
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1870
};