ich8lan.c 131.7 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel PRO/1000 Linux driver
B
Bruce Allan 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  Linux NICS <linux.nics@intel.com>
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

B
Bruce Allan 已提交
29
/* 82562G 10/100 Network Connection
30 31 32 33 34 35 36 37 38 39 40
 * 82562G-2 10/100 Network Connection
 * 82562GT 10/100 Network Connection
 * 82562GT-2 10/100 Network Connection
 * 82562V 10/100 Network Connection
 * 82562V-2 10/100 Network Connection
 * 82566DC-2 Gigabit Network Connection
 * 82566DC Gigabit Network Connection
 * 82566DM-2 Gigabit Network Connection
 * 82566DM Gigabit Network Connection
 * 82566MC Gigabit Network Connection
 * 82566MM Gigabit Network Connection
41 42
 * 82567LM Gigabit Network Connection
 * 82567LF Gigabit Network Connection
43
 * 82567V Gigabit Network Connection
44 45 46
 * 82567LM-2 Gigabit Network Connection
 * 82567LF-2 Gigabit Network Connection
 * 82567V-2 Gigabit Network Connection
47 48
 * 82567LF-3 Gigabit Network Connection
 * 82567LM-3 Gigabit Network Connection
49
 * 82567LM-4 Gigabit Network Connection
50 51 52 53
 * 82577LM Gigabit Network Connection
 * 82577LC Gigabit Network Connection
 * 82578DM Gigabit Network Connection
 * 82578DC Gigabit Network Connection
54 55
 * 82579LM Gigabit Network Connection
 * 82579V Gigabit Network Connection
56 57 58 59 60 61 62 63
 */

#include "e1000.h"

/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
/* Offset 04h HSFSTS */
union ich8_hws_flash_status {
	struct ich8_hsfsts {
64 65 66 67 68 69 70 71 72
		u16 flcdone:1;	/* bit 0 Flash Cycle Done */
		u16 flcerr:1;	/* bit 1 Flash Cycle Error */
		u16 dael:1;	/* bit 2 Direct Access error Log */
		u16 berasesz:2;	/* bit 4:3 Sector Erase Size */
		u16 flcinprog:1;	/* bit 5 flash cycle in Progress */
		u16 reserved1:2;	/* bit 13:6 Reserved */
		u16 reserved2:6;	/* bit 13:6 Reserved */
		u16 fldesvalid:1;	/* bit 14 Flash Descriptor Valid */
		u16 flockdn:1;	/* bit 15 Flash Config Lock-Down */
73 74 75 76 77 78 79 80
	} hsf_status;
	u16 regval;
};

/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
/* Offset 06h FLCTL */
union ich8_hws_flash_ctrl {
	struct ich8_hsflctl {
81 82 83 84 85
		u16 flcgo:1;	/* 0 Flash Cycle Go */
		u16 flcycle:2;	/* 2:1 Flash Cycle */
		u16 reserved:5;	/* 7:3 Reserved  */
		u16 fldbcount:2;	/* 9:8 Flash Data Byte Count */
		u16 flockdn:6;	/* 15:10 Reserved */
86 87 88 89 90 91 92
	} hsf_ctrl;
	u16 regval;
};

/* ICH Flash Region Access Permissions */
union ich8_hws_flash_regacc {
	struct ich8_flracc {
93 94 95 96
		u32 grra:8;	/* 0:7 GbE region Read Access */
		u32 grwa:8;	/* 8:15 GbE region Write Access */
		u32 gmrag:8;	/* 23:16 GbE Master Read Access Grant */
		u32 gmwag:8;	/* 31:24 GbE Master Write Access Grant */
97 98 99 100
	} hsf_flregacc;
	u16 regval;
};

101 102 103
/* ICH Flash Protected Region */
union ich8_flash_protected_range {
	struct ich8_pr {
B
Bruce Allan 已提交
104 105 106 107 108 109
		u32 base:13;	/* 0:12 Protected Range Base */
		u32 reserved1:2;	/* 13:14 Reserved */
		u32 rpe:1;	/* 15 Read Protection Enable */
		u32 limit:13;	/* 16:28 Protected Range Limit */
		u32 reserved2:2;	/* 29:30 Reserved */
		u32 wpe:1;	/* 31 Write Protection Enable */
110 111 112 113
	} range;
	u32 regval;
};

114 115 116 117 118
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte);
119 120
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data);
121 122 123 124 125
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data);
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data);
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
126 127 128 129 130 131 132 133
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
134
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
135
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
136
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
137
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
138
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
139 140
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
141
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
B
Bruce Allan 已提交
142
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
143
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
144
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
145
static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw);
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168

static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
{
	return readw(hw->flash_address + reg);
}

static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
{
	return readl(hw->flash_address + reg);
}

static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
{
	writew(val, hw->flash_address + reg);
}

static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
{
	writel(val, hw->flash_address + reg);
}

#define er16flash(reg)		__er16flash(hw, (reg))
#define er32flash(reg)		__er32flash(hw, (reg))
169 170
#define ew16flash(reg, val)	__ew16flash(hw, (reg), (val))
#define ew32flash(reg, val)	__ew32flash(hw, (reg), (val))
171

172 173 174 175 176 177 178 179 180 181 182
/**
 *  e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
 *  @hw: pointer to the HW structure
 *
 *  Test access to the PHY registers by reading the PHY ID registers.  If
 *  the PHY ID is already known (e.g. resume path) compare it with known ID,
 *  otherwise assume the read PHY ID is correct if it is valid.
 *
 *  Assumes the sw/fw/hw semaphore is already acquired.
 **/
static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
183
{
184 185 186 187
	u16 phy_reg = 0;
	u32 phy_id = 0;
	s32 ret_val;
	u16 retry_count;
188
	u32 mac_reg = 0;
189 190

	for (retry_count = 0; retry_count < 2; retry_count++) {
191
		ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
192 193 194 195
		if (ret_val || (phy_reg == 0xFFFF))
			continue;
		phy_id = (u32)(phy_reg << 16);

196
		ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
197 198 199 200 201 202 203
		if (ret_val || (phy_reg == 0xFFFF)) {
			phy_id = 0;
			continue;
		}
		phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
		break;
	}
204 205 206

	if (hw->phy.id) {
		if (hw->phy.id == phy_id)
207
			goto out;
208 209 210
	} else if (phy_id) {
		hw->phy.id = phy_id;
		hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
211
		goto out;
212 213
	}

B
Bruce Allan 已提交
214
	/* In case the PHY needs to be in mdio slow mode,
215 216 217 218 219 220 221 222
	 * set slow mode and try to get the PHY id again.
	 */
	hw->phy.ops.release(hw);
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
	if (!ret_val)
		ret_val = e1000e_get_phy_id(hw);
	hw->phy.ops.acquire(hw);

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	if (ret_val)
		return false;
out:
	if (hw->mac.type == e1000_pch_lpt) {
		/* Unforce SMBus mode in PHY */
		e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
		phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
		e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);

		/* Unforce SMBus mode in MAC */
		mac_reg = er32(CTRL_EXT);
		mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
		ew32(CTRL_EXT, mac_reg);
	}

	return true;
239 240 241 242 243 244 245 246 247 248 249
}

/**
 *  e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
 *  @hw: pointer to the HW structure
 *
 *  Workarounds/flow necessary for PHY initialization during driver load
 *  and resume paths.
 **/
static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
{
250
	struct e1000_adapter *adapter = hw->adapter;
251 252 253
	u32 mac_reg, fwsm = er32(FWSM);
	s32 ret_val;

254 255 256 257 258
	/* Gate automatic PHY configuration by hardware on managed and
	 * non-managed 82579 and newer adapters.
	 */
	e1000_gate_hw_phy_config_ich8lan(hw, true);

259 260 261
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val) {
		e_dbg("Failed to initialize PHY flow\n");
262
		goto out;
263 264
	}

B
Bruce Allan 已提交
265
	/* The MAC-PHY interconnect may be in SMBus mode.  If the PHY is
266 267 268 269
	 * inaccessible and resetting the PHY is not blocked, toggle the
	 * LANPHYPC Value bit to force the interconnect to PCIe mode.
	 */
	switch (hw->mac.type) {
B
Bruce Allan 已提交
270 271 272 273
	case e1000_pch_lpt:
		if (e1000_phy_is_accessible_pchlan(hw))
			break;

B
Bruce Allan 已提交
274
		/* Before toggling LANPHYPC, see if PHY is accessible by
B
Bruce Allan 已提交
275 276 277 278 279 280
		 * forcing MAC to SMBus mode first.
		 */
		mac_reg = er32(CTRL_EXT);
		mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
		ew32(CTRL_EXT, mac_reg);

281 282 283 284 285 286
		/* Wait 50 milliseconds for MAC to finish any retries
		 * that it might be trying to perform from previous
		 * attempts to acknowledge any phy read requests.
		 */
		msleep(50);

B
Bruce Allan 已提交
287
		/* fall-through */
288
	case e1000_pch2lan:
289
		if (e1000_phy_is_accessible_pchlan(hw))
290 291 292 293 294 295 296 297 298 299
			break;

		/* fall-through */
	case e1000_pchlan:
		if ((hw->mac.type == e1000_pchlan) &&
		    (fwsm & E1000_ICH_FWSM_FW_VALID))
			break;

		if (hw->phy.ops.check_reset_block(hw)) {
			e_dbg("Required LANPHYPC toggle blocked by ME\n");
300
			ret_val = -E1000_ERR_PHY;
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
			break;
		}

		e_dbg("Toggling LANPHYPC\n");

		/* Set Phy Config Counter to 50msec */
		mac_reg = er32(FEXTNVM3);
		mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, mac_reg);

		/* Toggle LANPHYPC Value bit */
		mac_reg = er32(CTRL);
		mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
		mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
		ew32(CTRL, mac_reg);
		e1e_flush();
318
		usleep_range(10, 20);
319 320 321
		mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
		ew32(CTRL, mac_reg);
		e1e_flush();
B
Bruce Allan 已提交
322 323 324 325 326 327 328 329
		if (hw->mac.type < e1000_pch_lpt) {
			msleep(50);
		} else {
			u16 count = 20;
			do {
				usleep_range(5000, 10000);
			} while (!(er32(CTRL_EXT) &
				   E1000_CTRL_EXT_LPCD) && count--);
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
			usleep_range(30000, 60000);
			if (e1000_phy_is_accessible_pchlan(hw))
				break;

			/* Toggling LANPHYPC brings the PHY out of SMBus mode
			 * so ensure that the MAC is also out of SMBus mode
			 */
			mac_reg = er32(CTRL_EXT);
			mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
			ew32(CTRL_EXT, mac_reg);

			if (e1000_phy_is_accessible_pchlan(hw))
				break;

			ret_val = -E1000_ERR_PHY;
B
Bruce Allan 已提交
345
		}
346 347 348 349 350 351
		break;
	default:
		break;
	}

	hw->phy.ops.release(hw);
352
	if (!ret_val) {
353 354 355 356 357 358 359

		/* Check to see if able to reset PHY.  Print error if not */
		if (hw->phy.ops.check_reset_block(hw)) {
			e_err("Reset blocked by ME\n");
			goto out;
		}

360 361 362 363 364 365
		/* Reset the PHY before any access to it.  Doing so, ensures
		 * that the PHY is in a known good state before we read/write
		 * PHY registers.  The generic reset is sufficient here,
		 * because we haven't determined the PHY type yet.
		 */
		ret_val = e1000e_phy_hw_reset_generic(hw);
366 367 368 369 370 371 372 373 374 375 376 377
		if (ret_val)
			goto out;

		/* On a successful reset, possibly need to wait for the PHY
		 * to quiesce to an accessible state before returning control
		 * to the calling function.  If the PHY does not quiesce, then
		 * return E1000E_BLK_PHY_RESET, as this is the condition that
		 *  the PHY is in.
		 */
		ret_val = hw->phy.ops.check_reset_block(hw);
		if (ret_val)
			e_err("ME blocked access to PHY after reset\n");
378
	}
379

380
out:
381 382 383 384 385 386 387 388
	/* Ungate automatic PHY configuration on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
		usleep_range(10000, 20000);
		e1000_gate_hw_phy_config_ich8lan(hw, false);
	}

	return ret_val;
389 390
}

391 392 393 394 395 396 397 398 399
/**
 *  e1000_init_phy_params_pchlan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
400
	s32 ret_val;
401

B
Bruce Allan 已提交
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	phy->addr = 1;
	phy->reset_delay_us = 100;

	phy->ops.set_page = e1000_set_page_igp;
	phy->ops.read_reg = e1000_read_phy_reg_hv;
	phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
	phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
	phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
	phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
	phy->ops.write_reg = e1000_write_phy_reg_hv;
	phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
	phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
	phy->ops.power_up = e1000_power_up_phy_copper;
	phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
	phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
417

418
	phy->id = e1000_phy_unknown;
419

420 421 422
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
	if (ret_val)
		return ret_val;
423

424 425 426 427 428 429 430 431 432 433
	if (phy->id == e1000_phy_unknown)
		switch (hw->mac.type) {
		default:
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
			if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
				break;
			/* fall-through */
		case e1000_pch2lan:
B
Bruce Allan 已提交
434
		case e1000_pch_lpt:
B
Bruce Allan 已提交
435
			/* In case the PHY needs to be in mdio slow mode,
436 437 438 439 440 441 442 443
			 * set slow mode and try to get the PHY id again.
			 */
			ret_val = e1000_set_mdio_slow_mode_hv(hw);
			if (ret_val)
				return ret_val;
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
444
			break;
445
		}
446 447
	phy->type = e1000e_get_phy_type_from_id(phy->id);

448 449
	switch (phy->type) {
	case e1000_phy_82577:
450
	case e1000_phy_82579:
B
Bruce Allan 已提交
451
	case e1000_phy_i217:
452 453
		phy->ops.check_polarity = e1000_check_polarity_82577;
		phy->ops.force_speed_duplex =
454
		    e1000_phy_force_speed_duplex_82577;
455
		phy->ops.get_cable_length = e1000_get_cable_length_82577;
456 457
		phy->ops.get_info = e1000_get_phy_info_82577;
		phy->ops.commit = e1000e_phy_sw_reset;
458
		break;
459 460 461 462 463 464 465 466 467
	case e1000_phy_82578:
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
		phy->ops.get_cable_length = e1000e_get_cable_length_m88;
		phy->ops.get_info = e1000e_get_phy_info_m88;
		break;
	default:
		ret_val = -E1000_ERR_PHY;
		break;
468 469 470 471 472
	}

	return ret_val;
}

473 474 475 476 477 478 479 480 481 482 483 484
/**
 *  e1000_init_phy_params_ich8lan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 i = 0;

B
Bruce Allan 已提交
485 486
	phy->addr = 1;
	phy->reset_delay_us = 100;
487

B
Bruce Allan 已提交
488 489
	phy->ops.power_up = e1000_power_up_phy_copper;
	phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
490

B
Bruce Allan 已提交
491
	/* We may need to do this twice - once for IGP and if that fails,
492 493 494 495
	 * we'll set BM func pointers and try again
	 */
	ret_val = e1000e_determine_phy_address(hw);
	if (ret_val) {
496
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
B
Bruce Allan 已提交
497
		phy->ops.read_reg = e1000e_read_phy_reg_bm;
498
		ret_val = e1000e_determine_phy_address(hw);
B
Bruce Allan 已提交
499 500
		if (ret_val) {
			e_dbg("Cannot determine PHY addr. Erroring out\n");
501
			return ret_val;
B
Bruce Allan 已提交
502
		}
503 504
	}

505 506 507
	phy->id = 0;
	while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
	       (i++ < 100)) {
508
		usleep_range(1000, 2000);
509 510 511 512 513 514 515 516 517 518
		ret_val = e1000e_get_phy_id(hw);
		if (ret_val)
			return ret_val;
	}

	/* Verify phy id */
	switch (phy->id) {
	case IGP03E1000_E_PHY_ID:
		phy->type = e1000_phy_igp_3;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
519 520
		phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
		phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
521 522 523
		phy->ops.get_info = e1000e_get_phy_info_igp;
		phy->ops.check_polarity = e1000_check_polarity_igp;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
524 525 526 527 528 529
		break;
	case IFE_E_PHY_ID:
	case IFE_PLUS_E_PHY_ID:
	case IFE_C_E_PHY_ID:
		phy->type = e1000_phy_ife;
		phy->autoneg_mask = E1000_ALL_NOT_GIG;
530 531 532
		phy->ops.get_info = e1000_get_phy_info_ife;
		phy->ops.check_polarity = e1000_check_polarity_ife;
		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
533
		break;
534 535 536
	case BME1000_E_PHY_ID:
		phy->type = e1000_phy_bm;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
537 538 539
		phy->ops.read_reg = e1000e_read_phy_reg_bm;
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
		phy->ops.commit = e1000e_phy_sw_reset;
540 541 542
		phy->ops.get_info = e1000e_get_phy_info_m88;
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
543
		break;
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
	default:
		return -E1000_ERR_PHY;
		break;
	}

	return 0;
}

/**
 *  e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific NVM parameters and function
 *  pointers.
 **/
static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
563
	u32 gfpreg, sector_base_addr, sector_end_addr;
564 565
	u16 i;

566
	/* Can't read flash registers if the register set isn't mapped. */
567
	if (!hw->flash_address) {
568
		e_dbg("ERROR: Flash registers not mapped\n");
569 570 571 572 573 574 575
		return -E1000_ERR_CONFIG;
	}

	nvm->type = e1000_nvm_flash_sw;

	gfpreg = er32flash(ICH_FLASH_GFPREG);

B
Bruce Allan 已提交
576
	/* sector_X_addr is a "sector"-aligned address (4096 bytes)
577
	 * Add 1 to sector_end_addr since this sector is included in
578 579
	 * the overall size.
	 */
580 581 582 583 584 585
	sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
	sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;

	/* flash_base_addr is byte-aligned */
	nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;

B
Bruce Allan 已提交
586
	/* find total size of the NVM, then cut in half since the total
587 588
	 * size represents two separate NVM banks.
	 */
589 590
	nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
				<< FLASH_SECTOR_ADDR_SHIFT);
591 592 593 594 595 596 597 598
	nvm->flash_bank_size /= 2;
	/* Adjust to word count */
	nvm->flash_bank_size /= sizeof(u16);

	nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;

	/* Clear shadow ram */
	for (i = 0; i < nvm->word_size; i++) {
599
		dev_spec->shadow_ram[i].modified = false;
B
Bruce Allan 已提交
600
		dev_spec->shadow_ram[i].value = 0xFFFF;
601 602 603 604 605 606 607 608 609 610 611 612
	}

	return 0;
}

/**
 *  e1000_init_mac_params_ich8lan - Initialize MAC function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific MAC parameters and function
 *  pointers.
 **/
613
static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
614 615 616 617
{
	struct e1000_mac_info *mac = &hw->mac;

	/* Set media type function pointer */
618
	hw->phy.media_type = e1000_media_type_copper;
619 620 621 622 623 624 625

	/* Set mta register count */
	mac->mta_reg_count = 32;
	/* Set rar entry count */
	mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
	if (mac->type == e1000_ich8lan)
		mac->rar_entry_count--;
626 627 628 629
	/* FWSM register */
	mac->has_fwsm = true;
	/* ARC subsystem not supported */
	mac->arc_subsystem_valid = false;
630 631
	/* Adaptive IFS supported */
	mac->adaptive_ifs = true;
632

B
Bruce Allan 已提交
633
	/* LED and other operations */
634 635 636 637
	switch (mac->type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
638 639
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
640
		/* ID LED init */
641
		mac->ops.id_led_init = e1000e_id_led_init_generic;
642 643
		/* blink LED */
		mac->ops.blink_led = e1000e_blink_led_generic;
644 645 646 647 648 649 650 651
		/* setup LED */
		mac->ops.setup_led = e1000e_setup_led_generic;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_ich8lan;
		mac->ops.led_off = e1000_led_off_ich8lan;
		break;
652
	case e1000_pch2lan:
653 654 655
		mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch2lan;
		/* fall-through */
B
Bruce Allan 已提交
656
	case e1000_pch_lpt:
657
	case e1000_pchlan:
658 659
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
660 661 662 663 664 665 666 667 668 669 670 671 672 673
		/* ID LED init */
		mac->ops.id_led_init = e1000_id_led_init_pchlan;
		/* setup LED */
		mac->ops.setup_led = e1000_setup_led_pchlan;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_pchlan;
		mac->ops.led_off = e1000_led_off_pchlan;
		break;
	default:
		break;
	}

B
Bruce Allan 已提交
674 675 676
	if (mac->type == e1000_pch_lpt) {
		mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch_lpt;
677 678
		mac->ops.setup_physical_interface =
		    e1000_setup_copper_link_pch_lpt;
B
Bruce Allan 已提交
679 680
	}

681 682
	/* Enable PCS Lock-loss workaround for ICH8 */
	if (mac->type == e1000_ich8lan)
683
		e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
684 685 686 687

	return 0;
}

688 689 690 691 692 693 694 695 696 697 698 699
/**
 *  __e1000_access_emi_reg_locked - Read/write EMI register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: pointer to value to read/write from/to the EMI address
 *  @read: boolean flag to indicate read or write
 *
 *  This helper function assumes the SW/FW/HW Semaphore is already acquired.
 **/
static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
					 u16 *data, bool read)
{
700
	s32 ret_val;
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721

	ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
	if (ret_val)
		return ret_val;

	if (read)
		ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
	else
		ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);

	return ret_val;
}

/**
 *  e1000_read_emi_reg_locked - Read Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be read from the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
722
s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
723 724 725 726 727 728 729 730 731 732 733 734
{
	return __e1000_access_emi_reg_locked(hw, addr, data, true);
}

/**
 *  e1000_write_emi_reg_locked - Write Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be written to the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
735
s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
736 737 738 739
{
	return __e1000_access_emi_reg_locked(hw, addr, &data, false);
}

740 741 742 743
/**
 *  e1000_set_eee_pchlan - Enable/disable EEE support
 *  @hw: pointer to the HW structure
 *
744 745 746
 *  Enable/disable EEE based on setting in dev_spec structure, the duplex of
 *  the link and the EEE capabilities of the link partner.  The LPI Control
 *  register bits will remain set only if/when link is up.
747 748 749 750 751 752
 *
 *  EEE LPI must not be asserted earlier than one second after link is up.
 *  On 82579, EEE LPI should not be enabled until such time otherwise there
 *  can be link issues with some switches.  Other devices can have EEE LPI
 *  enabled immediately upon link up since they have a timer in hardware which
 *  prevents LPI from being asserted too early.
753
 **/
754
s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
755
{
B
Bruce Allan 已提交
756
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
757
	s32 ret_val;
758
	u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data;
759

760 761 762 763 764 765 766 767 768 769 770 771
	switch (hw->phy.type) {
	case e1000_phy_82579:
		lpa = I82579_EEE_LP_ABILITY;
		pcs_status = I82579_EEE_PCS_STATUS;
		adv_addr = I82579_EEE_ADVERTISEMENT;
		break;
	case e1000_phy_i217:
		lpa = I217_EEE_LP_ABILITY;
		pcs_status = I217_EEE_PCS_STATUS;
		adv_addr = I217_EEE_ADVERTISEMENT;
		break;
	default:
772
		return 0;
773
	}
774

775
	ret_val = hw->phy.ops.acquire(hw);
776
	if (ret_val)
777
		return ret_val;
778

779
	ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
B
Bruce Allan 已提交
780
	if (ret_val)
781 782 783 784 785 786 787
		goto release;

	/* Clear bits that enable EEE in various speeds */
	lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;

	/* Enable EEE if not disabled by user */
	if (!dev_spec->eee_disable) {
B
Bruce Allan 已提交
788
		/* Save off link partner's EEE ability */
789
		ret_val = e1000_read_emi_reg_locked(hw, lpa,
790
						    &dev_spec->eee_lp_ability);
B
Bruce Allan 已提交
791 792 793
		if (ret_val)
			goto release;

794 795 796 797 798
		/* Read EEE advertisement */
		ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv);
		if (ret_val)
			goto release;

799
		/* Enable EEE only for speeds in which the link partner is
800
		 * EEE capable and for which we advertise EEE.
B
Bruce Allan 已提交
801
		 */
802
		if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
803 804
			lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;

805
		if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
806 807
			e1e_rphy_locked(hw, MII_LPA, &data);
			if (data & LPA_100FULL)
808 809 810 811 812 813 814 815 816
				lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
			else
				/* EEE is not supported in 100Half, so ignore
				 * partner's EEE in 100 ability if full-duplex
				 * is not advertised.
				 */
				dev_spec->eee_lp_ability &=
				    ~I82579_EEE_100_SUPPORTED;
		}
B
Bruce Allan 已提交
817 818
	}

819 820 821 822 823
	/* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
	ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
	if (ret_val)
		goto release;

824 825 826 827 828
	ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
release:
	hw->phy.ops.release(hw);

	return ret_val;
829 830
}

831 832 833 834 835 836 837 838
/**
 *  e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP
 *  @hw:   pointer to the HW structure
 *  @link: link up bool flag
 *
 *  When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications
 *  preventing further DMA write requests.  Workaround the issue by disabling
 *  the de-assertion of the clock request when in 1Gpbs mode.
839 840
 *  Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link
 *  speeds in order to avoid Tx hangs.
841 842 843 844
 **/
static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link)
{
	u32 fextnvm6 = er32(FEXTNVM6);
845
	u32 status = er32(STATUS);
846
	s32 ret_val = 0;
847
	u16 reg;
848

849
	if (link && (status & E1000_STATUS_SPEED_1000)) {
850 851 852 853 854 855
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return ret_val;

		ret_val =
		    e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
856
						&reg);
857 858 859 860 861 862
		if (ret_val)
			goto release;

		ret_val =
		    e1000e_write_kmrn_reg_locked(hw,
						 E1000_KMRNCTRLSTA_K1_CONFIG,
863
						 reg &
864 865 866 867 868 869 870 871 872 873 874
						 ~E1000_KMRNCTRLSTA_K1_ENABLE);
		if (ret_val)
			goto release;

		usleep_range(10, 20);

		ew32(FEXTNVM6, fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK);

		ret_val =
		    e1000e_write_kmrn_reg_locked(hw,
						 E1000_KMRNCTRLSTA_K1_CONFIG,
875
						 reg);
876 877 878 879
release:
		hw->phy.ops.release(hw);
	} else {
		/* clear FEXTNVM6 bit 8 on link down or 10/100 */
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
		fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK;

		if (!link || ((status & E1000_STATUS_SPEED_100) &&
			      (status & E1000_STATUS_FD)))
			goto update_fextnvm6;

		ret_val = e1e_rphy(hw, I217_INBAND_CTRL, &reg);
		if (ret_val)
			return ret_val;

		/* Clear link status transmit timeout */
		reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK;

		if (status & E1000_STATUS_SPEED_100) {
			/* Set inband Tx timeout to 5x10us for 100Half */
			reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;

			/* Do not extend the K1 entry latency for 100Half */
			fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
		} else {
			/* Set inband Tx timeout to 50x10us for 10Full/Half */
			reg |= 50 <<
			    I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;

			/* Extend the K1 entry latency for 10 Mbps */
			fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
		}

		ret_val = e1e_wphy(hw, I217_INBAND_CTRL, reg);
		if (ret_val)
			return ret_val;

update_fextnvm6:
		ew32(FEXTNVM6, fextnvm6);
914 915 916 917 918
	}

	return ret_val;
}

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
/**
 *  e1000_platform_pm_pch_lpt - Set platform power management values
 *  @hw: pointer to the HW structure
 *  @link: bool indicating link status
 *
 *  Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like"
 *  GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed
 *  when link is up (which must not exceed the maximum latency supported
 *  by the platform), otherwise specify there is no LTR requirement.
 *  Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop
 *  latencies in the LTR Extended Capability Structure in the PCIe Extended
 *  Capability register set, on this device LTR is set by writing the
 *  equivalent snoop/no-snoop latencies in the LTRV register in the MAC and
 *  set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB)
 *  message to the PMC.
 **/
static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link)
{
	u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) |
	    link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND;
	u16 lat_enc = 0;	/* latency encoded */

	if (link) {
		u16 speed, duplex, scale = 0;
		u16 max_snoop, max_nosnoop;
		u16 max_ltr_enc;	/* max LTR latency encoded */
		s64 lat_ns;	/* latency (ns) */
		s64 value;
		u32 rxa;

		if (!hw->adapter->max_frame_size) {
			e_dbg("max_frame_size not set.\n");
			return -E1000_ERR_CONFIG;
		}

		hw->mac.ops.get_link_up_info(hw, &speed, &duplex);
		if (!speed) {
			e_dbg("Speed not set.\n");
			return -E1000_ERR_CONFIG;
		}

		/* Rx Packet Buffer Allocation size (KB) */
		rxa = er32(PBA) & E1000_PBA_RXA_MASK;

		/* Determine the maximum latency tolerated by the device.
		 *
		 * Per the PCIe spec, the tolerated latencies are encoded as
		 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
		 * a 10-bit value (0-1023) to provide a range from 1 ns to
		 * 2^25*(2^10-1) ns.  The scale is encoded as 0=2^0ns,
		 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
		 */
		lat_ns = ((s64)rxa * 1024 -
			  (2 * (s64)hw->adapter->max_frame_size)) * 8 * 1000;
		if (lat_ns < 0)
			lat_ns = 0;
		else
			do_div(lat_ns, speed);

		value = lat_ns;
		while (value > PCI_LTR_VALUE_MASK) {
			scale++;
			value = DIV_ROUND_UP(value, (1 << 5));
		}
		if (scale > E1000_LTRV_SCALE_MAX) {
			e_dbg("Invalid LTR latency scale %d\n", scale);
			return -E1000_ERR_CONFIG;
		}
		lat_enc = (u16)((scale << PCI_LTR_SCALE_SHIFT) | value);

		/* Determine the maximum latency tolerated by the platform */
		pci_read_config_word(hw->adapter->pdev, E1000_PCI_LTR_CAP_LPT,
				     &max_snoop);
		pci_read_config_word(hw->adapter->pdev,
				     E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop);
		max_ltr_enc = max_t(u16, max_snoop, max_nosnoop);

		if (lat_enc > max_ltr_enc)
			lat_enc = max_ltr_enc;
	}

	/* Set Snoop and No-Snoop latencies the same */
	reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT);
	ew32(LTRV, reg);

	return 0;
}

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
/**
 *  e1000_check_for_copper_link_ich8lan - Check for link (Copper)
 *  @hw: pointer to the HW structure
 *
 *  Checks to see of the link status of the hardware has changed.  If a
 *  change in link status has been detected, then we read the PHY registers
 *  to get the current speed/duplex if link exists.
 **/
static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	bool link;
1020
	u16 phy_reg;
1021

B
Bruce Allan 已提交
1022
	/* We only want to go out to the PHY registers to see if Auto-Neg
1023 1024 1025 1026
	 * has completed and/or if our link status has changed.  The
	 * get_link_status flag is set upon receiving a Link Status
	 * Change or Rx Sequence Error interrupt.
	 */
1027 1028
	if (!mac->get_link_status)
		return 0;
1029

B
Bruce Allan 已提交
1030
	/* First we want to see if the MII Status Register reports
1031 1032 1033 1034 1035
	 * link.  If so, then we want to get the current speed/duplex
	 * of the PHY.
	 */
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (ret_val)
1036
		return ret_val;
1037

1038 1039 1040
	if (hw->mac.type == e1000_pchlan) {
		ret_val = e1000_k1_gig_workaround_hv(hw, link);
		if (ret_val)
1041
			return ret_val;
1042 1043
	}

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	/* When connected at 10Mbps half-duplex, 82579 parts are excessively
	 * aggressive resulting in many collisions. To avoid this, increase
	 * the IPG and reduce Rx latency in the PHY.
	 */
	if ((hw->mac.type == e1000_pch2lan) && link) {
		u32 reg;
		reg = er32(STATUS);
		if (!(reg & (E1000_STATUS_FD | E1000_STATUS_SPEED_MASK))) {
			reg = er32(TIPG);
			reg &= ~E1000_TIPG_IPGT_MASK;
			reg |= 0xFF;
			ew32(TIPG, reg);

			/* Reduce Rx latency in analog PHY */
			ret_val = hw->phy.ops.acquire(hw);
			if (ret_val)
				return ret_val;

			ret_val =
			    e1000_write_emi_reg_locked(hw, I82579_RX_CONFIG, 0);

			hw->phy.ops.release(hw);

			if (ret_val)
				return ret_val;
		}
	}

1072 1073
	/* Work-around I218 hang issue */
	if ((hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
1074 1075 1076
	    (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
	    (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM3) ||
	    (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V3)) {
1077 1078 1079 1080 1081
		ret_val = e1000_k1_workaround_lpt_lp(hw, link);
		if (ret_val)
			return ret_val;
	}

1082 1083 1084 1085 1086 1087 1088 1089 1090
	if (hw->mac.type == e1000_pch_lpt) {
		/* Set platform power management values for
		 * Latency Tolerance Reporting (LTR)
		 */
		ret_val = e1000_platform_pm_pch_lpt(hw, link);
		if (ret_val)
			return ret_val;
	}

B
Bruce Allan 已提交
1091 1092 1093
	/* Clear link partner's EEE ability */
	hw->dev_spec.ich8lan.eee_lp_ability = 0;

1094
	if (!link)
B
Bruce Allan 已提交
1095
		return 0;	/* No link detected */
1096 1097 1098

	mac->get_link_status = false;

1099 1100
	switch (hw->mac.type) {
	case e1000_pch2lan:
1101 1102
		ret_val = e1000_k1_workaround_lv(hw);
		if (ret_val)
1103
			return ret_val;
1104 1105 1106 1107 1108
		/* fall-thru */
	case e1000_pchlan:
		if (hw->phy.type == e1000_phy_82578) {
			ret_val = e1000_link_stall_workaround_hv(hw);
			if (ret_val)
1109
				return ret_val;
1110 1111
		}

B
Bruce Allan 已提交
1112
		/* Workaround for PCHx parts in half-duplex:
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
		 * Set the number of preambles removed from the packet
		 * when it is passed from the PHY to the MAC to prevent
		 * the MAC from misinterpreting the packet type.
		 */
		e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
		phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;

		if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
			phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);

		e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
		break;
	default:
		break;
1127 1128
	}

B
Bruce Allan 已提交
1129
	/* Check if there was DownShift, must be checked
1130 1131 1132 1133
	 * immediately after link-up
	 */
	e1000e_check_downshift(hw);

1134
	/* Enable/Disable EEE after link up */
1135 1136 1137 1138 1139
	if (hw->phy.type > e1000_phy_82579) {
		ret_val = e1000_set_eee_pchlan(hw);
		if (ret_val)
			return ret_val;
	}
1140

B
Bruce Allan 已提交
1141
	/* If we are forcing speed/duplex, then we simply return since
1142 1143
	 * we have already determined whether we have link or not.
	 */
1144 1145
	if (!mac->autoneg)
		return -E1000_ERR_CONFIG;
1146

B
Bruce Allan 已提交
1147
	/* Auto-Neg is enabled.  Auto Speed Detection takes care
1148 1149 1150
	 * of MAC speed/duplex configuration.  So we only need to
	 * configure Collision Distance in the MAC.
	 */
1151
	mac->ops.config_collision_dist(hw);
1152

B
Bruce Allan 已提交
1153
	/* Configure Flow Control now that Auto-Neg has completed.
1154 1155 1156 1157 1158 1159
	 * First, we need to restore the desired flow control
	 * settings because we may have had to re-autoneg with a
	 * different link partner.
	 */
	ret_val = e1000e_config_fc_after_link_up(hw);
	if (ret_val)
1160
		e_dbg("Error configuring flow control\n");
1161 1162 1163 1164

	return ret_val;
}

J
Jeff Kirsher 已提交
1165
static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
1166 1167 1168 1169
{
	struct e1000_hw *hw = &adapter->hw;
	s32 rc;

1170
	rc = e1000_init_mac_params_ich8lan(hw);
1171 1172 1173 1174 1175 1176 1177
	if (rc)
		return rc;

	rc = e1000_init_nvm_params_ich8lan(hw);
	if (rc)
		return rc;

1178 1179 1180 1181
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
1182
		rc = e1000_init_phy_params_ich8lan(hw);
1183 1184 1185
		break;
	case e1000_pchlan:
	case e1000_pch2lan:
B
Bruce Allan 已提交
1186
	case e1000_pch_lpt:
1187 1188 1189 1190 1191
		rc = e1000_init_phy_params_pchlan(hw);
		break;
	default:
		break;
	}
1192 1193 1194
	if (rc)
		return rc;

B
Bruce Allan 已提交
1195
	/* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
1196 1197 1198 1199 1200
	 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
	 */
	if ((adapter->hw.phy.type == e1000_phy_ife) ||
	    ((adapter->hw.mac.type >= e1000_pch2lan) &&
	     (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
1201 1202
		adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
		adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
1203 1204

		hw->mac.ops.blink_led = NULL;
1205 1206
	}

1207
	if ((adapter->hw.mac.type == e1000_ich8lan) &&
1208
	    (adapter->hw.phy.type != e1000_phy_ife))
1209 1210
		adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;

1211 1212 1213 1214 1215
	/* Enable workaround for 82579 w/ ME enabled */
	if ((adapter->hw.mac.type == e1000_pch2lan) &&
	    (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;

1216 1217 1218
	return 0;
}

1219 1220
static DEFINE_MUTEX(nvm_mutex);

1221 1222 1223 1224 1225 1226
/**
 *  e1000_acquire_nvm_ich8lan - Acquire NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Acquires the mutex for performing NVM operations.
 **/
1227
static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
{
	mutex_lock(&nvm_mutex);

	return 0;
}

/**
 *  e1000_release_nvm_ich8lan - Release NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Releases the mutex used while performing NVM operations.
 **/
1240
static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
1241 1242 1243 1244
{
	mutex_unlock(&nvm_mutex);
}

1245 1246 1247 1248
/**
 *  e1000_acquire_swflag_ich8lan - Acquire software control flag
 *  @hw: pointer to the HW structure
 *
1249 1250
 *  Acquires the software control flag for performing PHY and select
 *  MAC CSR accesses.
1251 1252 1253
 **/
static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
{
1254 1255
	u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
	s32 ret_val = 0;
1256

1257 1258
	if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
			     &hw->adapter->state)) {
1259
		e_dbg("contention for Phy access\n");
1260 1261
		return -E1000_ERR_PHY;
	}
1262

1263 1264
	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
1265 1266
		if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
			break;
1267

1268 1269 1270 1271 1272
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1273
		e_dbg("SW has already locked the resource.\n");
1274 1275 1276 1277
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

1278
	timeout = SW_FLAG_TIMEOUT;
1279 1280 1281 1282 1283 1284 1285 1286

	extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
	ew32(EXTCNF_CTRL, extcnf_ctrl);

	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
		if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
			break;
1287

1288 1289 1290 1291 1292
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1293
		e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
1294
		      er32(FWSM), extcnf_ctrl);
1295 1296
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
1297 1298
		ret_val = -E1000_ERR_CONFIG;
		goto out;
1299 1300
	}

1301 1302
out:
	if (ret_val)
1303
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1304 1305

	return ret_val;
1306 1307 1308 1309 1310 1311
}

/**
 *  e1000_release_swflag_ich8lan - Release software control flag
 *  @hw: pointer to the HW structure
 *
1312 1313
 *  Releases the software control flag for performing PHY and select
 *  MAC CSR accesses.
1314 1315 1316 1317 1318 1319
 **/
static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
{
	u32 extcnf_ctrl;

	extcnf_ctrl = er32(EXTCNF_CTRL);
1320 1321 1322 1323 1324 1325 1326

	if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
	} else {
		e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
	}
1327

1328
	clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1329 1330
}

1331 1332 1333 1334
/**
 *  e1000_check_mng_mode_ich8lan - Checks management mode
 *  @hw: pointer to the HW structure
 *
1335
 *  This checks if the adapter has any manageability enabled.
1336 1337 1338 1339 1340
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
{
1341 1342 1343
	u32 fwsm;

	fwsm = er32(FWSM);
1344 1345 1346
	return ((fwsm & E1000_ICH_FWSM_FW_VALID) &&
		((fwsm & E1000_FWSM_MODE_MASK) ==
		 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)));
1347
}
1348

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
/**
 *  e1000_check_mng_mode_pchlan - Checks management mode
 *  @hw: pointer to the HW structure
 *
 *  This checks if the adapter has iAMT enabled.
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);
	return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
1363
	    (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
1364 1365
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
/**
 *  e1000_rar_set_pch2lan - Set receive address register
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address array register at index to the address passed
 *  in by addr.  For 82579, RAR[0] is the base address register that is to
 *  contain the MAC address but RAR[1-6] are reserved for manageability (ME).
 *  Use SHRA[0-3] in place of those reserved for ME.
 **/
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;

B
Bruce Allan 已提交
1381
	/* HW expects these in little endian so we reverse the byte order
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] |
		   ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

1402 1403 1404 1405
	/* RAR[1-6] are owned by manageability.  Skip those and program the
	 * next address into the SHRA register array.
	 */
	if (index < (u32)(hw->mac.rar_entry_count - 6)) {
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
		s32 ret_val;

		ret_val = e1000_acquire_swflag_ich8lan(hw);
		if (ret_val)
			goto out;

		ew32(SHRAL(index - 1), rar_low);
		e1e_flush();
		ew32(SHRAH(index - 1), rar_high);
		e1e_flush();

		e1000_release_swflag_ich8lan(hw);

		/* verify the register updates */
		if ((er32(SHRAL(index - 1)) == rar_low) &&
		    (er32(SHRAH(index - 1)) == rar_high))
			return;

		e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
		      (index - 1), er32(FWSM));
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

B
Bruce Allan 已提交
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
/**
 *  e1000_rar_set_pch_lpt - Set receive address registers
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address register array at index to the address passed
 *  in by addr. For LPT, RAR[0] is the base address register that is to
 *  contain the MAC address. SHRA[0-10] are the shared receive address
 *  registers that are shared between the Host and manageability engine (ME).
 **/
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;
	u32 wlock_mac;

B
Bruce Allan 已提交
1448
	/* HW expects these in little endian so we reverse the byte order
B
Bruce Allan 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

B
Bruce Allan 已提交
1468
	/* The manageability engine (ME) can lock certain SHRAR registers that
B
Bruce Allan 已提交
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	 * it is using - those registers are unavailable for use.
	 */
	if (index < hw->mac.rar_entry_count) {
		wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
		wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;

		/* Check if all SHRAR registers are locked */
		if (wlock_mac == 1)
			goto out;

		if ((wlock_mac == 0) || (index <= wlock_mac)) {
			s32 ret_val;

			ret_val = e1000_acquire_swflag_ich8lan(hw);

			if (ret_val)
				goto out;

			ew32(SHRAL_PCH_LPT(index - 1), rar_low);
			e1e_flush();
			ew32(SHRAH_PCH_LPT(index - 1), rar_high);
			e1e_flush();

			e1000_release_swflag_ich8lan(hw);

			/* verify the register updates */
			if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
			    (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
				return;
		}
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
/**
 *  e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
 *  @hw: pointer to the HW structure
 *
 *  Checks if firmware is blocking the reset of the PHY.
 *  This is a function pointer entry point only called by
 *  reset routines.
 **/
static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
{
1515 1516
	bool blocked = false;
	int i = 0;
1517

1518 1519 1520 1521
	while ((blocked = !(er32(FWSM) & E1000_ICH_FWSM_RSPCIPHY)) &&
	       (i++ < 10))
		usleep_range(10000, 20000);
	return blocked ? E1000_BLK_PHY_RESET : 0;
1522 1523
}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
/**
 *  e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
 *  @hw: pointer to the HW structure
 *
 *  Assumes semaphore already acquired.
 *
 **/
static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
{
	u16 phy_data;
	u32 strap = er32(STRAP);
B
Bruce Allan 已提交
1535 1536
	u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
	    E1000_STRAP_SMT_FREQ_SHIFT;
1537
	s32 ret_val;
1538 1539 1540 1541 1542

	strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;

	ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
	if (ret_val)
1543
		return ret_val;
1544 1545 1546 1547 1548

	phy_data &= ~HV_SMB_ADDR_MASK;
	phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
	phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;

B
Bruce Allan 已提交
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	if (hw->phy.type == e1000_phy_i217) {
		/* Restore SMBus frequency */
		if (freq--) {
			phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
			phy_data |= (freq & (1 << 0)) <<
			    HV_SMB_ADDR_FREQ_LOW_SHIFT;
			phy_data |= (freq & (1 << 1)) <<
			    (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
		} else {
			e_dbg("Unsupported SMB frequency in PHY\n");
		}
	}

1562
	return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
1563 1564
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
/**
 *  e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
 *  @hw:   pointer to the HW structure
 *
 *  SW should configure the LCD from the NVM extended configuration region
 *  as a workaround for certain parts.
 **/
static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
1576
	s32 ret_val = 0;
1577 1578
	u16 word_addr, reg_data, reg_addr, phy_page = 0;

B
Bruce Allan 已提交
1579
	/* Initialize the PHY from the NVM on ICH platforms.  This
1580 1581 1582 1583 1584
	 * is needed due to an issue where the NVM configuration is
	 * not properly autoloaded after power transitions.
	 * Therefore, after each PHY reset, we will load the
	 * configuration data out of the NVM manually.
	 */
1585 1586 1587 1588 1589
	switch (hw->mac.type) {
	case e1000_ich8lan:
		if (phy->type != e1000_phy_igp_3)
			return ret_val;

B
Bruce Allan 已提交
1590 1591
		if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
		    (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
1592 1593 1594 1595 1596
			sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
			break;
		}
		/* Fall-thru */
	case e1000_pchlan:
1597
	case e1000_pch2lan:
B
Bruce Allan 已提交
1598
	case e1000_pch_lpt:
1599
		sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
1600 1601 1602 1603 1604 1605 1606 1607
		break;
	default:
		return ret_val;
	}

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return ret_val;
1608 1609 1610

	data = er32(FEXTNVM);
	if (!(data & sw_cfg_mask))
1611
		goto release;
1612

B
Bruce Allan 已提交
1613
	/* Make sure HW does not configure LCD from PHY
1614 1615 1616
	 * extended configuration before SW configuration
	 */
	data = er32(EXTCNF_CTRL);
B
Bruce Allan 已提交
1617 1618 1619
	if ((hw->mac.type < e1000_pch2lan) &&
	    (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
		goto release;
1620 1621 1622 1623 1624

	cnf_size = er32(EXTCNF_SIZE);
	cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
	cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
	if (!cnf_size)
1625
		goto release;
1626 1627 1628 1629

	cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
	cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;

B
Bruce Allan 已提交
1630 1631 1632
	if (((hw->mac.type == e1000_pchlan) &&
	     !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
	    (hw->mac.type > e1000_pchlan)) {
B
Bruce Allan 已提交
1633
		/* HW configures the SMBus address and LEDs when the
1634 1635 1636
		 * OEM and LCD Write Enable bits are set in the NVM.
		 * When both NVM bits are cleared, SW will configure
		 * them instead.
1637
		 */
1638
		ret_val = e1000_write_smbus_addr(hw);
1639
		if (ret_val)
1640
			goto release;
1641

1642 1643 1644 1645
		data = er32(LEDCTL);
		ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
							(u16)data);
		if (ret_val)
1646
			goto release;
1647
	}
1648

1649 1650 1651 1652 1653 1654
	/* Configure LCD from extended configuration region. */

	/* cnf_base_addr is in DWORD */
	word_addr = (u16)(cnf_base_addr << 1);

	for (i = 0; i < cnf_size; i++) {
1655
		ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
1656
		if (ret_val)
1657
			goto release;
1658 1659 1660 1661

		ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
					 1, &reg_addr);
		if (ret_val)
1662
			goto release;
1663 1664 1665 1666 1667

		/* Save off the PHY page for future writes. */
		if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
			phy_page = reg_data;
			continue;
1668
		}
1669 1670 1671 1672

		reg_addr &= PHY_REG_MASK;
		reg_addr |= phy_page;

1673
		ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
1674
		if (ret_val)
1675
			goto release;
1676 1677
	}

1678
release:
1679
	hw->phy.ops.release(hw);
1680 1681 1682
	return ret_val;
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
/**
 *  e1000_k1_gig_workaround_hv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *  @link: link up bool flag
 *
 *  If K1 is enabled for 1Gbps, the MAC might stall when transitioning
 *  from a lower speed.  This workaround disables K1 whenever link is at 1Gig
 *  If link is down, the function will restore the default K1 setting located
 *  in the NVM.
 **/
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;

	if (hw->mac.type != e1000_pchlan)
1700
		return 0;
1701 1702

	/* Wrap the whole flow with the sw flag */
1703
	ret_val = hw->phy.ops.acquire(hw);
1704
	if (ret_val)
1705
		return ret_val;
1706 1707 1708 1709

	/* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
	if (link) {
		if (hw->phy.type == e1000_phy_82578) {
1710 1711
			ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
						  &status_reg);
1712 1713 1714
			if (ret_val)
				goto release;

1715 1716 1717
			status_reg &= (BM_CS_STATUS_LINK_UP |
				       BM_CS_STATUS_RESOLVED |
				       BM_CS_STATUS_SPEED_MASK);
1718 1719

			if (status_reg == (BM_CS_STATUS_LINK_UP |
1720 1721
					   BM_CS_STATUS_RESOLVED |
					   BM_CS_STATUS_SPEED_1000))
1722 1723 1724 1725
				k1_enable = false;
		}

		if (hw->phy.type == e1000_phy_82577) {
1726
			ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
1727 1728 1729
			if (ret_val)
				goto release;

1730 1731 1732
			status_reg &= (HV_M_STATUS_LINK_UP |
				       HV_M_STATUS_AUTONEG_COMPLETE |
				       HV_M_STATUS_SPEED_MASK);
1733 1734

			if (status_reg == (HV_M_STATUS_LINK_UP |
1735 1736
					   HV_M_STATUS_AUTONEG_COMPLETE |
					   HV_M_STATUS_SPEED_1000))
1737 1738 1739 1740
				k1_enable = false;
		}

		/* Link stall fix for link up */
1741
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
1742 1743 1744 1745 1746
		if (ret_val)
			goto release;

	} else {
		/* Link stall fix for link down */
1747
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
1748 1749 1750 1751 1752 1753 1754
		if (ret_val)
			goto release;
	}

	ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);

release:
1755
	hw->phy.ops.release(hw);
1756

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
	return ret_val;
}

/**
 *  e1000_configure_k1_ich8lan - Configure K1 power state
 *  @hw: pointer to the HW structure
 *  @enable: K1 state to configure
 *
 *  Configure the K1 power state based on the provided parameter.
 *  Assumes semaphore already acquired.
 *
 *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
 **/
1770
s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
1771
{
1772
	s32 ret_val;
1773 1774 1775 1776 1777
	u32 ctrl_reg = 0;
	u32 ctrl_ext = 0;
	u32 reg = 0;
	u16 kmrn_reg = 0;

1778 1779
	ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					      &kmrn_reg);
1780
	if (ret_val)
1781
		return ret_val;
1782 1783 1784 1785 1786 1787

	if (k1_enable)
		kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
	else
		kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;

1788 1789
	ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					       kmrn_reg);
1790
	if (ret_val)
1791
		return ret_val;
1792

1793
	usleep_range(20, 40);
1794 1795 1796 1797 1798 1799 1800 1801
	ctrl_ext = er32(CTRL_EXT);
	ctrl_reg = er32(CTRL);

	reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
	reg |= E1000_CTRL_FRCSPD;
	ew32(CTRL, reg);

	ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
1802
	e1e_flush();
1803
	usleep_range(20, 40);
1804 1805
	ew32(CTRL, ctrl_reg);
	ew32(CTRL_EXT, ctrl_ext);
1806
	e1e_flush();
1807
	usleep_range(20, 40);
1808

1809
	return 0;
1810 1811
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
/**
 *  e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
 *  @hw:       pointer to the HW structure
 *  @d0_state: boolean if entering d0 or d3 device state
 *
 *  SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
 *  collectively called OEM bits.  The OEM Write Enable bit and SW Config bit
 *  in NVM determines whether HW should configure LPLU and Gbe Disable.
 **/
static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
{
	s32 ret_val = 0;
	u32 mac_reg;
	u16 oem_reg;

B
Bruce Allan 已提交
1827
	if (hw->mac.type < e1000_pchlan)
1828 1829
		return ret_val;

1830
	ret_val = hw->phy.ops.acquire(hw);
1831 1832 1833
	if (ret_val)
		return ret_val;

B
Bruce Allan 已提交
1834
	if (hw->mac.type == e1000_pchlan) {
1835 1836
		mac_reg = er32(EXTCNF_CTRL);
		if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1837
			goto release;
1838
	}
1839 1840 1841

	mac_reg = er32(FEXTNVM);
	if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1842
		goto release;
1843 1844 1845

	mac_reg = er32(PHY_CTRL);

1846
	ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
1847
	if (ret_val)
1848
		goto release;
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858

	oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);

	if (d0_state) {
		if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
			oem_reg |= HV_OEM_BITS_GBE_DIS;

		if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
			oem_reg |= HV_OEM_BITS_LPLU;
	} else {
B
Bruce Allan 已提交
1859 1860
		if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
			       E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
1861 1862
			oem_reg |= HV_OEM_BITS_GBE_DIS;

B
Bruce Allan 已提交
1863 1864
		if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
			       E1000_PHY_CTRL_NOND0A_LPLU))
1865 1866
			oem_reg |= HV_OEM_BITS_LPLU;
	}
B
Bruce Allan 已提交
1867

B
Bruce Allan 已提交
1868 1869 1870 1871 1872
	/* Set Restart auto-neg to activate the bits */
	if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
	    !hw->phy.ops.check_reset_block(hw))
		oem_reg |= HV_OEM_BITS_RESTART_AN;

1873
	ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
1874

1875
release:
1876
	hw->phy.ops.release(hw);
1877 1878 1879 1880

	return ret_val;
}

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
/**
 *  e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
 *  @hw:   pointer to the HW structure
 **/
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;

	ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
	if (ret_val)
		return ret_val;

	data |= HV_KMRN_MDIO_SLOW;

	ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);

	return ret_val;
}

1901 1902 1903 1904 1905 1906 1907
/**
 *  e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;
1908
	u16 phy_data;
1909 1910

	if (hw->mac.type != e1000_pchlan)
1911
		return 0;
1912

1913 1914 1915 1916
	/* Set MDIO slow mode before any other MDIO access */
	if (hw->phy.type == e1000_phy_82577) {
		ret_val = e1000_set_mdio_slow_mode_hv(hw);
		if (ret_val)
1917
			return ret_val;
1918 1919
	}

1920 1921 1922 1923 1924 1925 1926 1927 1928
	if (((hw->phy.type == e1000_phy_82577) &&
	     ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
	    ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
		/* Disable generation of early preamble */
		ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
		if (ret_val)
			return ret_val;

		/* Preamble tuning for SSC */
1929
		ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
1930 1931 1932 1933 1934
		if (ret_val)
			return ret_val;
	}

	if (hw->phy.type == e1000_phy_82578) {
B
Bruce Allan 已提交
1935
		/* Return registers to default by doing a soft reset then
1936 1937 1938 1939
		 * writing 0x3140 to the control register.
		 */
		if (hw->phy.revision < 2) {
			e1000e_phy_sw_reset(hw);
1940
			ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
1941 1942 1943 1944
		}
	}

	/* Select page 0 */
1945
	ret_val = hw->phy.ops.acquire(hw);
1946 1947
	if (ret_val)
		return ret_val;
1948

1949
	hw->phy.addr = 1;
1950
	ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
1951
	hw->phy.ops.release(hw);
1952
	if (ret_val)
1953
		return ret_val;
1954

B
Bruce Allan 已提交
1955
	/* Configure the K1 Si workaround during phy reset assuming there is
1956 1957 1958
	 * link so that it disables K1 if link is in 1Gbps.
	 */
	ret_val = e1000_k1_gig_workaround_hv(hw, true);
1959
	if (ret_val)
1960
		return ret_val;
1961

1962 1963 1964
	/* Workaround for link disconnects on a busy hub in half duplex */
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
1965
		return ret_val;
1966
	ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
1967 1968
	if (ret_val)
		goto release;
1969
	ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
1970 1971 1972 1973 1974
	if (ret_val)
		goto release;

	/* set MSE higher to enable link to stay up when noise is high */
	ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
1975 1976
release:
	hw->phy.ops.release(hw);
1977

1978 1979 1980
	return ret_val;
}

1981 1982 1983 1984 1985 1986 1987
/**
 *  e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
 *  @hw:   pointer to the HW structure
 **/
void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
{
	u32 mac_reg;
1988 1989 1990 1991 1992 1993 1994 1995 1996
	u16 i, phy_reg = 0;
	s32 ret_val;

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return;
	ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
	if (ret_val)
		goto release;
1997

1998 1999
	/* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */
	for (i = 0; i < (hw->mac.rar_entry_count); i++) {
2000
		mac_reg = er32(RAL(i));
2001 2002 2003 2004 2005
		hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
					   (u16)((mac_reg >> 16) & 0xFFFF));

2006
		mac_reg = er32(RAH(i));
2007 2008 2009 2010 2011
		hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
					   (u16)((mac_reg & E1000_RAH_AV)
						 >> 16));
2012
	}
2013 2014 2015 2016 2017

	e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);

release:
	hw->phy.ops.release(hw);
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
}

/**
 *  e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
 *  with 82579 PHY
 *  @hw: pointer to the HW structure
 *  @enable: flag to enable/disable workaround when enabling/disabling jumbos
 **/
s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
{
	s32 ret_val = 0;
	u16 phy_reg, data;
	u32 mac_reg;
	u16 i;

B
Bruce Allan 已提交
2033
	if (hw->mac.type < e1000_pch2lan)
2034
		return 0;
2035 2036 2037 2038 2039

	/* disable Rx path while enabling/disabling workaround */
	e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
	ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
	if (ret_val)
2040
		return ret_val;
2041 2042

	if (enable) {
2043
		/* Write Rx addresses (rar_entry_count for RAL/H, and
2044 2045
		 * SHRAL/H) and initial CRC values to the MAC
		 */
2046
		for (i = 0; i < hw->mac.rar_entry_count; i++) {
2047
			u8 mac_addr[ETH_ALEN] = { 0 };
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
			u32 addr_high, addr_low;

			addr_high = er32(RAH(i));
			if (!(addr_high & E1000_RAH_AV))
				continue;
			addr_low = er32(RAL(i));
			mac_addr[0] = (addr_low & 0xFF);
			mac_addr[1] = ((addr_low >> 8) & 0xFF);
			mac_addr[2] = ((addr_low >> 16) & 0xFF);
			mac_addr[3] = ((addr_low >> 24) & 0xFF);
			mac_addr[4] = (addr_high & 0xFF);
			mac_addr[5] = ((addr_high >> 8) & 0xFF);

2061
			ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
		}

		/* Write Rx addresses to the PHY */
		e1000_copy_rx_addrs_to_phy_ich8lan(hw);

		/* Enable jumbo frame workaround in the MAC */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(1 << 14);
		mac_reg |= (7 << 15);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg |= E1000_RCTL_SECRC;
		ew32(RCTL, mac_reg);

		ret_val = e1000e_read_kmrn_reg(hw,
2078 2079
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
2080
		if (ret_val)
2081
			return ret_val;
2082 2083 2084 2085
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data | (1 << 0));
		if (ret_val)
2086
			return ret_val;
2087
		ret_val = e1000e_read_kmrn_reg(hw,
2088 2089
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
2090
		if (ret_val)
2091
			return ret_val;
2092 2093 2094 2095 2096 2097
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
2098
			return ret_val;
2099 2100 2101 2102 2103 2104 2105

		/* Enable jumbo frame workaround in the PHY */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		data |= (0x37 << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
2106
			return ret_val;
2107 2108 2109 2110
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data &= ~(1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
2111
			return ret_val;
2112 2113 2114 2115 2116
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x1A << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
2117
			return ret_val;
2118
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
2119
		if (ret_val)
2120
			return ret_val;
2121 2122 2123
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
		if (ret_val)
2124
			return ret_val;
2125 2126 2127 2128 2129 2130 2131 2132
	} else {
		/* Write MAC register values back to h/w defaults */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(0xF << 14);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg &= ~E1000_RCTL_SECRC;
2133
		ew32(RCTL, mac_reg);
2134 2135

		ret_val = e1000e_read_kmrn_reg(hw,
2136 2137
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
2138
		if (ret_val)
2139
			return ret_val;
2140 2141 2142 2143
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data & ~(1 << 0));
		if (ret_val)
2144
			return ret_val;
2145
		ret_val = e1000e_read_kmrn_reg(hw,
2146 2147
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
2148
		if (ret_val)
2149
			return ret_val;
2150 2151 2152 2153 2154 2155
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
2156
			return ret_val;
2157 2158 2159 2160 2161 2162

		/* Write PHY register values back to h/w defaults */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
2163
			return ret_val;
2164 2165 2166 2167
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data |= (1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
2168
			return ret_val;
2169 2170 2171 2172 2173
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x8 << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
2174
			return ret_val;
2175 2176
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
		if (ret_val)
2177
			return ret_val;
2178 2179 2180
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
		if (ret_val)
2181
			return ret_val;
2182 2183 2184
	}

	/* re-enable Rx path after enabling/disabling workaround */
2185
	return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
}

/**
 *  e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

	if (hw->mac.type != e1000_pch2lan)
2197
		return 0;
2198 2199 2200

	/* Set MDIO slow mode before any other MDIO access */
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
2201 2202
	if (ret_val)
		return ret_val;
2203

2204 2205
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
2206
		return ret_val;
2207
	/* set MSE higher to enable link to stay up when noise is high */
2208
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
2209 2210 2211
	if (ret_val)
		goto release;
	/* drop link after 5 times MSE threshold was reached */
2212
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
2213 2214 2215
release:
	hw->phy.ops.release(hw);

2216 2217 2218
	return ret_val;
}

2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
/**
 *  e1000_k1_gig_workaround_lv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *
 *  Workaround to set the K1 beacon duration for 82579 parts
 **/
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	u32 mac_reg;
2230
	u16 phy_reg;
2231 2232

	if (hw->mac.type != e1000_pch2lan)
2233
		return 0;
2234 2235 2236 2237

	/* Set K1 beacon duration based on 1Gbps speed or otherwise */
	ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
	if (ret_val)
2238
		return ret_val;
2239 2240 2241 2242 2243 2244

	if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
	    == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
		mac_reg = er32(FEXTNVM4);
		mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;

2245 2246
		ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
		if (ret_val)
2247
			return ret_val;
2248 2249

		if (status_reg & HV_M_STATUS_SPEED_1000) {
2250 2251
			u16 pm_phy_reg;

2252
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
2253
			phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
2254 2255 2256 2257 2258 2259 2260 2261
			/* LV 1G Packet drop issue wa  */
			ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
			if (ret_val)
				return ret_val;
			pm_phy_reg &= ~HV_PM_CTRL_PLL_STOP_IN_K1_GIGA;
			ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
			if (ret_val)
				return ret_val;
2262
		} else {
2263
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
2264 2265
			phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
		}
2266
		ew32(FEXTNVM4, mac_reg);
2267
		ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
2268 2269 2270 2271 2272
	}

	return ret_val;
}

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
/**
 *  e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
 *  @hw:   pointer to the HW structure
 *  @gate: boolean set to true to gate, false to ungate
 *
 *  Gate/ungate the automatic PHY configuration via hardware; perform
 *  the configuration via software instead.
 **/
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
{
	u32 extcnf_ctrl;

B
Bruce Allan 已提交
2285
	if (hw->mac.type < e1000_pch2lan)
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
		return;

	extcnf_ctrl = er32(EXTCNF_CTRL);

	if (gate)
		extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
	else
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;

	ew32(EXTCNF_CTRL, extcnf_ctrl);
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
/**
 *  e1000_lan_init_done_ich8lan - Check for PHY config completion
 *  @hw: pointer to the HW structure
 *
 *  Check the appropriate indication the MAC has finished configuring the
 *  PHY after a software reset.
 **/
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
{
	u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;

	/* Wait for basic configuration completes before proceeding */
	do {
		data = er32(STATUS);
		data &= E1000_STATUS_LAN_INIT_DONE;
2313
		usleep_range(100, 200);
2314 2315
	} while ((!data) && --loop);

B
Bruce Allan 已提交
2316
	/* If basic configuration is incomplete before the above loop
2317 2318 2319 2320
	 * count reaches 0, loading the configuration from NVM will
	 * leave the PHY in a bad state possibly resulting in no link.
	 */
	if (loop == 0)
2321
		e_dbg("LAN_INIT_DONE not set, increase timeout\n");
2322 2323 2324 2325 2326 2327 2328

	/* Clear the Init Done bit for the next init event */
	data = er32(STATUS);
	data &= ~E1000_STATUS_LAN_INIT_DONE;
	ew32(STATUS, data);
}

2329
/**
2330
 *  e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
2331 2332
 *  @hw: pointer to the HW structure
 **/
2333
static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
2334
{
2335 2336
	s32 ret_val = 0;
	u16 reg;
2337

2338
	if (hw->phy.ops.check_reset_block(hw))
2339
		return 0;
2340

B
Bruce Allan 已提交
2341
	/* Allow time for h/w to get to quiescent state after reset */
2342
	usleep_range(10000, 20000);
B
Bruce Allan 已提交
2343

2344
	/* Perform any necessary post-reset workarounds */
2345 2346
	switch (hw->mac.type) {
	case e1000_pchlan:
2347 2348
		ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2349
			return ret_val;
2350
		break;
2351 2352 2353
	case e1000_pch2lan:
		ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2354
			return ret_val;
2355
		break;
2356 2357
	default:
		break;
2358 2359
	}

2360 2361 2362 2363 2364 2365
	/* Clear the host wakeup bit after lcd reset */
	if (hw->mac.type >= e1000_pchlan) {
		e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
		reg &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
	}
2366

2367 2368 2369
	/* Configure the LCD with the extended configuration region in NVM */
	ret_val = e1000_sw_lcd_config_ich8lan(hw);
	if (ret_val)
2370
		return ret_val;
2371

2372
	/* Configure the LCD with the OEM bits in NVM */
2373
	ret_val = e1000_oem_bits_config_ich8lan(hw, true);
2374

2375 2376 2377
	if (hw->mac.type == e1000_pch2lan) {
		/* Ungate automatic PHY configuration on non-managed 82579 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
2378
			usleep_range(10000, 20000);
2379 2380 2381 2382 2383 2384
			e1000_gate_hw_phy_config_ich8lan(hw, false);
		}

		/* Set EEE LPI Update Timer to 200usec */
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
2385
			return ret_val;
2386 2387 2388
		ret_val = e1000_write_emi_reg_locked(hw,
						     I82579_LPI_UPDATE_TIMER,
						     0x1387);
2389
		hw->phy.ops.release(hw);
2390 2391
	}

2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	return ret_val;
}

/**
 *  e1000_phy_hw_reset_ich8lan - Performs a PHY reset
 *  @hw: pointer to the HW structure
 *
 *  Resets the PHY
 *  This is a function pointer entry point called by drivers
 *  or other shared routines.
 **/
static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

2407 2408 2409 2410 2411
	/* Gate automatic PHY configuration by hardware on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		e1000_gate_hw_phy_config_ich8lan(hw, true);

2412 2413
	ret_val = e1000e_phy_hw_reset_generic(hw);
	if (ret_val)
2414
		return ret_val;
2415

2416
	return e1000_post_phy_reset_ich8lan(hw);
2417 2418
}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
/**
 *  e1000_set_lplu_state_pchlan - Set Low Power Link Up state
 *  @hw: pointer to the HW structure
 *  @active: true to enable LPLU, false to disable
 *
 *  Sets the LPLU state according to the active flag.  For PCH, if OEM write
 *  bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
 *  the phy speed. This function will manually set the LPLU bit and restart
 *  auto-neg as hw would do. D3 and D0 LPLU will call the same function
 *  since it configures the same bit.
 **/
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
{
2432
	s32 ret_val;
2433 2434 2435 2436
	u16 oem_reg;

	ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
	if (ret_val)
2437
		return ret_val;
2438 2439 2440 2441 2442 2443

	if (active)
		oem_reg |= HV_OEM_BITS_LPLU;
	else
		oem_reg &= ~HV_OEM_BITS_LPLU;

2444
	if (!hw->phy.ops.check_reset_block(hw))
2445 2446
		oem_reg |= HV_OEM_BITS_RESTART_AN;

2447
	return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
2448 2449
}

2450 2451 2452
/**
 *  e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
 *  @hw: pointer to the HW structure
2453
 *  @active: true to enable LPLU, false to disable
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
 *
 *  Sets the LPLU D0 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
	s32 ret_val = 0;
	u16 data;

2470
	if (phy->type == e1000_phy_ife)
B
Bruce Allan 已提交
2471
		return 0;
2472 2473 2474 2475 2476 2477 2478

	phy_ctrl = er32(PHY_CTRL);

	if (active) {
		phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2479 2480 2481
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2482
		/* Call gig speed drop workaround on LPLU before accessing
2483 2484
		 * any PHY registers
		 */
2485
		if (hw->mac.type == e1000_ich8lan)
2486 2487 2488 2489
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2490 2491
		if (ret_val)
			return ret_val;
2492 2493 2494 2495 2496 2497 2498 2499
		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
		if (ret_val)
			return ret_val;
	} else {
		phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2500 2501 2502
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2503
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2504 2505
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2506 2507
		 * SmartSpeed, so performance is maintained.
		 */
2508 2509
		if (phy->smart_speed == e1000_smart_speed_on) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2510
					   &data);
2511 2512 2513 2514 2515
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2516
					   data);
2517 2518 2519 2520
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2521
					   &data);
2522 2523 2524 2525 2526
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2527
					   data);
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
			if (ret_val)
				return ret_val;
		}
	}

	return 0;
}

/**
 *  e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
 *  @hw: pointer to the HW structure
2539
 *  @active: true to enable LPLU, false to disable
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
 *
 *  Sets the LPLU D3 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
2553
	s32 ret_val = 0;
2554 2555 2556 2557 2558 2559 2560
	u16 data;

	phy_ctrl = er32(PHY_CTRL);

	if (!active) {
		phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);
2561 2562 2563 2564

		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2565
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2566 2567
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2568 2569
		 * SmartSpeed, so performance is maintained.
		 */
2570
		if (phy->smart_speed == e1000_smart_speed_on) {
2571 2572
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2573 2574 2575 2576
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
2577 2578
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2579 2580 2581
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
2582 2583
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2584 2585 2586 2587
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2588 2589
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2590 2591 2592 2593 2594 2595 2596 2597 2598
			if (ret_val)
				return ret_val;
		}
	} else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
		   (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
		   (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
		phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2599 2600 2601
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2602
		/* Call gig speed drop workaround on LPLU before accessing
2603 2604
		 * any PHY registers
		 */
2605
		if (hw->mac.type == e1000_ich8lan)
2606 2607 2608
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
2609
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2610 2611 2612 2613
		if (ret_val)
			return ret_val;

		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2614
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2615 2616
	}

2617
	return ret_val;
2618 2619
}

2620 2621 2622 2623 2624 2625
/**
 *  e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
 *  @hw: pointer to the HW structure
 *  @bank:  pointer to the variable that returns the active bank
 *
 *  Reads signature byte from the NVM using the flash access registers.
2626
 *  Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
2627 2628 2629
 **/
static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
{
2630
	u32 eecd;
2631 2632 2633
	struct e1000_nvm_info *nvm = &hw->nvm;
	u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
	u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
2634
	u8 sig_byte = 0;
2635
	s32 ret_val;
2636

2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
		eecd = er32(EECD);
		if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
		    E1000_EECD_SEC1VAL_VALID_MASK) {
			if (eecd & E1000_EECD_SEC1VAL)
				*bank = 1;
			else
				*bank = 0;

			return 0;
		}
2650
		e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
2651 2652 2653 2654 2655 2656 2657
		/* fall-thru */
	default:
		/* set bank to 0 in case flash read fails */
		*bank = 0;

		/* Check bank 0 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2658
							&sig_byte);
2659 2660 2661 2662
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
2663
			*bank = 0;
2664 2665
			return 0;
		}
2666

2667 2668
		/* Check bank 1 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2669 2670
							bank1_offset,
							&sig_byte);
2671 2672 2673 2674 2675 2676
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
			*bank = 1;
			return 0;
2677
		}
2678

2679
		e_dbg("ERROR: No valid NVM bank present\n");
2680
		return -E1000_ERR_NVM;
2681 2682 2683
	}
}

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
/**
 *  e1000_read_nvm_ich8lan - Read word(s) from the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to read.
 *  @words: Size of data to read in words
 *  @data: Pointer to the word(s) to read at offset.
 *
 *  Reads a word(s) from the NVM using the flash access registers.
 **/
static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				  u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 act_offset;
2699
	s32 ret_val = 0;
2700
	u32 bank = 0;
2701 2702 2703 2704
	u16 i, word;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2705
		e_dbg("nvm parameter(s) out of bounds\n");
2706 2707
		ret_val = -E1000_ERR_NVM;
		goto out;
2708 2709
	}

2710
	nvm->ops.acquire(hw);
2711

2712
	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2713
	if (ret_val) {
2714
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2715 2716
		bank = 0;
	}
2717 2718

	act_offset = (bank) ? nvm->flash_bank_size : 0;
2719 2720
	act_offset += offset;

2721
	ret_val = 0;
2722
	for (i = 0; i < words; i++) {
2723 2724
		if (dev_spec->shadow_ram[offset + i].modified) {
			data[i] = dev_spec->shadow_ram[offset + i].value;
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
		} else {
			ret_val = e1000_read_flash_word_ich8lan(hw,
								act_offset + i,
								&word);
			if (ret_val)
				break;
			data[i] = word;
		}
	}

2735
	nvm->ops.release(hw);
2736

2737 2738
out:
	if (ret_val)
2739
		e_dbg("NVM read error: %d\n", ret_val);
2740

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
	return ret_val;
}

/**
 *  e1000_flash_cycle_init_ich8lan - Initialize flash
 *  @hw: pointer to the HW structure
 *
 *  This function does initial flash setup so that a new read/write/erase cycle
 *  can be started.
 **/
static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
{
	union ich8_hws_flash_status hsfsts;
	s32 ret_val = -E1000_ERR_NVM;

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

	/* Check if the flash descriptor is valid */
B
Bruce Allan 已提交
2759
	if (!hsfsts.hsf_status.fldesvalid) {
2760
		e_dbg("Flash descriptor invalid.  SW Sequencing must be used.\n");
2761 2762 2763 2764 2765 2766 2767 2768 2769
		return -E1000_ERR_NVM;
	}

	/* Clear FCERR and DAEL in hw status by writing 1 */
	hsfsts.hsf_status.flcerr = 1;
	hsfsts.hsf_status.dael = 1;

	ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);

B
Bruce Allan 已提交
2770
	/* Either we should have a hardware SPI cycle in progress
2771 2772
	 * bit to check against, in order to start a new cycle or
	 * FDONE bit should be changed in the hardware so that it
2773
	 * is 1 after hardware reset, which can then be used as an
2774 2775 2776 2777
	 * indication whether a cycle is in progress or has been
	 * completed.
	 */

B
Bruce Allan 已提交
2778
	if (!hsfsts.hsf_status.flcinprog) {
B
Bruce Allan 已提交
2779
		/* There is no cycle running at present,
B
Bruce Allan 已提交
2780
		 * so we can start a cycle.
2781 2782
		 * Begin by setting Flash Cycle Done.
		 */
2783 2784 2785 2786
		hsfsts.hsf_status.flcdone = 1;
		ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		ret_val = 0;
	} else {
2787
		s32 i;
2788

B
Bruce Allan 已提交
2789
		/* Otherwise poll for sometime so the current
2790 2791
		 * cycle has a chance to end before giving up.
		 */
2792
		for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2793
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2794
			if (!hsfsts.hsf_status.flcinprog) {
2795 2796 2797 2798 2799
				ret_val = 0;
				break;
			}
			udelay(1);
		}
2800
		if (!ret_val) {
B
Bruce Allan 已提交
2801
			/* Successful in waiting for previous cycle to timeout,
2802 2803
			 * now set the Flash Cycle Done.
			 */
2804 2805 2806
			hsfsts.hsf_status.flcdone = 1;
			ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		} else {
J
Joe Perches 已提交
2807
			e_dbg("Flash controller busy, cannot get access\n");
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
		}
	}

	return ret_val;
}

/**
 *  e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
 *  @hw: pointer to the HW structure
 *  @timeout: maximum time to wait for completion
 *
 *  This function starts a flash cycle and waits for its completion.
 **/
static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
{
	union ich8_hws_flash_ctrl hsflctl;
	union ich8_hws_flash_status hsfsts;
	u32 i = 0;

	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
	hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
	hsflctl.hsf_ctrl.flcgo = 1;
	ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

	/* wait till FDONE bit is set to 1 */
	do {
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2835
		if (hsfsts.hsf_status.flcdone)
2836 2837 2838 2839
			break;
		udelay(1);
	} while (i++ < timeout);

B
Bruce Allan 已提交
2840
	if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
2841 2842
		return 0;

2843
	return -E1000_ERR_NVM;
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
}

/**
 *  e1000_read_flash_word_ich8lan - Read word from flash
 *  @hw: pointer to the HW structure
 *  @offset: offset to data location
 *  @data: pointer to the location for storing the data
 *
 *  Reads the flash word at offset into data.  Offset is converted
 *  to bytes before read.
 **/
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data)
{
	/* Must convert offset into bytes. */
	offset <<= 1;

	return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
}

2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
/**
 *  e1000_read_flash_byte_ich8lan - Read byte from flash
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to read.
 *  @data: Pointer to a byte to store the value read.
 *
 *  Reads a single byte from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data)
{
	s32 ret_val;
	u16 word = 0;

	ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
	if (ret_val)
		return ret_val;

	*data = (u8)word;

	return 0;
}

2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
/**
 *  e1000_read_flash_data_ich8lan - Read byte or word from NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte or word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: Pointer to the word to store the value read.
 *
 *  Reads a byte or word from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val = -E1000_ERR_NVM;
	u8 count = 0;

B
Bruce Allan 已提交
2906
	if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2907 2908
		return -E1000_ERR_NVM;

2909 2910
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
2911 2912 2913 2914 2915

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
2916
		if (ret_val)
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
		hsflctl.hsf_ctrl.fldbcount = size - 1;
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

2927 2928 2929
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_READ_COMMAND_TIMEOUT);
2930

B
Bruce Allan 已提交
2931
		/* Check if FCERR is set to 1, if set to 1, clear it
2932 2933
		 * and try the whole sequence a few more times, else
		 * read in (shift in) the Flash Data0, the order is
2934 2935
		 * least significant byte first msb to lsb
		 */
2936
		if (!ret_val) {
2937
			flash_data = er32flash(ICH_FLASH_FDATA0);
B
Bruce Allan 已提交
2938
			if (size == 1)
2939
				*data = (u8)(flash_data & 0x000000FF);
B
Bruce Allan 已提交
2940
			else if (size == 2)
2941 2942 2943
				*data = (u16)(flash_data & 0x0000FFFF);
			break;
		} else {
B
Bruce Allan 已提交
2944
			/* If we've gotten here, then things are probably
2945 2946 2947 2948 2949
			 * completely hosed, but if the error condition is
			 * detected, it won't hurt to give it another try...
			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
			 */
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2950
			if (hsfsts.hsf_status.flcerr) {
2951 2952
				/* Repeat for some time before giving up. */
				continue;
B
Bruce Allan 已提交
2953
			} else if (!hsfsts.hsf_status.flcdone) {
2954
				e_dbg("Timeout error - flash cycle did not complete.\n");
2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
				break;
			}
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_nvm_ich8lan - Write word(s) to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to write.
 *  @words: Size of data to write in words
 *  @data: Pointer to the word(s) to write at offset.
 *
 *  Writes a byte or word to the NVM using the flash access registers.
 **/
static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				   u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u16 i;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2981
		e_dbg("nvm parameter(s) out of bounds\n");
2982 2983 2984
		return -E1000_ERR_NVM;
	}

2985
	nvm->ops.acquire(hw);
2986

2987
	for (i = 0; i < words; i++) {
2988 2989
		dev_spec->shadow_ram[offset + i].modified = true;
		dev_spec->shadow_ram[offset + i].value = data[i];
2990 2991
	}

2992
	nvm->ops.release(hw);
2993

2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
	return 0;
}

/**
 *  e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
 *  @hw: pointer to the HW structure
 *
 *  The NVM checksum is updated by calling the generic update_nvm_checksum,
 *  which writes the checksum to the shadow ram.  The changes in the shadow
 *  ram are then committed to the EEPROM by processing each bank at a time
 *  checking for the modified bit and writing only the pending changes.
3005
 *  After a successful commit, the shadow ram is cleared and is ready for
3006 3007 3008 3009 3010 3011
 *  future writes.
 **/
static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3012
	u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
3013 3014 3015 3016 3017
	s32 ret_val;
	u16 data;

	ret_val = e1000e_update_nvm_checksum_generic(hw);
	if (ret_val)
3018
		goto out;
3019 3020

	if (nvm->type != e1000_nvm_flash_sw)
3021
		goto out;
3022

3023
	nvm->ops.acquire(hw);
3024

B
Bruce Allan 已提交
3025
	/* We're writing to the opposite bank so if we're on bank 1,
3026
	 * write to bank 0 etc.  We also need to erase the segment that
3027 3028
	 * is going to be written
	 */
B
Bruce Allan 已提交
3029
	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3030
	if (ret_val) {
3031
		e_dbg("Could not detect valid bank, assuming bank 0\n");
3032
		bank = 0;
3033
	}
3034 3035

	if (bank == 0) {
3036 3037
		new_bank_offset = nvm->flash_bank_size;
		old_bank_offset = 0;
3038
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
3039 3040
		if (ret_val)
			goto release;
3041 3042 3043
	} else {
		old_bank_offset = nvm->flash_bank_size;
		new_bank_offset = 0;
3044
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
3045 3046
		if (ret_val)
			goto release;
3047 3048 3049
	}

	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
B
Bruce Allan 已提交
3050
		/* Determine whether to write the value stored
3051
		 * in the other NVM bank or a modified value stored
3052 3053
		 * in the shadow RAM
		 */
3054 3055 3056
		if (dev_spec->shadow_ram[i].modified) {
			data = dev_spec->shadow_ram[i].value;
		} else {
3057
			ret_val = e1000_read_flash_word_ich8lan(hw, i +
3058 3059
								old_bank_offset,
								&data);
3060 3061
			if (ret_val)
				break;
3062 3063
		}

B
Bruce Allan 已提交
3064
		/* If the word is 0x13, then make sure the signature bits
3065 3066 3067 3068
		 * (15:14) are 11b until the commit has completed.
		 * This will allow us to write 10b which indicates the
		 * signature is valid.  We want to do this after the write
		 * has completed so that we don't mark the segment valid
3069 3070
		 * while the write is still in progress
		 */
3071 3072 3073 3074 3075 3076
		if (i == E1000_ICH_NVM_SIG_WORD)
			data |= E1000_ICH_NVM_SIG_MASK;

		/* Convert offset to bytes. */
		act_offset = (i + new_bank_offset) << 1;

3077
		usleep_range(100, 200);
3078 3079 3080 3081 3082 3083 3084
		/* Write the bytes to the new bank. */
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
							       act_offset,
							       (u8)data);
		if (ret_val)
			break;

3085
		usleep_range(100, 200);
3086
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
3087 3088
							       act_offset + 1,
							       (u8)(data >> 8));
3089 3090 3091 3092
		if (ret_val)
			break;
	}

B
Bruce Allan 已提交
3093
	/* Don't bother writing the segment valid bits if sector
3094 3095
	 * programming failed.
	 */
3096
	if (ret_val) {
3097
		/* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
3098
		e_dbg("Flash commit failed.\n");
3099
		goto release;
3100 3101
	}

B
Bruce Allan 已提交
3102
	/* Finally validate the new segment by setting bit 15:14
3103 3104
	 * to 10b in word 0x13 , this can be done without an
	 * erase as well since these bits are 11 to start with
3105 3106
	 * and we need to change bit 14 to 0b
	 */
3107
	act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
3108
	ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
3109 3110 3111
	if (ret_val)
		goto release;

3112 3113 3114 3115
	data &= 0xBFFF;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
						       act_offset * 2 + 1,
						       (u8)(data >> 8));
3116 3117
	if (ret_val)
		goto release;
3118

B
Bruce Allan 已提交
3119
	/* And invalidate the previously valid segment by setting
3120 3121
	 * its signature word (0x13) high_byte to 0b. This can be
	 * done without an erase because flash erase sets all bits
3122 3123
	 * to 1's. We can write 1's to 0's without an erase
	 */
3124 3125
	act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
3126 3127
	if (ret_val)
		goto release;
3128 3129 3130

	/* Great!  Everything worked, we can now clear the cached entries. */
	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
3131
		dev_spec->shadow_ram[i].modified = false;
3132 3133 3134
		dev_spec->shadow_ram[i].value = 0xFFFF;
	}

3135
release:
3136
	nvm->ops.release(hw);
3137

B
Bruce Allan 已提交
3138
	/* Reload the EEPROM, or else modifications will not appear
3139 3140
	 * until after the next adapter reset.
	 */
3141
	if (!ret_val) {
3142
		nvm->ops.reload(hw);
3143
		usleep_range(10000, 20000);
3144
	}
3145

3146 3147
out:
	if (ret_val)
3148
		e_dbg("NVM update error: %d\n", ret_val);
3149

3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
	return ret_val;
}

/**
 *  e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
 *  If the bit is 0, that the EEPROM had been modified, but the checksum was not
 *  calculated, in which case we need to calculate the checksum and set bit 6.
 **/
static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;
3165 3166
	u16 word;
	u16 valid_csum_mask;
3167

3168 3169 3170 3171
	/* Read NVM and check Invalid Image CSUM bit.  If this bit is 0,
	 * the checksum needs to be fixed.  This bit is an indication that
	 * the NVM was prepared by OEM software and did not calculate
	 * the checksum...a likely scenario.
3172
	 */
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	switch (hw->mac.type) {
	case e1000_pch_lpt:
		word = NVM_COMPAT;
		valid_csum_mask = NVM_COMPAT_VALID_CSUM;
		break;
	default:
		word = NVM_FUTURE_INIT_WORD1;
		valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
		break;
	}

	ret_val = e1000_read_nvm(hw, word, 1, &data);
3185 3186 3187
	if (ret_val)
		return ret_val;

3188 3189 3190
	if (!(data & valid_csum_mask)) {
		data |= valid_csum_mask;
		ret_val = e1000_write_nvm(hw, word, 1, &data);
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
		if (ret_val)
			return ret_val;
		ret_val = e1000e_update_nvm_checksum(hw);
		if (ret_val)
			return ret_val;
	}

	return e1000e_validate_nvm_checksum_generic(hw);
}

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
/**
 *  e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
 *  @hw: pointer to the HW structure
 *
 *  To prevent malicious write/erase of the NVM, set it to be read-only
 *  so that the hardware ignores all write/erase cycles of the NVM via
 *  the flash control registers.  The shadow-ram copy of the NVM will
 *  still be updated, however any updates to this copy will not stick
 *  across driver reloads.
 **/
void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
{
3213
	struct e1000_nvm_info *nvm = &hw->nvm;
3214 3215 3216 3217
	union ich8_flash_protected_range pr0;
	union ich8_hws_flash_status hsfsts;
	u32 gfpreg;

3218
	nvm->ops.acquire(hw);
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228

	gfpreg = er32flash(ICH_FLASH_GFPREG);

	/* Write-protect GbE Sector of NVM */
	pr0.regval = er32flash(ICH_FLASH_PR0);
	pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
	pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
	pr0.range.wpe = true;
	ew32flash(ICH_FLASH_PR0, pr0.regval);

B
Bruce Allan 已提交
3229
	/* Lock down a subset of GbE Flash Control Registers, e.g.
3230 3231 3232 3233 3234 3235 3236 3237
	 * PR0 to prevent the write-protection from being lifted.
	 * Once FLOCKDN is set, the registers protected by it cannot
	 * be written until FLOCKDN is cleared by a hardware reset.
	 */
	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
	hsfsts.hsf_status.flockdn = true;
	ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);

3238
	nvm->ops.release(hw);
3239 3240
}

3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
/**
 *  e1000_write_flash_data_ich8lan - Writes bytes to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte/word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: The byte(s) to write to the NVM.
 *
 *  Writes one/two bytes to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 size, u16 data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val;
	u8 count = 0;

	if (size < 1 || size > 2 || data > size * 0xff ||
	    offset > ICH_FLASH_LINEAR_ADDR_MASK)
		return -E1000_ERR_NVM;

3264 3265
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
3266 3267 3268 3269 3270 3271 3272 3273 3274 3275

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
		if (ret_val)
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3276
		hsflctl.hsf_ctrl.fldbcount = size - 1;
3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

		if (size == 1)
			flash_data = (u32)data & 0x00FF;
		else
			flash_data = (u32)data;

		ew32flash(ICH_FLASH_FDATA0, flash_data);

B
Bruce Allan 已提交
3289
		/* check if FCERR is set to 1 , if set to 1, clear it
3290 3291
		 * and try the whole sequence a few more times else done
		 */
3292 3293 3294
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_WRITE_COMMAND_TIMEOUT);
3295 3296 3297
		if (!ret_val)
			break;

B
Bruce Allan 已提交
3298
		/* If we're here, then things are most likely
3299 3300 3301 3302 3303
		 * completely hosed, but if the error condition
		 * is detected, it won't hurt to give it another
		 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
		 */
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3304
		if (hsfsts.hsf_status.flcerr)
3305 3306
			/* Repeat for some time before giving up. */
			continue;
B
Bruce Allan 已提交
3307
		if (!hsfsts.hsf_status.flcdone) {
3308
			e_dbg("Timeout error - flash cycle did not complete.\n");
3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
			break;
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_flash_byte_ich8lan - Write a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The index of the byte to read.
 *  @data: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 data)
{
	u16 word = (u16)data;

	return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
}

/**
 *  e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to write.
 *  @byte: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 *  Goes through a retry algorithm before giving up.
 **/
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte)
{
	s32 ret_val;
	u16 program_retries;

	ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
	if (!ret_val)
		return ret_val;

	for (program_retries = 0; program_retries < 100; program_retries++) {
3352
		e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
3353
		usleep_range(100, 200);
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
		ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
		if (!ret_val)
			break;
	}
	if (program_retries == 100)
		return -E1000_ERR_NVM;

	return 0;
}

/**
 *  e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
 *  @hw: pointer to the HW structure
 *  @bank: 0 for first bank, 1 for second bank, etc.
 *
 *  Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
 *  bank N is 4096 * N + flash_reg_addr.
 **/
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	/* bank size is in 16bit words - adjust to bytes */
	u32 flash_bank_size = nvm->flash_bank_size * 2;
	s32 ret_val;
	s32 count = 0;
3382
	s32 j, iteration, sector_size;
3383 3384 3385

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

B
Bruce Allan 已提交
3386
	/* Determine HW Sector size: Read BERASE bits of hw flash status
3387 3388
	 * register
	 * 00: The Hw sector is 256 bytes, hence we need to erase 16
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
	 *     consecutive sectors.  The start index for the nth Hw sector
	 *     can be calculated as = bank * 4096 + n * 256
	 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
	 *     The start index for the nth Hw sector can be calculated
	 *     as = bank * 4096
	 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
	 *     (ich9 only, otherwise error condition)
	 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
	 */
	switch (hsfsts.hsf_status.berasesz) {
	case 0:
		/* Hw sector size 256 */
		sector_size = ICH_FLASH_SEG_SIZE_256;
		iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
		break;
	case 1:
		sector_size = ICH_FLASH_SEG_SIZE_4K;
3406
		iteration = 1;
3407 3408
		break;
	case 2:
3409 3410
		sector_size = ICH_FLASH_SEG_SIZE_8K;
		iteration = 1;
3411 3412 3413
		break;
	case 3:
		sector_size = ICH_FLASH_SEG_SIZE_64K;
3414
		iteration = 1;
3415 3416 3417 3418 3419 3420 3421
		break;
	default:
		return -E1000_ERR_NVM;
	}

	/* Start with the base address, then add the sector offset. */
	flash_linear_addr = hw->nvm.flash_base_addr;
3422
	flash_linear_addr += (bank) ? flash_bank_size : 0;
3423

3424
	for (j = 0; j < iteration; j++) {
3425
		do {
3426 3427
			u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;

3428 3429 3430 3431 3432
			/* Steps */
			ret_val = e1000_flash_cycle_init_ich8lan(hw);
			if (ret_val)
				return ret_val;

B
Bruce Allan 已提交
3433
			/* Write a value 11 (block Erase) in Flash
3434 3435
			 * Cycle field in hw flash control
			 */
3436 3437 3438 3439
			hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
			hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
			ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

B
Bruce Allan 已提交
3440
			/* Write the last 24 bits of an index within the
3441 3442 3443 3444 3445 3446
			 * block into Flash Linear address field in Flash
			 * Address.
			 */
			flash_linear_addr += (j * sector_size);
			ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

3447
			ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
3448
			if (!ret_val)
3449 3450
				break;

B
Bruce Allan 已提交
3451
			/* Check if FCERR is set to 1.  If 1,
3452
			 * clear it and try the whole sequence
3453 3454
			 * a few more times else Done
			 */
3455
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3456
			if (hsfsts.hsf_status.flcerr)
3457
				/* repeat for some time before giving up */
3458
				continue;
B
Bruce Allan 已提交
3459
			else if (!hsfsts.hsf_status.flcdone)
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
				return ret_val;
		} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
	}

	return 0;
}

/**
 *  e1000_valid_led_default_ich8lan - Set the default LED settings
 *  @hw: pointer to the HW structure
 *  @data: Pointer to the LED settings
 *
 *  Reads the LED default settings from the NVM to data.  If the NVM LED
 *  settings is all 0's or F's, set the LED default to a valid LED default
 *  setting.
 **/
static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
{
	s32 ret_val;

	ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
	if (ret_val) {
3482
		e_dbg("NVM Read Error\n");
3483 3484 3485
		return ret_val;
	}

3486
	if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
3487 3488 3489 3490 3491
		*data = ID_LED_DEFAULT_ICH8LAN;

	return 0;
}

3492 3493 3494 3495 3496 3497 3498 3499 3500
/**
 *  e1000_id_led_init_pchlan - store LED configurations
 *  @hw: pointer to the HW structure
 *
 *  PCH does not control LEDs via the LEDCTL register, rather it uses
 *  the PHY LED configuration register.
 *
 *  PCH also does not have an "always on" or "always off" mode which
 *  complicates the ID feature.  Instead of using the "on" mode to indicate
3501
 *  in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
 *  use "link_up" mode.  The LEDs will still ID on request if there is no
 *  link based on logic in e1000_led_[on|off]_pchlan().
 **/
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
	const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
	u16 data, i, temp, shift;

	/* Get default ID LED modes */
	ret_val = hw->nvm.ops.valid_led_default(hw, &data);
	if (ret_val)
3516
		return ret_val;
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560

	mac->ledctl_default = er32(LEDCTL);
	mac->ledctl_mode1 = mac->ledctl_default;
	mac->ledctl_mode2 = mac->ledctl_default;

	for (i = 0; i < 4; i++) {
		temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
		shift = (i * 5);
		switch (temp) {
		case ID_LED_ON1_DEF2:
		case ID_LED_ON1_ON2:
		case ID_LED_ON1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_on << shift);
			break;
		case ID_LED_OFF1_DEF2:
		case ID_LED_OFF1_ON2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
		switch (temp) {
		case ID_LED_DEF1_ON2:
		case ID_LED_ON1_ON2:
		case ID_LED_OFF1_ON2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_on << shift);
			break;
		case ID_LED_DEF1_OFF2:
		case ID_LED_ON1_OFF2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
	}

3561
	return 0;
3562 3563
}

3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
/**
 *  e1000_get_bus_info_ich8lan - Get/Set the bus type and width
 *  @hw: pointer to the HW structure
 *
 *  ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
 *  register, so the the bus width is hard coded.
 **/
static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
{
	struct e1000_bus_info *bus = &hw->bus;
	s32 ret_val;

	ret_val = e1000e_get_bus_info_pcie(hw);

B
Bruce Allan 已提交
3578
	/* ICH devices are "PCI Express"-ish.  They have
3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
	 * a configuration space, but do not contain
	 * PCI Express Capability registers, so bus width
	 * must be hardcoded.
	 */
	if (bus->width == e1000_bus_width_unknown)
		bus->width = e1000_bus_width_pcie_x1;

	return ret_val;
}

/**
 *  e1000_reset_hw_ich8lan - Reset the hardware
 *  @hw: pointer to the HW structure
 *
 *  Does a full reset of the hardware which includes a reset of the PHY and
 *  MAC.
 **/
static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
{
3598
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3599 3600
	u16 kum_cfg;
	u32 ctrl, reg;
3601 3602
	s32 ret_val;

B
Bruce Allan 已提交
3603
	/* Prevent the PCI-E bus from sticking if there is no TLP connection
3604 3605 3606
	 * on the last TLP read/write transaction when MAC is reset.
	 */
	ret_val = e1000e_disable_pcie_master(hw);
3607
	if (ret_val)
3608
		e_dbg("PCI-E Master disable polling has failed.\n");
3609

3610
	e_dbg("Masking off all interrupts\n");
3611 3612
	ew32(IMC, 0xffffffff);

B
Bruce Allan 已提交
3613
	/* Disable the Transmit and Receive units.  Then delay to allow
3614 3615 3616 3617 3618 3619 3620
	 * any pending transactions to complete before we hit the MAC
	 * with the global reset.
	 */
	ew32(RCTL, 0);
	ew32(TCTL, E1000_TCTL_PSP);
	e1e_flush();

3621
	usleep_range(10000, 20000);
3622 3623 3624 3625 3626 3627 3628 3629 3630

	/* Workaround for ICH8 bit corruption issue in FIFO memory */
	if (hw->mac.type == e1000_ich8lan) {
		/* Set Tx and Rx buffer allocation to 8k apiece. */
		ew32(PBA, E1000_PBA_8K);
		/* Set Packet Buffer Size to 16k. */
		ew32(PBS, E1000_PBS_16K);
	}

3631
	if (hw->mac.type == e1000_pchlan) {
3632 3633
		/* Save the NVM K1 bit setting */
		ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
3634 3635 3636
		if (ret_val)
			return ret_val;

3637
		if (kum_cfg & E1000_NVM_K1_ENABLE)
3638 3639 3640 3641 3642
			dev_spec->nvm_k1_enabled = true;
		else
			dev_spec->nvm_k1_enabled = false;
	}

3643 3644
	ctrl = er32(CTRL);

3645
	if (!hw->phy.ops.check_reset_block(hw)) {
B
Bruce Allan 已提交
3646
		/* Full-chip reset requires MAC and PHY reset at the same
3647 3648 3649 3650
		 * time to make sure the interface between MAC and the
		 * external PHY is reset.
		 */
		ctrl |= E1000_CTRL_PHY_RST;
3651

B
Bruce Allan 已提交
3652
		/* Gate automatic PHY configuration by hardware on
3653 3654 3655 3656 3657
		 * non-managed 82579
		 */
		if ((hw->mac.type == e1000_pch2lan) &&
		    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
			e1000_gate_hw_phy_config_ich8lan(hw, true);
3658 3659
	}
	ret_val = e1000_acquire_swflag_ich8lan(hw);
3660
	e_dbg("Issuing a global reset to ich8lan\n");
3661
	ew32(CTRL, (ctrl | E1000_CTRL_RST));
3662
	/* cannot issue a flush here because it hangs the hardware */
3663 3664
	msleep(20);

3665 3666 3667 3668 3669 3670 3671 3672
	/* Set Phy Config Counter to 50msec */
	if (hw->mac.type == e1000_pch2lan) {
		reg = er32(FEXTNVM3);
		reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, reg);
	}

3673
	if (!ret_val)
3674
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
3675

3676
	if (ctrl & E1000_CTRL_PHY_RST) {
3677
		ret_val = hw->phy.ops.get_cfg_done(hw);
3678
		if (ret_val)
3679
			return ret_val;
3680

3681
		ret_val = e1000_post_phy_reset_ich8lan(hw);
3682
		if (ret_val)
3683
			return ret_val;
3684
	}
3685

B
Bruce Allan 已提交
3686
	/* For PCH, this write will make sure that any noise
3687 3688 3689 3690 3691 3692
	 * will be detected as a CRC error and be dropped rather than show up
	 * as a bad packet to the DMA engine.
	 */
	if (hw->mac.type == e1000_pchlan)
		ew32(CRC_OFFSET, 0x65656565);

3693
	ew32(IMC, 0xffffffff);
3694
	er32(ICR);
3695

3696 3697 3698
	reg = er32(KABGTXD);
	reg |= E1000_KABGTXD_BGSQLBIAS;
	ew32(KABGTXD, reg);
3699

3700
	return 0;
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711
}

/**
 *  e1000_init_hw_ich8lan - Initialize the hardware
 *  @hw: pointer to the HW structure
 *
 *  Prepares the hardware for transmit and receive by doing the following:
 *   - initialize hardware bits
 *   - initialize LED identification
 *   - setup receive address registers
 *   - setup flow control
3712
 *   - setup transmit descriptors
3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
 *   - clear statistics
 **/
static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 ctrl_ext, txdctl, snoop;
	s32 ret_val;
	u16 i;

	e1000_initialize_hw_bits_ich8lan(hw);

	/* Initialize identification LED */
3725
	ret_val = mac->ops.id_led_init(hw);
3726
	/* An error is not fatal and we should not stop init due to this */
3727
	if (ret_val)
3728
		e_dbg("Error initializing identification LED\n");
3729 3730 3731 3732 3733

	/* Setup the receive address. */
	e1000e_init_rx_addrs(hw, mac->rar_entry_count);

	/* Zero out the Multicast HASH table */
3734
	e_dbg("Zeroing the MTA\n");
3735 3736 3737
	for (i = 0; i < mac->mta_reg_count; i++)
		E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);

B
Bruce Allan 已提交
3738
	/* The 82578 Rx buffer will stall if wakeup is enabled in host and
3739
	 * the ME.  Disable wakeup by clearing the host wakeup bit.
3740 3741 3742
	 * Reset the phy after disabling host wakeup to reset the Rx buffer.
	 */
	if (hw->phy.type == e1000_phy_82578) {
3743 3744 3745
		e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
		i &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, i);
3746 3747 3748 3749 3750
		ret_val = e1000_phy_hw_reset_ich8lan(hw);
		if (ret_val)
			return ret_val;
	}

3751
	/* Setup link and flow control */
3752
	ret_val = mac->ops.setup_link(hw);
3753 3754

	/* Set the transmit descriptor write-back policy for both queues */
3755
	txdctl = er32(TXDCTL(0));
3756 3757 3758 3759
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3760 3761
	ew32(TXDCTL(0), txdctl);
	txdctl = er32(TXDCTL(1));
3762 3763 3764 3765
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3766
	ew32(TXDCTL(1), txdctl);
3767

B
Bruce Allan 已提交
3768
	/* ICH8 has opposite polarity of no_snoop bits.
3769 3770
	 * By default, we should use snoop behavior.
	 */
3771 3772 3773
	if (mac->type == e1000_ich8lan)
		snoop = PCIE_ICH8_SNOOP_ALL;
	else
3774
		snoop = (u32)~(PCIE_NO_SNOOP_ALL);
3775 3776 3777 3778 3779 3780
	e1000e_set_pcie_no_snoop(hw, snoop);

	ctrl_ext = er32(CTRL_EXT);
	ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
	ew32(CTRL_EXT, ctrl_ext);

B
Bruce Allan 已提交
3781
	/* Clear all of the statistics registers (clear on read).  It is
3782 3783 3784 3785 3786 3787
	 * important that we do this after we have tried to establish link
	 * because the symbol error count will increment wildly if there
	 * is no link.
	 */
	e1000_clear_hw_cntrs_ich8lan(hw);

3788
	return ret_val;
3789
}
3790

3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804
/**
 *  e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
 *  @hw: pointer to the HW structure
 *
 *  Sets/Clears required hardware bits necessary for correctly setting up the
 *  hardware for transmit and receive.
 **/
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
{
	u32 reg;

	/* Extended Device Control */
	reg = er32(CTRL_EXT);
	reg |= (1 << 22);
3805 3806 3807
	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
	if (hw->mac.type >= e1000_pchlan)
		reg |= E1000_CTRL_EXT_PHYPDEN;
3808 3809 3810
	ew32(CTRL_EXT, reg);

	/* Transmit Descriptor Control 0 */
3811
	reg = er32(TXDCTL(0));
3812
	reg |= (1 << 22);
3813
	ew32(TXDCTL(0), reg);
3814 3815

	/* Transmit Descriptor Control 1 */
3816
	reg = er32(TXDCTL(1));
3817
	reg |= (1 << 22);
3818
	ew32(TXDCTL(1), reg);
3819 3820

	/* Transmit Arbitration Control 0 */
3821
	reg = er32(TARC(0));
3822 3823 3824
	if (hw->mac.type == e1000_ich8lan)
		reg |= (1 << 28) | (1 << 29);
	reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
3825
	ew32(TARC(0), reg);
3826 3827

	/* Transmit Arbitration Control 1 */
3828
	reg = er32(TARC(1));
3829 3830 3831 3832 3833
	if (er32(TCTL) & E1000_TCTL_MULR)
		reg &= ~(1 << 28);
	else
		reg |= (1 << 28);
	reg |= (1 << 24) | (1 << 26) | (1 << 30);
3834
	ew32(TARC(1), reg);
3835 3836 3837 3838 3839 3840 3841

	/* Device Status */
	if (hw->mac.type == e1000_ich8lan) {
		reg = er32(STATUS);
		reg &= ~(1 << 31);
		ew32(STATUS, reg);
	}
3842

B
Bruce Allan 已提交
3843
	/* work-around descriptor data corruption issue during nfs v2 udp
3844 3845 3846 3847
	 * traffic, just disable the nfs filtering capability
	 */
	reg = er32(RFCTL);
	reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3848

B
Bruce Allan 已提交
3849
	/* Disable IPv6 extension header parsing because some malformed
3850 3851 3852 3853
	 * IPv6 headers can hang the Rx.
	 */
	if (hw->mac.type == e1000_ich8lan)
		reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
3854
	ew32(RFCTL, reg);
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865

	/* Enable ECC on Lynxpoint */
	if (hw->mac.type == e1000_pch_lpt) {
		reg = er32(PBECCSTS);
		reg |= E1000_PBECCSTS_ECC_ENABLE;
		ew32(PBECCSTS, reg);

		reg = er32(CTRL);
		reg |= E1000_CTRL_MEHE;
		ew32(CTRL, reg);
	}
3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
}

/**
 *  e1000_setup_link_ich8lan - Setup flow control and link settings
 *  @hw: pointer to the HW structure
 *
 *  Determines which flow control settings to use, then configures flow
 *  control.  Calls the appropriate media-specific link configuration
 *  function.  Assuming the adapter has a valid link partner, a valid link
 *  should be established.  Assumes the hardware has previously been reset
 *  and the transmitter and receiver are not enabled.
 **/
static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;

3882
	if (hw->phy.ops.check_reset_block(hw))
3883 3884
		return 0;

B
Bruce Allan 已提交
3885
	/* ICH parts do not have a word in the NVM to determine
3886 3887 3888
	 * the default flow control setting, so we explicitly
	 * set it to full.
	 */
3889 3890 3891 3892 3893 3894 3895
	if (hw->fc.requested_mode == e1000_fc_default) {
		/* Workaround h/w hang when Tx flow control enabled */
		if (hw->mac.type == e1000_pchlan)
			hw->fc.requested_mode = e1000_fc_rx_pause;
		else
			hw->fc.requested_mode = e1000_fc_full;
	}
3896

B
Bruce Allan 已提交
3897
	/* Save off the requested flow control mode for use later.  Depending
3898 3899 3900
	 * on the link partner's capabilities, we may or may not use this mode.
	 */
	hw->fc.current_mode = hw->fc.requested_mode;
3901

3902
	e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
3903 3904

	/* Continue to configure the copper link. */
3905
	ret_val = hw->mac.ops.setup_physical_interface(hw);
3906 3907 3908
	if (ret_val)
		return ret_val;

3909
	ew32(FCTTV, hw->fc.pause_time);
3910
	if ((hw->phy.type == e1000_phy_82578) ||
3911
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
3912
	    (hw->phy.type == e1000_phy_i217) ||
3913
	    (hw->phy.type == e1000_phy_82577)) {
3914 3915
		ew32(FCRTV_PCH, hw->fc.refresh_time);

3916 3917
		ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
				   hw->fc.pause_time);
3918 3919 3920
		if (ret_val)
			return ret_val;
	}
3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943

	return e1000e_set_fc_watermarks(hw);
}

/**
 *  e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
 *  @hw: pointer to the HW structure
 *
 *  Configures the kumeran interface to the PHY to wait the appropriate time
 *  when polling the PHY, then call the generic setup_copper_link to finish
 *  configuring the copper link.
 **/
static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;
	u16 reg_data;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

B
Bruce Allan 已提交
3944
	/* Set the mac to wait the maximum time between each iteration
3945
	 * and increase the max iterations when polling the phy;
3946 3947
	 * this fixes erroneous timeouts at 10Mbps.
	 */
3948
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
3949 3950
	if (ret_val)
		return ret_val;
3951
	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3952
				       &reg_data);
3953 3954 3955
	if (ret_val)
		return ret_val;
	reg_data |= 0x3F;
3956
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3957
					reg_data);
3958 3959 3960
	if (ret_val)
		return ret_val;

3961 3962
	switch (hw->phy.type) {
	case e1000_phy_igp_3:
3963 3964 3965
		ret_val = e1000e_copper_link_setup_igp(hw);
		if (ret_val)
			return ret_val;
3966 3967 3968
		break;
	case e1000_phy_bm:
	case e1000_phy_82578:
3969 3970 3971
		ret_val = e1000e_copper_link_setup_m88(hw);
		if (ret_val)
			return ret_val;
3972 3973
		break;
	case e1000_phy_82577:
3974
	case e1000_phy_82579:
3975 3976 3977 3978 3979
		ret_val = e1000_copper_link_setup_82577(hw);
		if (ret_val)
			return ret_val;
		break;
	case e1000_phy_ife:
3980
		ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
		if (ret_val)
			return ret_val;

		reg_data &= ~IFE_PMC_AUTO_MDIX;

		switch (hw->phy.mdix) {
		case 1:
			reg_data &= ~IFE_PMC_FORCE_MDIX;
			break;
		case 2:
			reg_data |= IFE_PMC_FORCE_MDIX;
			break;
		case 0:
		default:
			reg_data |= IFE_PMC_AUTO_MDIX;
			break;
		}
3998
		ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
3999 4000
		if (ret_val)
			return ret_val;
4001 4002 4003
		break;
	default:
		break;
4004
	}
4005

4006 4007 4008
	return e1000e_setup_copper_link(hw);
}

4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
/**
 *  e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface
 *  @hw: pointer to the HW structure
 *
 *  Calls the PHY specific link setup function and then calls the
 *  generic setup_copper_link to finish configuring the link for
 *  Lynxpoint PCH devices
 **/
static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

	ret_val = e1000_copper_link_setup_82577(hw);
	if (ret_val)
		return ret_val;

	return e1000e_setup_copper_link(hw);
}

4034 4035 4036 4037 4038 4039
/**
 *  e1000_get_link_up_info_ich8lan - Get current link speed and duplex
 *  @hw: pointer to the HW structure
 *  @speed: pointer to store current link speed
 *  @duplex: pointer to store the current link duplex
 *
4040
 *  Calls the generic get_speed_and_duplex to retrieve the current link
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
 *  information and then calls the Kumeran lock loss workaround for links at
 *  gigabit speeds.
 **/
static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
					  u16 *duplex)
{
	s32 ret_val;

	ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
	if (ret_val)
		return ret_val;

	if ((hw->mac.type == e1000_ich8lan) &&
4054
	    (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086
		ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
	}

	return ret_val;
}

/**
 *  e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
 *  @hw: pointer to the HW structure
 *
 *  Work-around for 82566 Kumeran PCS lock loss:
 *  On link status change (i.e. PCI reset, speed change) and link is up and
 *  speed is gigabit-
 *    0) if workaround is optionally disabled do nothing
 *    1) wait 1ms for Kumeran link to come up
 *    2) check Kumeran Diagnostic register PCS lock loss bit
 *    3) if not set the link is locked (all is good), otherwise...
 *    4) reset the PHY
 *    5) repeat up to 10 times
 *  Note: this is only called for IGP3 copper when speed is 1gb.
 **/
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 phy_ctrl;
	s32 ret_val;
	u16 i, data;
	bool link;

	if (!dev_spec->kmrn_lock_loss_workaround_enabled)
		return 0;

B
Bruce Allan 已提交
4087
	/* Make sure link is up before proceeding.  If not just return.
4088
	 * Attempting this while link is negotiating fouled up link
4089 4090
	 * stability
	 */
4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (!link)
		return 0;

	for (i = 0; i < 10; i++) {
		/* read once to clear */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;
		/* and again to get new status */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;

		/* check for PCS lock */
		if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
			return 0;

		/* Issue PHY reset */
		e1000_phy_hw_reset(hw);
		mdelay(5);
	}
	/* Disable GigE link negotiation */
	phy_ctrl = er32(PHY_CTRL);
	phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
		     E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
	ew32(PHY_CTRL, phy_ctrl);

B
Bruce Allan 已提交
4119
	/* Call gig speed drop workaround on Gig disable before accessing
4120 4121
	 * any PHY registers
	 */
4122 4123 4124 4125 4126 4127 4128
	e1000e_gig_downshift_workaround_ich8lan(hw);

	/* unable to acquire PCS lock */
	return -E1000_ERR_PHY;
}

/**
4129
 *  e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
4130
 *  @hw: pointer to the HW structure
4131
 *  @state: boolean value used to set the current Kumeran workaround state
4132
 *
4133 4134
 *  If ICH8, set the current Kumeran workaround state (enabled - true
 *  /disabled - false).
4135 4136
 **/
void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
4137
						  bool state)
4138 4139 4140 4141
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;

	if (hw->mac.type != e1000_ich8lan) {
4142
		e_dbg("Workaround applies to ICH8 only.\n");
4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
		return;
	}

	dev_spec->kmrn_lock_loss_workaround_enabled = state;
}

/**
 *  e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
 *  @hw: pointer to the HW structure
 *
 *  Workaround for 82566 power-down on D3 entry:
 *    1) disable gigabit link
 *    2) write VR power-down enable
 *    3) read it back
 *  Continue if successful, else issue LCD reset and repeat
 **/
void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
{
	u32 reg;
	u16 data;
B
Bruce Allan 已提交
4163
	u8 retry = 0;
4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175

	if (hw->phy.type != e1000_phy_igp_3)
		return;

	/* Try the workaround twice (if needed) */
	do {
		/* Disable link */
		reg = er32(PHY_CTRL);
		reg |= (E1000_PHY_CTRL_GBE_DISABLE |
			E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
		ew32(PHY_CTRL, reg);

B
Bruce Allan 已提交
4176
		/* Call gig speed drop workaround on Gig disable before
4177 4178
		 * accessing any PHY registers
		 */
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
		if (hw->mac.type == e1000_ich8lan)
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* Write VR power-down enable */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);

		/* Read it back and test */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
			break;

		/* Issue PHY reset and repeat at most one more time */
		reg = er32(CTRL);
		ew32(CTRL, reg | E1000_CTRL_PHY_RST);
		retry++;
	} while (retry);
}

/**
 *  e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
 *  @hw: pointer to the HW structure
 *
 *  Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
4205
 *  LPLU, Gig disable, MDIC PHY reset):
4206 4207
 *    1) Set Kumeran Near-end loopback
 *    2) Clear Kumeran Near-end loopback
4208
 *  Should only be called for ICH8[m] devices with any 1G Phy.
4209 4210 4211 4212 4213 4214
 **/
void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 reg_data;

4215
	if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
4216 4217 4218
		return;

	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4219
				       &reg_data);
4220 4221 4222 4223
	if (ret_val)
		return;
	reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4224
					reg_data);
4225 4226 4227
	if (ret_val)
		return;
	reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
4228
	e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
4229 4230
}

4231
/**
4232
 *  e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
4233 4234 4235 4236
 *  @hw: pointer to the HW structure
 *
 *  During S0 to Sx transition, it is possible the link remains at gig
 *  instead of negotiating to a lower speed.  Before going to Sx, set
4237 4238 4239 4240
 *  'Gig Disable' to force link speed negotiation to a lower speed based on
 *  the LPLU setting in the NVM or custom setting.  For PCH and newer parts,
 *  the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
 *  needs to be written.
B
Bruce Allan 已提交
4241 4242 4243
 *  Parts that support (and are linked to a partner which support) EEE in
 *  100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
 *  than 10Mbps w/o EEE.
4244
 **/
4245
void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
4246
{
B
Bruce Allan 已提交
4247
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
4248
	u32 phy_ctrl;
4249
	s32 ret_val;
4250

4251
	phy_ctrl = er32(PHY_CTRL);
4252
	phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
4253

B
Bruce Allan 已提交
4254
	if (hw->phy.type == e1000_phy_i217) {
4255 4256 4257
		u16 phy_reg, device_id = hw->adapter->pdev->device;

		if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
4258 4259 4260
		    (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
		    (device_id == E1000_DEV_ID_PCH_I218_LM3) ||
		    (device_id == E1000_DEV_ID_PCH_I218_V3)) {
4261 4262 4263 4264
			u32 fextnvm6 = er32(FEXTNVM6);

			ew32(FEXTNVM6, fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK);
		}
B
Bruce Allan 已提交
4265 4266 4267 4268 4269 4270 4271 4272

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			goto out;

		if (!dev_spec->eee_disable) {
			u16 eee_advert;

4273 4274 4275 4276
			ret_val =
			    e1000_read_emi_reg_locked(hw,
						      I217_EEE_ADVERTISEMENT,
						      &eee_advert);
B
Bruce Allan 已提交
4277 4278 4279
			if (ret_val)
				goto release;

B
Bruce Allan 已提交
4280
			/* Disable LPLU if both link partners support 100BaseT
B
Bruce Allan 已提交
4281 4282 4283
			 * EEE and 100Full is advertised on both ends of the
			 * link.
			 */
4284
			if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
4285
			    (dev_spec->eee_lp_ability &
4286
			     I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
4287 4288 4289 4290 4291
			    (hw->phy.autoneg_advertised & ADVERTISE_100_FULL))
				phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
					      E1000_PHY_CTRL_NOND0A_LPLU);
		}

B
Bruce Allan 已提交
4292
		/* For i217 Intel Rapid Start Technology support,
B
Bruce Allan 已提交
4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
		 * when the system is going into Sx and no manageability engine
		 * is present, the driver must configure proxy to reset only on
		 * power good.  LPI (Low Power Idle) state must also reset only
		 * on power good, as well as the MTA (Multicast table array).
		 * The SMBus release must also be disabled on LCD reset.
		 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
			/* Enable proxy to reset only on power good. */
			e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
			phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
			e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);

B
Bruce Allan 已提交
4305
			/* Set bit enable LPI (EEE) to reset only on
B
Bruce Allan 已提交
4306 4307 4308
			 * power good.
			 */
			e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
4309
			phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
B
Bruce Allan 已提交
4310 4311 4312 4313
			e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);

			/* Disable the SMB release on LCD reset. */
			e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
4314
			phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4315 4316 4317
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
		}

B
Bruce Allan 已提交
4318
		/* Enable MTA to reset for Intel Rapid Start Technology
B
Bruce Allan 已提交
4319 4320 4321
		 * Support
		 */
		e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
4322
		phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4323 4324 4325 4326 4327 4328
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);

release:
		hw->phy.ops.release(hw);
	}
out:
4329
	ew32(PHY_CTRL, phy_ctrl);
4330

4331 4332 4333
	if (hw->mac.type == e1000_ich8lan)
		e1000e_gig_downshift_workaround_ich8lan(hw);

4334
	if (hw->mac.type >= e1000_pchlan) {
4335
		e1000_oem_bits_config_ich8lan(hw, false);
B
Bruce Allan 已提交
4336 4337 4338 4339 4340

		/* Reset PHY to activate OEM bits on 82577/8 */
		if (hw->mac.type == e1000_pchlan)
			e1000e_phy_hw_reset_generic(hw);

4341 4342 4343 4344 4345 4346
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		e1000_write_smbus_addr(hw);
		hw->phy.ops.release(hw);
	}
4347 4348
}

4349 4350 4351 4352 4353 4354 4355 4356
/**
 *  e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
 *  @hw: pointer to the HW structure
 *
 *  During Sx to S0 transitions on non-managed devices or managed devices
 *  on which PHY resets are not blocked, if the PHY registers cannot be
 *  accessed properly by the s/w toggle the LANPHYPC value to power cycle
 *  the PHY.
B
Bruce Allan 已提交
4357
 *  On i217, setup Intel Rapid Start Technology.
4358 4359 4360
 **/
void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
{
4361
	s32 ret_val;
4362

4363
	if (hw->mac.type < e1000_pch2lan)
4364 4365
		return;

4366
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
4367
	if (ret_val) {
4368
		e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
4369 4370
		return;
	}
B
Bruce Allan 已提交
4371

B
Bruce Allan 已提交
4372
	/* For i217 Intel Rapid Start Technology support when the system
B
Bruce Allan 已提交
4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
	 * is transitioning from Sx and no manageability engine is present
	 * configure SMBus to restore on reset, disable proxy, and enable
	 * the reset on MTA (Multicast table array).
	 */
	if (hw->phy.type == e1000_phy_i217) {
		u16 phy_reg;

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val) {
			e_dbg("Failed to setup iRST\n");
			return;
		}

		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
B
Bruce Allan 已提交
4387
			/* Restore clear on SMB if no manageability engine
B
Bruce Allan 已提交
4388 4389 4390 4391 4392
			 * is present
			 */
			ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
			if (ret_val)
				goto release;
4393
			phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4394 4395 4396 4397 4398 4399 4400 4401 4402
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);

			/* Disable Proxy */
			e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
		}
		/* Enable reset on MTA */
		ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
		if (ret_val)
			goto release;
4403
		phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4404 4405 4406 4407 4408 4409
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
release:
		if (ret_val)
			e_dbg("Error %d in resume workarounds\n", ret_val);
		hw->phy.ops.release(hw);
	}
4410 4411
}

4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427
/**
 *  e1000_cleanup_led_ich8lan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);

	ew32(LEDCTL, hw->mac.ledctl_default);
	return 0;
}

/**
4428
 *  e1000_led_on_ich8lan - Turn LEDs on
4429 4430
 *  @hw: pointer to the HW structure
 *
4431
 *  Turn on the LEDs.
4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
 **/
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
				(IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));

	ew32(LEDCTL, hw->mac.ledctl_mode2);
	return 0;
}

/**
4444
 *  e1000_led_off_ich8lan - Turn LEDs off
4445 4446
 *  @hw: pointer to the HW structure
 *
4447
 *  Turn off the LEDs.
4448 4449 4450 4451 4452
 **/
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
4453 4454
				(IFE_PSCL_PROBE_MODE |
				 IFE_PSCL_PROBE_LEDS_OFF));
4455 4456 4457 4458 4459

	ew32(LEDCTL, hw->mac.ledctl_mode1);
	return 0;
}

4460 4461 4462 4463 4464 4465 4466 4467
/**
 *  e1000_setup_led_pchlan - Configures SW controllable LED
 *  @hw: pointer to the HW structure
 *
 *  This prepares the SW controllable LED for use.
 **/
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
{
4468
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
}

/**
 *  e1000_cleanup_led_pchlan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
{
4479
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492
}

/**
 *  e1000_led_on_pchlan - Turn LEDs on
 *  @hw: pointer to the HW structure
 *
 *  Turn on the LEDs.
 **/
static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode2;
	u32 i, led;

B
Bruce Allan 已提交
4493
	/* If no link, then turn LED on by setting the invert bit
4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508
	 * for each LED that's mode is "link_up" in ledctl_mode2.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4509
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522
}

/**
 *  e1000_led_off_pchlan - Turn LEDs off
 *  @hw: pointer to the HW structure
 *
 *  Turn off the LEDs.
 **/
static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode1;
	u32 i, led;

B
Bruce Allan 已提交
4523
	/* If no link, then turn LED off by clearing the invert bit
4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538
	 * for each LED that's mode is "link_up" in ledctl_mode1.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4539
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4540 4541
}

4542
/**
4543
 *  e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
4544 4545
 *  @hw: pointer to the HW structure
 *
4546 4547 4548 4549 4550 4551 4552
 *  Read appropriate register for the config done bit for completion status
 *  and configure the PHY through s/w for EEPROM-less parts.
 *
 *  NOTE: some silicon which is EEPROM-less will fail trying to read the
 *  config done bit, so only an error is logged and continues.  If we were
 *  to return with error, EEPROM-less silicon would not be able to be reset
 *  or change link.
4553 4554 4555
 **/
static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
{
4556
	s32 ret_val = 0;
4557
	u32 bank = 0;
4558
	u32 status;
4559

4560
	e1000e_get_cfg_done_generic(hw);
4561

4562 4563 4564 4565 4566 4567
	/* Wait for indication from h/w that it has completed basic config */
	if (hw->mac.type >= e1000_ich10lan) {
		e1000_lan_init_done_ich8lan(hw);
	} else {
		ret_val = e1000e_get_auto_rd_done(hw);
		if (ret_val) {
B
Bruce Allan 已提交
4568
			/* When auto config read does not complete, do not
4569 4570 4571 4572 4573 4574
			 * return with an error. This can happen in situations
			 * where there is no eeprom and prevents getting link.
			 */
			e_dbg("Auto Read Done did not complete\n");
			ret_val = 0;
		}
4575 4576
	}

4577 4578 4579 4580 4581 4582
	/* Clear PHY Reset Asserted bit */
	status = er32(STATUS);
	if (status & E1000_STATUS_PHYRA)
		ew32(STATUS, status & ~E1000_STATUS_PHYRA);
	else
		e_dbg("PHY Reset Asserted not set - needs delay\n");
4583 4584

	/* If EEPROM is not marked present, init the IGP 3 PHY manually */
4585
	if (hw->mac.type <= e1000_ich9lan) {
B
Bruce Allan 已提交
4586
		if (!(er32(EECD) & E1000_EECD_PRES) &&
4587 4588 4589 4590 4591 4592
		    (hw->phy.type == e1000_phy_igp_3)) {
			e1000e_phy_init_script_igp3(hw);
		}
	} else {
		if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
			/* Maybe we should do a basic PHY config */
4593
			e_dbg("EEPROM not present\n");
4594
			ret_val = -E1000_ERR_CONFIG;
4595 4596 4597
		}
	}

4598
	return ret_val;
4599 4600
}

4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615
/**
 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
 * @hw: pointer to the HW structure
 *
 * In the case of a PHY power down to save power, or to turn off link during a
 * driver unload, or wake on lan is not enabled, remove the link.
 **/
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
{
	/* If the management interface is not enabled, then power down */
	if (!(hw->mac.ops.check_mng_mode(hw) ||
	      hw->phy.ops.check_reset_block(hw)))
		e1000_power_down_phy_copper(hw);
}

4616 4617 4618 4619 4620 4621 4622 4623 4624
/**
 *  e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
 *  @hw: pointer to the HW structure
 *
 *  Clears hardware counters specific to the silicon family and calls
 *  clear_hw_cntrs_generic to clear all general purpose counters.
 **/
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
{
4625
	u16 phy_data;
4626
	s32 ret_val;
4627 4628 4629

	e1000e_clear_hw_cntrs_base(hw);

4630 4631 4632 4633 4634 4635
	er32(ALGNERRC);
	er32(RXERRC);
	er32(TNCRS);
	er32(CEXTERR);
	er32(TSCTC);
	er32(TSCTFC);
4636

4637 4638 4639
	er32(MGTPRC);
	er32(MGTPDC);
	er32(MGTPTC);
4640

4641 4642
	er32(IAC);
	er32(ICRXOC);
4643

4644 4645
	/* Clear PHY statistics registers */
	if ((hw->phy.type == e1000_phy_82578) ||
4646
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
4647
	    (hw->phy.type == e1000_phy_i217) ||
4648
	    (hw->phy.type == e1000_phy_82577)) {
4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		ret_val = hw->phy.ops.set_page(hw,
					       HV_STATS_PAGE << IGP_PAGE_SHIFT);
		if (ret_val)
			goto release;
		hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
release:
		hw->phy.ops.release(hw);
4672
	}
4673 4674
}

J
Jeff Kirsher 已提交
4675
static const struct e1000_mac_operations ich8_mac_ops = {
4676
	/* check_mng_mode dependent on mac type */
4677
	.check_for_link		= e1000_check_for_copper_link_ich8lan,
4678
	/* cleanup_led dependent on mac type */
4679 4680
	.clear_hw_cntrs		= e1000_clear_hw_cntrs_ich8lan,
	.get_bus_info		= e1000_get_bus_info_ich8lan,
4681
	.set_lan_id		= e1000_set_lan_id_single_port,
4682
	.get_link_up_info	= e1000_get_link_up_info_ich8lan,
4683 4684
	/* led_on dependent on mac type */
	/* led_off dependent on mac type */
4685
	.update_mc_addr_list	= e1000e_update_mc_addr_list_generic,
4686 4687 4688
	.reset_hw		= e1000_reset_hw_ich8lan,
	.init_hw		= e1000_init_hw_ich8lan,
	.setup_link		= e1000_setup_link_ich8lan,
4689
	.setup_physical_interface = e1000_setup_copper_link_ich8lan,
4690
	/* id_led_init dependent on mac type */
4691
	.config_collision_dist	= e1000e_config_collision_dist_generic,
4692
	.rar_set		= e1000e_rar_set_generic,
4693 4694
};

J
Jeff Kirsher 已提交
4695
static const struct e1000_phy_operations ich8_phy_ops = {
4696
	.acquire		= e1000_acquire_swflag_ich8lan,
4697
	.check_reset_block	= e1000_check_reset_block_ich8lan,
4698
	.commit			= NULL,
4699
	.get_cfg_done		= e1000_get_cfg_done_ich8lan,
4700
	.get_cable_length	= e1000e_get_cable_length_igp_2,
4701 4702 4703
	.read_reg		= e1000e_read_phy_reg_igp,
	.release		= e1000_release_swflag_ich8lan,
	.reset			= e1000_phy_hw_reset_ich8lan,
4704 4705
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_ich8lan,
	.set_d3_lplu_state	= e1000_set_d3_lplu_state_ich8lan,
4706
	.write_reg		= e1000e_write_phy_reg_igp,
4707 4708
};

J
Jeff Kirsher 已提交
4709
static const struct e1000_nvm_operations ich8_nvm_ops = {
4710
	.acquire		= e1000_acquire_nvm_ich8lan,
4711
	.read			= e1000_read_nvm_ich8lan,
4712
	.release		= e1000_release_nvm_ich8lan,
4713
	.reload			= e1000e_reload_nvm_generic,
4714
	.update			= e1000_update_nvm_checksum_ich8lan,
4715
	.valid_led_default	= e1000_valid_led_default_ich8lan,
4716 4717
	.validate		= e1000_validate_nvm_checksum_ich8lan,
	.write			= e1000_write_nvm_ich8lan,
4718 4719
};

J
Jeff Kirsher 已提交
4720
const struct e1000_info e1000_ich8_info = {
4721 4722
	.mac			= e1000_ich8lan,
	.flags			= FLAG_HAS_WOL
4723
				  | FLAG_IS_ICH
4724 4725 4726 4727 4728
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
	.pba			= 8,
4729
	.max_hw_frame_size	= ETH_FRAME_LEN + ETH_FCS_LEN,
J
Jeff Kirsher 已提交
4730
	.get_variants		= e1000_get_variants_ich8lan,
4731 4732 4733 4734 4735
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4736
const struct e1000_info e1000_ich9_info = {
4737 4738
	.mac			= e1000_ich9lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
4739
				  | FLAG_IS_ICH
4740 4741 4742 4743 4744
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4745
	.pba			= 18,
4746
	.max_hw_frame_size	= DEFAULT_JUMBO,
J
Jeff Kirsher 已提交
4747
	.get_variants		= e1000_get_variants_ich8lan,
4748 4749 4750 4751 4752
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4753
const struct e1000_info e1000_ich10_info = {
4754 4755 4756 4757 4758 4759 4760 4761
	.mac			= e1000_ich10lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
				  | FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4762
	.pba			= 18,
4763
	.max_hw_frame_size	= DEFAULT_JUMBO,
4764 4765 4766 4767 4768
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4769

J
Jeff Kirsher 已提交
4770
const struct e1000_info e1000_pch_info = {
4771 4772 4773 4774 4775 4776 4777
	.mac			= e1000_pchlan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
4778
				  | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
4779
				  | FLAG_APME_IN_WUC,
4780
	.flags2			= FLAG2_HAS_PHY_STATS,
4781 4782 4783 4784 4785 4786 4787
	.pba			= 26,
	.max_hw_frame_size	= 4096,
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4788

J
Jeff Kirsher 已提交
4789
const struct e1000_info e1000_pch2_info = {
4790 4791 4792
	.mac			= e1000_pch2lan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4793
				  | FLAG_HAS_HW_TIMESTAMP
4794 4795 4796 4797 4798
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
4799 4800
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
4801
	.pba			= 26,
4802
	.max_hw_frame_size	= 9018,
4803 4804 4805 4806 4807
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
B
Bruce Allan 已提交
4808 4809 4810 4811 4812

const struct e1000_info e1000_pch_lpt_info = {
	.mac			= e1000_pch_lpt,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4813
				  | FLAG_HAS_HW_TIMESTAMP
B
Bruce Allan 已提交
4814 4815 4816 4817 4818 4819 4820 4821
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
	.pba			= 26,
4822
	.max_hw_frame_size	= 9018,
B
Bruce Allan 已提交
4823 4824 4825 4826 4827
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};