ich8lan.c 130.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel PRO/1000 Linux driver
B
Bruce Allan 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  Linux NICS <linux.nics@intel.com>
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

B
Bruce Allan 已提交
29
/* 82562G 10/100 Network Connection
30 31 32 33 34 35 36 37 38 39 40
 * 82562G-2 10/100 Network Connection
 * 82562GT 10/100 Network Connection
 * 82562GT-2 10/100 Network Connection
 * 82562V 10/100 Network Connection
 * 82562V-2 10/100 Network Connection
 * 82566DC-2 Gigabit Network Connection
 * 82566DC Gigabit Network Connection
 * 82566DM-2 Gigabit Network Connection
 * 82566DM Gigabit Network Connection
 * 82566MC Gigabit Network Connection
 * 82566MM Gigabit Network Connection
41 42
 * 82567LM Gigabit Network Connection
 * 82567LF Gigabit Network Connection
43
 * 82567V Gigabit Network Connection
44 45 46
 * 82567LM-2 Gigabit Network Connection
 * 82567LF-2 Gigabit Network Connection
 * 82567V-2 Gigabit Network Connection
47 48
 * 82567LF-3 Gigabit Network Connection
 * 82567LM-3 Gigabit Network Connection
49
 * 82567LM-4 Gigabit Network Connection
50 51 52 53
 * 82577LM Gigabit Network Connection
 * 82577LC Gigabit Network Connection
 * 82578DM Gigabit Network Connection
 * 82578DC Gigabit Network Connection
54 55
 * 82579LM Gigabit Network Connection
 * 82579V Gigabit Network Connection
56 57 58 59 60 61 62 63
 */

#include "e1000.h"

/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
/* Offset 04h HSFSTS */
union ich8_hws_flash_status {
	struct ich8_hsfsts {
64 65 66 67 68 69 70 71 72
		u16 flcdone:1;	/* bit 0 Flash Cycle Done */
		u16 flcerr:1;	/* bit 1 Flash Cycle Error */
		u16 dael:1;	/* bit 2 Direct Access error Log */
		u16 berasesz:2;	/* bit 4:3 Sector Erase Size */
		u16 flcinprog:1;	/* bit 5 flash cycle in Progress */
		u16 reserved1:2;	/* bit 13:6 Reserved */
		u16 reserved2:6;	/* bit 13:6 Reserved */
		u16 fldesvalid:1;	/* bit 14 Flash Descriptor Valid */
		u16 flockdn:1;	/* bit 15 Flash Config Lock-Down */
73 74 75 76 77 78 79 80
	} hsf_status;
	u16 regval;
};

/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
/* Offset 06h FLCTL */
union ich8_hws_flash_ctrl {
	struct ich8_hsflctl {
81 82 83 84 85
		u16 flcgo:1;	/* 0 Flash Cycle Go */
		u16 flcycle:2;	/* 2:1 Flash Cycle */
		u16 reserved:5;	/* 7:3 Reserved  */
		u16 fldbcount:2;	/* 9:8 Flash Data Byte Count */
		u16 flockdn:6;	/* 15:10 Reserved */
86 87 88 89 90 91 92
	} hsf_ctrl;
	u16 regval;
};

/* ICH Flash Region Access Permissions */
union ich8_hws_flash_regacc {
	struct ich8_flracc {
93 94 95 96
		u32 grra:8;	/* 0:7 GbE region Read Access */
		u32 grwa:8;	/* 8:15 GbE region Write Access */
		u32 gmrag:8;	/* 23:16 GbE Master Read Access Grant */
		u32 gmwag:8;	/* 31:24 GbE Master Write Access Grant */
97 98 99 100
	} hsf_flregacc;
	u16 regval;
};

101 102 103
/* ICH Flash Protected Region */
union ich8_flash_protected_range {
	struct ich8_pr {
B
Bruce Allan 已提交
104 105 106 107 108 109
		u32 base:13;	/* 0:12 Protected Range Base */
		u32 reserved1:2;	/* 13:14 Reserved */
		u32 rpe:1;	/* 15 Read Protection Enable */
		u32 limit:13;	/* 16:28 Protected Range Limit */
		u32 reserved2:2;	/* 29:30 Reserved */
		u32 wpe:1;	/* 31 Write Protection Enable */
110 111 112 113
	} range;
	u32 regval;
};

114 115 116 117 118
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte);
119 120
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data);
121 122 123 124 125
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data);
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data);
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
126 127 128 129 130 131 132 133
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
134
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
135
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
136
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
137
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
138
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
139 140
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
141
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
B
Bruce Allan 已提交
142
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
143
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
144
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
145
static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw);
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168

static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
{
	return readw(hw->flash_address + reg);
}

static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
{
	return readl(hw->flash_address + reg);
}

static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
{
	writew(val, hw->flash_address + reg);
}

static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
{
	writel(val, hw->flash_address + reg);
}

#define er16flash(reg)		__er16flash(hw, (reg))
#define er32flash(reg)		__er32flash(hw, (reg))
169 170
#define ew16flash(reg, val)	__ew16flash(hw, (reg), (val))
#define ew32flash(reg, val)	__ew32flash(hw, (reg), (val))
171

172 173 174 175 176 177 178 179 180 181 182
/**
 *  e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
 *  @hw: pointer to the HW structure
 *
 *  Test access to the PHY registers by reading the PHY ID registers.  If
 *  the PHY ID is already known (e.g. resume path) compare it with known ID,
 *  otherwise assume the read PHY ID is correct if it is valid.
 *
 *  Assumes the sw/fw/hw semaphore is already acquired.
 **/
static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
183
{
184 185 186 187 188 189
	u16 phy_reg = 0;
	u32 phy_id = 0;
	s32 ret_val;
	u16 retry_count;

	for (retry_count = 0; retry_count < 2; retry_count++) {
190
		ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
191 192 193 194
		if (ret_val || (phy_reg == 0xFFFF))
			continue;
		phy_id = (u32)(phy_reg << 16);

195
		ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
196 197 198 199 200 201 202
		if (ret_val || (phy_reg == 0xFFFF)) {
			phy_id = 0;
			continue;
		}
		phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
		break;
	}
203 204 205 206

	if (hw->phy.id) {
		if (hw->phy.id == phy_id)
			return true;
207 208 209
	} else if (phy_id) {
		hw->phy.id = phy_id;
		hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
210 211 212
		return true;
	}

B
Bruce Allan 已提交
213
	/* In case the PHY needs to be in mdio slow mode,
214 215 216 217 218 219 220 221 222
	 * set slow mode and try to get the PHY id again.
	 */
	hw->phy.ops.release(hw);
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
	if (!ret_val)
		ret_val = e1000e_get_phy_id(hw);
	hw->phy.ops.acquire(hw);

	return !ret_val;
223 224 225 226 227 228 229 230 231 232 233 234 235
}

/**
 *  e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
 *  @hw: pointer to the HW structure
 *
 *  Workarounds/flow necessary for PHY initialization during driver load
 *  and resume paths.
 **/
static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
{
	u32 mac_reg, fwsm = er32(FWSM);
	s32 ret_val;
B
Bruce Allan 已提交
236
	u16 phy_reg;
237

238 239 240 241 242
	/* Gate automatic PHY configuration by hardware on managed and
	 * non-managed 82579 and newer adapters.
	 */
	e1000_gate_hw_phy_config_ich8lan(hw, true);

243 244 245
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val) {
		e_dbg("Failed to initialize PHY flow\n");
246
		goto out;
247 248
	}

B
Bruce Allan 已提交
249
	/* The MAC-PHY interconnect may be in SMBus mode.  If the PHY is
250 251 252 253
	 * inaccessible and resetting the PHY is not blocked, toggle the
	 * LANPHYPC Value bit to force the interconnect to PCIe mode.
	 */
	switch (hw->mac.type) {
B
Bruce Allan 已提交
254 255 256 257
	case e1000_pch_lpt:
		if (e1000_phy_is_accessible_pchlan(hw))
			break;

B
Bruce Allan 已提交
258
		/* Before toggling LANPHYPC, see if PHY is accessible by
B
Bruce Allan 已提交
259 260 261 262 263 264 265
		 * forcing MAC to SMBus mode first.
		 */
		mac_reg = er32(CTRL_EXT);
		mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
		ew32(CTRL_EXT, mac_reg);

		/* fall-through */
266
	case e1000_pch2lan:
B
Bruce Allan 已提交
267 268 269 270 271 272 273 274 275 276 277 278
		if (e1000_phy_is_accessible_pchlan(hw)) {
			if (hw->mac.type == e1000_pch_lpt) {
				/* Unforce SMBus mode in PHY */
				e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
				phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
				e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);

				/* Unforce SMBus mode in MAC */
				mac_reg = er32(CTRL_EXT);
				mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
				ew32(CTRL_EXT, mac_reg);
			}
279
			break;
B
Bruce Allan 已提交
280
		}
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300

		/* fall-through */
	case e1000_pchlan:
		if ((hw->mac.type == e1000_pchlan) &&
		    (fwsm & E1000_ICH_FWSM_FW_VALID))
			break;

		if (hw->phy.ops.check_reset_block(hw)) {
			e_dbg("Required LANPHYPC toggle blocked by ME\n");
			break;
		}

		e_dbg("Toggling LANPHYPC\n");

		/* Set Phy Config Counter to 50msec */
		mac_reg = er32(FEXTNVM3);
		mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, mac_reg);

301 302 303 304 305 306 307 308 309
		if (hw->mac.type == e1000_pch_lpt) {
			/* Toggling LANPHYPC brings the PHY out of SMBus mode
			 * So ensure that the MAC is also out of SMBus mode
			 */
			mac_reg = er32(CTRL_EXT);
			mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
			ew32(CTRL_EXT, mac_reg);
		}

310 311 312 313 314 315
		/* Toggle LANPHYPC Value bit */
		mac_reg = er32(CTRL);
		mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
		mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
		ew32(CTRL, mac_reg);
		e1e_flush();
316
		usleep_range(10, 20);
317 318 319
		mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
		ew32(CTRL, mac_reg);
		e1e_flush();
B
Bruce Allan 已提交
320 321 322 323 324 325 326 327 328
		if (hw->mac.type < e1000_pch_lpt) {
			msleep(50);
		} else {
			u16 count = 20;
			do {
				usleep_range(5000, 10000);
			} while (!(er32(CTRL_EXT) &
				   E1000_CTRL_EXT_LPCD) && count--);
		}
329 330 331 332 333 334 335
		break;
	default:
		break;
	}

	hw->phy.ops.release(hw);

B
Bruce Allan 已提交
336
	/* Reset the PHY before any access to it.  Doing so, ensures
337 338 339 340 341 342
	 * that the PHY is in a known good state before we read/write
	 * PHY registers.  The generic reset is sufficient here,
	 * because we haven't determined the PHY type yet.
	 */
	ret_val = e1000e_phy_hw_reset_generic(hw);

343
out:
344 345 346 347 348 349 350 351
	/* Ungate automatic PHY configuration on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
		usleep_range(10000, 20000);
		e1000_gate_hw_phy_config_ich8lan(hw, false);
	}

	return ret_val;
352 353
}

354 355 356 357 358 359 360 361 362
/**
 *  e1000_init_phy_params_pchlan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
363
	s32 ret_val;
364

B
Bruce Allan 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
	phy->addr = 1;
	phy->reset_delay_us = 100;

	phy->ops.set_page = e1000_set_page_igp;
	phy->ops.read_reg = e1000_read_phy_reg_hv;
	phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
	phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
	phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
	phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
	phy->ops.write_reg = e1000_write_phy_reg_hv;
	phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
	phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
	phy->ops.power_up = e1000_power_up_phy_copper;
	phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
	phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
380

381
	phy->id = e1000_phy_unknown;
382

383 384 385
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
	if (ret_val)
		return ret_val;
386

387 388 389 390 391 392 393 394 395 396
	if (phy->id == e1000_phy_unknown)
		switch (hw->mac.type) {
		default:
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
			if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
				break;
			/* fall-through */
		case e1000_pch2lan:
B
Bruce Allan 已提交
397
		case e1000_pch_lpt:
B
Bruce Allan 已提交
398
			/* In case the PHY needs to be in mdio slow mode,
399 400 401 402 403 404 405 406
			 * set slow mode and try to get the PHY id again.
			 */
			ret_val = e1000_set_mdio_slow_mode_hv(hw);
			if (ret_val)
				return ret_val;
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
407
			break;
408
		}
409 410
	phy->type = e1000e_get_phy_type_from_id(phy->id);

411 412
	switch (phy->type) {
	case e1000_phy_82577:
413
	case e1000_phy_82579:
B
Bruce Allan 已提交
414
	case e1000_phy_i217:
415 416
		phy->ops.check_polarity = e1000_check_polarity_82577;
		phy->ops.force_speed_duplex =
417
		    e1000_phy_force_speed_duplex_82577;
418
		phy->ops.get_cable_length = e1000_get_cable_length_82577;
419 420
		phy->ops.get_info = e1000_get_phy_info_82577;
		phy->ops.commit = e1000e_phy_sw_reset;
421
		break;
422 423 424 425 426 427 428 429 430
	case e1000_phy_82578:
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
		phy->ops.get_cable_length = e1000e_get_cable_length_m88;
		phy->ops.get_info = e1000e_get_phy_info_m88;
		break;
	default:
		ret_val = -E1000_ERR_PHY;
		break;
431 432 433 434 435
	}

	return ret_val;
}

436 437 438 439 440 441 442 443 444 445 446 447
/**
 *  e1000_init_phy_params_ich8lan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 i = 0;

B
Bruce Allan 已提交
448 449
	phy->addr = 1;
	phy->reset_delay_us = 100;
450

B
Bruce Allan 已提交
451 452
	phy->ops.power_up = e1000_power_up_phy_copper;
	phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
453

B
Bruce Allan 已提交
454
	/* We may need to do this twice - once for IGP and if that fails,
455 456 457 458
	 * we'll set BM func pointers and try again
	 */
	ret_val = e1000e_determine_phy_address(hw);
	if (ret_val) {
459
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
B
Bruce Allan 已提交
460
		phy->ops.read_reg = e1000e_read_phy_reg_bm;
461
		ret_val = e1000e_determine_phy_address(hw);
B
Bruce Allan 已提交
462 463
		if (ret_val) {
			e_dbg("Cannot determine PHY addr. Erroring out\n");
464
			return ret_val;
B
Bruce Allan 已提交
465
		}
466 467
	}

468 469 470
	phy->id = 0;
	while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
	       (i++ < 100)) {
471
		usleep_range(1000, 2000);
472 473 474 475 476 477 478 479 480 481
		ret_val = e1000e_get_phy_id(hw);
		if (ret_val)
			return ret_val;
	}

	/* Verify phy id */
	switch (phy->id) {
	case IGP03E1000_E_PHY_ID:
		phy->type = e1000_phy_igp_3;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
482 483
		phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
		phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
484 485 486
		phy->ops.get_info = e1000e_get_phy_info_igp;
		phy->ops.check_polarity = e1000_check_polarity_igp;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
487 488 489 490 491 492
		break;
	case IFE_E_PHY_ID:
	case IFE_PLUS_E_PHY_ID:
	case IFE_C_E_PHY_ID:
		phy->type = e1000_phy_ife;
		phy->autoneg_mask = E1000_ALL_NOT_GIG;
493 494 495
		phy->ops.get_info = e1000_get_phy_info_ife;
		phy->ops.check_polarity = e1000_check_polarity_ife;
		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
496
		break;
497 498 499
	case BME1000_E_PHY_ID:
		phy->type = e1000_phy_bm;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
500 501 502
		phy->ops.read_reg = e1000e_read_phy_reg_bm;
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
		phy->ops.commit = e1000e_phy_sw_reset;
503 504 505
		phy->ops.get_info = e1000e_get_phy_info_m88;
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
506
		break;
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	default:
		return -E1000_ERR_PHY;
		break;
	}

	return 0;
}

/**
 *  e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific NVM parameters and function
 *  pointers.
 **/
static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
526
	u32 gfpreg, sector_base_addr, sector_end_addr;
527 528
	u16 i;

529
	/* Can't read flash registers if the register set isn't mapped. */
530
	if (!hw->flash_address) {
531
		e_dbg("ERROR: Flash registers not mapped\n");
532 533 534 535 536 537 538
		return -E1000_ERR_CONFIG;
	}

	nvm->type = e1000_nvm_flash_sw;

	gfpreg = er32flash(ICH_FLASH_GFPREG);

B
Bruce Allan 已提交
539
	/* sector_X_addr is a "sector"-aligned address (4096 bytes)
540
	 * Add 1 to sector_end_addr since this sector is included in
541 542
	 * the overall size.
	 */
543 544 545 546 547 548
	sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
	sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;

	/* flash_base_addr is byte-aligned */
	nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;

B
Bruce Allan 已提交
549
	/* find total size of the NVM, then cut in half since the total
550 551
	 * size represents two separate NVM banks.
	 */
552 553
	nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
				<< FLASH_SECTOR_ADDR_SHIFT);
554 555 556 557 558 559 560 561
	nvm->flash_bank_size /= 2;
	/* Adjust to word count */
	nvm->flash_bank_size /= sizeof(u16);

	nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;

	/* Clear shadow ram */
	for (i = 0; i < nvm->word_size; i++) {
562
		dev_spec->shadow_ram[i].modified = false;
B
Bruce Allan 已提交
563
		dev_spec->shadow_ram[i].value = 0xFFFF;
564 565 566 567 568 569 570 571 572 573 574 575
	}

	return 0;
}

/**
 *  e1000_init_mac_params_ich8lan - Initialize MAC function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific MAC parameters and function
 *  pointers.
 **/
576
static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
577 578 579 580
{
	struct e1000_mac_info *mac = &hw->mac;

	/* Set media type function pointer */
581
	hw->phy.media_type = e1000_media_type_copper;
582 583 584 585 586 587 588

	/* Set mta register count */
	mac->mta_reg_count = 32;
	/* Set rar entry count */
	mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
	if (mac->type == e1000_ich8lan)
		mac->rar_entry_count--;
589 590 591 592
	/* FWSM register */
	mac->has_fwsm = true;
	/* ARC subsystem not supported */
	mac->arc_subsystem_valid = false;
593 594
	/* Adaptive IFS supported */
	mac->adaptive_ifs = true;
595

B
Bruce Allan 已提交
596
	/* LED and other operations */
597 598 599 600
	switch (mac->type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
601 602
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
603
		/* ID LED init */
604
		mac->ops.id_led_init = e1000e_id_led_init_generic;
605 606
		/* blink LED */
		mac->ops.blink_led = e1000e_blink_led_generic;
607 608 609 610 611 612 613 614
		/* setup LED */
		mac->ops.setup_led = e1000e_setup_led_generic;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_ich8lan;
		mac->ops.led_off = e1000_led_off_ich8lan;
		break;
615
	case e1000_pch2lan:
616 617 618
		mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch2lan;
		/* fall-through */
B
Bruce Allan 已提交
619
	case e1000_pch_lpt:
620
	case e1000_pchlan:
621 622
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
623 624 625 626 627 628 629 630 631 632 633 634 635 636
		/* ID LED init */
		mac->ops.id_led_init = e1000_id_led_init_pchlan;
		/* setup LED */
		mac->ops.setup_led = e1000_setup_led_pchlan;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_pchlan;
		mac->ops.led_off = e1000_led_off_pchlan;
		break;
	default:
		break;
	}

B
Bruce Allan 已提交
637 638 639
	if (mac->type == e1000_pch_lpt) {
		mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch_lpt;
640 641
		mac->ops.setup_physical_interface =
		    e1000_setup_copper_link_pch_lpt;
B
Bruce Allan 已提交
642 643
	}

644 645
	/* Enable PCS Lock-loss workaround for ICH8 */
	if (mac->type == e1000_ich8lan)
646
		e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
647 648 649 650

	return 0;
}

651 652 653 654 655 656 657 658 659 660 661 662
/**
 *  __e1000_access_emi_reg_locked - Read/write EMI register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: pointer to value to read/write from/to the EMI address
 *  @read: boolean flag to indicate read or write
 *
 *  This helper function assumes the SW/FW/HW Semaphore is already acquired.
 **/
static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
					 u16 *data, bool read)
{
663
	s32 ret_val;
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684

	ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
	if (ret_val)
		return ret_val;

	if (read)
		ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
	else
		ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);

	return ret_val;
}

/**
 *  e1000_read_emi_reg_locked - Read Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be read from the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
685
s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
686 687 688 689 690 691 692 693 694 695 696 697
{
	return __e1000_access_emi_reg_locked(hw, addr, data, true);
}

/**
 *  e1000_write_emi_reg_locked - Write Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be written to the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
698
s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
699 700 701 702
{
	return __e1000_access_emi_reg_locked(hw, addr, &data, false);
}

703 704 705 706
/**
 *  e1000_set_eee_pchlan - Enable/disable EEE support
 *  @hw: pointer to the HW structure
 *
707 708 709
 *  Enable/disable EEE based on setting in dev_spec structure, the duplex of
 *  the link and the EEE capabilities of the link partner.  The LPI Control
 *  register bits will remain set only if/when link is up.
710 711 712
 **/
static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
{
B
Bruce Allan 已提交
713
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
714
	s32 ret_val;
715
	u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data;
716

717 718 719 720 721 722 723 724 725 726 727 728
	switch (hw->phy.type) {
	case e1000_phy_82579:
		lpa = I82579_EEE_LP_ABILITY;
		pcs_status = I82579_EEE_PCS_STATUS;
		adv_addr = I82579_EEE_ADVERTISEMENT;
		break;
	case e1000_phy_i217:
		lpa = I217_EEE_LP_ABILITY;
		pcs_status = I217_EEE_PCS_STATUS;
		adv_addr = I217_EEE_ADVERTISEMENT;
		break;
	default:
729
		return 0;
730
	}
731

732
	ret_val = hw->phy.ops.acquire(hw);
733
	if (ret_val)
734
		return ret_val;
735

736
	ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
B
Bruce Allan 已提交
737
	if (ret_val)
738 739 740 741 742 743 744
		goto release;

	/* Clear bits that enable EEE in various speeds */
	lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;

	/* Enable EEE if not disabled by user */
	if (!dev_spec->eee_disable) {
B
Bruce Allan 已提交
745
		/* Save off link partner's EEE ability */
746
		ret_val = e1000_read_emi_reg_locked(hw, lpa,
747
						    &dev_spec->eee_lp_ability);
B
Bruce Allan 已提交
748 749 750
		if (ret_val)
			goto release;

751 752 753 754 755
		/* Read EEE advertisement */
		ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv);
		if (ret_val)
			goto release;

756
		/* Enable EEE only for speeds in which the link partner is
757
		 * EEE capable and for which we advertise EEE.
B
Bruce Allan 已提交
758
		 */
759
		if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
760 761
			lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;

762
		if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
763 764
			e1e_rphy_locked(hw, MII_LPA, &data);
			if (data & LPA_100FULL)
765 766 767 768 769 770 771 772 773
				lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
			else
				/* EEE is not supported in 100Half, so ignore
				 * partner's EEE in 100 ability if full-duplex
				 * is not advertised.
				 */
				dev_spec->eee_lp_ability &=
				    ~I82579_EEE_100_SUPPORTED;
		}
B
Bruce Allan 已提交
774 775
	}

776 777 778 779 780
	/* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
	ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
	if (ret_val)
		goto release;

781 782 783 784 785
	ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
release:
	hw->phy.ops.release(hw);

	return ret_val;
786 787
}

788 789 790 791 792 793 794 795
/**
 *  e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP
 *  @hw:   pointer to the HW structure
 *  @link: link up bool flag
 *
 *  When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications
 *  preventing further DMA write requests.  Workaround the issue by disabling
 *  the de-assertion of the clock request when in 1Gpbs mode.
796 797
 *  Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link
 *  speeds in order to avoid Tx hangs.
798 799 800 801
 **/
static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link)
{
	u32 fextnvm6 = er32(FEXTNVM6);
802
	u32 status = er32(STATUS);
803
	s32 ret_val = 0;
804
	u16 reg;
805

806
	if (link && (status & E1000_STATUS_SPEED_1000)) {
807 808 809 810 811 812
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return ret_val;

		ret_val =
		    e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
813
						&reg);
814 815 816 817 818 819
		if (ret_val)
			goto release;

		ret_val =
		    e1000e_write_kmrn_reg_locked(hw,
						 E1000_KMRNCTRLSTA_K1_CONFIG,
820
						 reg &
821 822 823 824 825 826 827 828 829 830 831
						 ~E1000_KMRNCTRLSTA_K1_ENABLE);
		if (ret_val)
			goto release;

		usleep_range(10, 20);

		ew32(FEXTNVM6, fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK);

		ret_val =
		    e1000e_write_kmrn_reg_locked(hw,
						 E1000_KMRNCTRLSTA_K1_CONFIG,
832
						 reg);
833 834 835 836
release:
		hw->phy.ops.release(hw);
	} else {
		/* clear FEXTNVM6 bit 8 on link down or 10/100 */
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
		fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK;

		if (!link || ((status & E1000_STATUS_SPEED_100) &&
			      (status & E1000_STATUS_FD)))
			goto update_fextnvm6;

		ret_val = e1e_rphy(hw, I217_INBAND_CTRL, &reg);
		if (ret_val)
			return ret_val;

		/* Clear link status transmit timeout */
		reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK;

		if (status & E1000_STATUS_SPEED_100) {
			/* Set inband Tx timeout to 5x10us for 100Half */
			reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;

			/* Do not extend the K1 entry latency for 100Half */
			fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
		} else {
			/* Set inband Tx timeout to 50x10us for 10Full/Half */
			reg |= 50 <<
			    I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;

			/* Extend the K1 entry latency for 10 Mbps */
			fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
		}

		ret_val = e1e_wphy(hw, I217_INBAND_CTRL, reg);
		if (ret_val)
			return ret_val;

update_fextnvm6:
		ew32(FEXTNVM6, fextnvm6);
871 872 873 874 875
	}

	return ret_val;
}

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
/**
 *  e1000_platform_pm_pch_lpt - Set platform power management values
 *  @hw: pointer to the HW structure
 *  @link: bool indicating link status
 *
 *  Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like"
 *  GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed
 *  when link is up (which must not exceed the maximum latency supported
 *  by the platform), otherwise specify there is no LTR requirement.
 *  Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop
 *  latencies in the LTR Extended Capability Structure in the PCIe Extended
 *  Capability register set, on this device LTR is set by writing the
 *  equivalent snoop/no-snoop latencies in the LTRV register in the MAC and
 *  set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB)
 *  message to the PMC.
 **/
static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link)
{
	u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) |
	    link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND;
	u16 lat_enc = 0;	/* latency encoded */

	if (link) {
		u16 speed, duplex, scale = 0;
		u16 max_snoop, max_nosnoop;
		u16 max_ltr_enc;	/* max LTR latency encoded */
		s64 lat_ns;	/* latency (ns) */
		s64 value;
		u32 rxa;

		if (!hw->adapter->max_frame_size) {
			e_dbg("max_frame_size not set.\n");
			return -E1000_ERR_CONFIG;
		}

		hw->mac.ops.get_link_up_info(hw, &speed, &duplex);
		if (!speed) {
			e_dbg("Speed not set.\n");
			return -E1000_ERR_CONFIG;
		}

		/* Rx Packet Buffer Allocation size (KB) */
		rxa = er32(PBA) & E1000_PBA_RXA_MASK;

		/* Determine the maximum latency tolerated by the device.
		 *
		 * Per the PCIe spec, the tolerated latencies are encoded as
		 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
		 * a 10-bit value (0-1023) to provide a range from 1 ns to
		 * 2^25*(2^10-1) ns.  The scale is encoded as 0=2^0ns,
		 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
		 */
		lat_ns = ((s64)rxa * 1024 -
			  (2 * (s64)hw->adapter->max_frame_size)) * 8 * 1000;
		if (lat_ns < 0)
			lat_ns = 0;
		else
			do_div(lat_ns, speed);

		value = lat_ns;
		while (value > PCI_LTR_VALUE_MASK) {
			scale++;
			value = DIV_ROUND_UP(value, (1 << 5));
		}
		if (scale > E1000_LTRV_SCALE_MAX) {
			e_dbg("Invalid LTR latency scale %d\n", scale);
			return -E1000_ERR_CONFIG;
		}
		lat_enc = (u16)((scale << PCI_LTR_SCALE_SHIFT) | value);

		/* Determine the maximum latency tolerated by the platform */
		pci_read_config_word(hw->adapter->pdev, E1000_PCI_LTR_CAP_LPT,
				     &max_snoop);
		pci_read_config_word(hw->adapter->pdev,
				     E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop);
		max_ltr_enc = max_t(u16, max_snoop, max_nosnoop);

		if (lat_enc > max_ltr_enc)
			lat_enc = max_ltr_enc;
	}

	/* Set Snoop and No-Snoop latencies the same */
	reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT);
	ew32(LTRV, reg);

	return 0;
}

964 965 966 967 968 969 970 971 972 973 974 975 976
/**
 *  e1000_check_for_copper_link_ich8lan - Check for link (Copper)
 *  @hw: pointer to the HW structure
 *
 *  Checks to see of the link status of the hardware has changed.  If a
 *  change in link status has been detected, then we read the PHY registers
 *  to get the current speed/duplex if link exists.
 **/
static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	bool link;
977
	u16 phy_reg;
978

B
Bruce Allan 已提交
979
	/* We only want to go out to the PHY registers to see if Auto-Neg
980 981 982 983
	 * has completed and/or if our link status has changed.  The
	 * get_link_status flag is set upon receiving a Link Status
	 * Change or Rx Sequence Error interrupt.
	 */
984 985
	if (!mac->get_link_status)
		return 0;
986

B
Bruce Allan 已提交
987
	/* First we want to see if the MII Status Register reports
988 989 990 991 992
	 * link.  If so, then we want to get the current speed/duplex
	 * of the PHY.
	 */
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (ret_val)
993
		return ret_val;
994

995 996 997
	if (hw->mac.type == e1000_pchlan) {
		ret_val = e1000_k1_gig_workaround_hv(hw, link);
		if (ret_val)
998
			return ret_val;
999 1000
	}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	/* When connected at 10Mbps half-duplex, 82579 parts are excessively
	 * aggressive resulting in many collisions. To avoid this, increase
	 * the IPG and reduce Rx latency in the PHY.
	 */
	if ((hw->mac.type == e1000_pch2lan) && link) {
		u32 reg;
		reg = er32(STATUS);
		if (!(reg & (E1000_STATUS_FD | E1000_STATUS_SPEED_MASK))) {
			reg = er32(TIPG);
			reg &= ~E1000_TIPG_IPGT_MASK;
			reg |= 0xFF;
			ew32(TIPG, reg);

			/* Reduce Rx latency in analog PHY */
			ret_val = hw->phy.ops.acquire(hw);
			if (ret_val)
				return ret_val;

			ret_val =
			    e1000_write_emi_reg_locked(hw, I82579_RX_CONFIG, 0);

			hw->phy.ops.release(hw);

			if (ret_val)
				return ret_val;
		}
	}

1029 1030
	/* Work-around I218 hang issue */
	if ((hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
1031 1032 1033
	    (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
	    (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM3) ||
	    (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V3)) {
1034 1035 1036 1037 1038
		ret_val = e1000_k1_workaround_lpt_lp(hw, link);
		if (ret_val)
			return ret_val;
	}

1039 1040 1041 1042 1043 1044 1045 1046 1047
	if (hw->mac.type == e1000_pch_lpt) {
		/* Set platform power management values for
		 * Latency Tolerance Reporting (LTR)
		 */
		ret_val = e1000_platform_pm_pch_lpt(hw, link);
		if (ret_val)
			return ret_val;
	}

B
Bruce Allan 已提交
1048 1049 1050
	/* Clear link partner's EEE ability */
	hw->dev_spec.ich8lan.eee_lp_ability = 0;

1051
	if (!link)
B
Bruce Allan 已提交
1052
		return 0;	/* No link detected */
1053 1054 1055

	mac->get_link_status = false;

1056 1057
	switch (hw->mac.type) {
	case e1000_pch2lan:
1058 1059
		ret_val = e1000_k1_workaround_lv(hw);
		if (ret_val)
1060
			return ret_val;
1061 1062 1063 1064 1065
		/* fall-thru */
	case e1000_pchlan:
		if (hw->phy.type == e1000_phy_82578) {
			ret_val = e1000_link_stall_workaround_hv(hw);
			if (ret_val)
1066
				return ret_val;
1067 1068
		}

B
Bruce Allan 已提交
1069
		/* Workaround for PCHx parts in half-duplex:
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
		 * Set the number of preambles removed from the packet
		 * when it is passed from the PHY to the MAC to prevent
		 * the MAC from misinterpreting the packet type.
		 */
		e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
		phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;

		if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
			phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);

		e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
		break;
	default:
		break;
1084 1085
	}

B
Bruce Allan 已提交
1086
	/* Check if there was DownShift, must be checked
1087 1088 1089 1090
	 * immediately after link-up
	 */
	e1000e_check_downshift(hw);

1091 1092 1093
	/* Enable/Disable EEE after link up */
	ret_val = e1000_set_eee_pchlan(hw);
	if (ret_val)
1094
		return ret_val;
1095

B
Bruce Allan 已提交
1096
	/* If we are forcing speed/duplex, then we simply return since
1097 1098
	 * we have already determined whether we have link or not.
	 */
1099 1100
	if (!mac->autoneg)
		return -E1000_ERR_CONFIG;
1101

B
Bruce Allan 已提交
1102
	/* Auto-Neg is enabled.  Auto Speed Detection takes care
1103 1104 1105
	 * of MAC speed/duplex configuration.  So we only need to
	 * configure Collision Distance in the MAC.
	 */
1106
	mac->ops.config_collision_dist(hw);
1107

B
Bruce Allan 已提交
1108
	/* Configure Flow Control now that Auto-Neg has completed.
1109 1110 1111 1112 1113 1114
	 * First, we need to restore the desired flow control
	 * settings because we may have had to re-autoneg with a
	 * different link partner.
	 */
	ret_val = e1000e_config_fc_after_link_up(hw);
	if (ret_val)
1115
		e_dbg("Error configuring flow control\n");
1116 1117 1118 1119

	return ret_val;
}

J
Jeff Kirsher 已提交
1120
static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
1121 1122 1123 1124
{
	struct e1000_hw *hw = &adapter->hw;
	s32 rc;

1125
	rc = e1000_init_mac_params_ich8lan(hw);
1126 1127 1128 1129 1130 1131 1132
	if (rc)
		return rc;

	rc = e1000_init_nvm_params_ich8lan(hw);
	if (rc)
		return rc;

1133 1134 1135 1136
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
1137
		rc = e1000_init_phy_params_ich8lan(hw);
1138 1139 1140
		break;
	case e1000_pchlan:
	case e1000_pch2lan:
B
Bruce Allan 已提交
1141
	case e1000_pch_lpt:
1142 1143 1144 1145 1146
		rc = e1000_init_phy_params_pchlan(hw);
		break;
	default:
		break;
	}
1147 1148 1149
	if (rc)
		return rc;

B
Bruce Allan 已提交
1150
	/* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
1151 1152 1153 1154 1155
	 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
	 */
	if ((adapter->hw.phy.type == e1000_phy_ife) ||
	    ((adapter->hw.mac.type >= e1000_pch2lan) &&
	     (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
1156 1157
		adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
		adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
1158 1159

		hw->mac.ops.blink_led = NULL;
1160 1161
	}

1162
	if ((adapter->hw.mac.type == e1000_ich8lan) &&
1163
	    (adapter->hw.phy.type != e1000_phy_ife))
1164 1165
		adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;

1166 1167 1168 1169 1170
	/* Enable workaround for 82579 w/ ME enabled */
	if ((adapter->hw.mac.type == e1000_pch2lan) &&
	    (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;

1171 1172 1173
	return 0;
}

1174 1175
static DEFINE_MUTEX(nvm_mutex);

1176 1177 1178 1179 1180 1181
/**
 *  e1000_acquire_nvm_ich8lan - Acquire NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Acquires the mutex for performing NVM operations.
 **/
1182
static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
{
	mutex_lock(&nvm_mutex);

	return 0;
}

/**
 *  e1000_release_nvm_ich8lan - Release NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Releases the mutex used while performing NVM operations.
 **/
1195
static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
1196 1197 1198 1199
{
	mutex_unlock(&nvm_mutex);
}

1200 1201 1202 1203
/**
 *  e1000_acquire_swflag_ich8lan - Acquire software control flag
 *  @hw: pointer to the HW structure
 *
1204 1205
 *  Acquires the software control flag for performing PHY and select
 *  MAC CSR accesses.
1206 1207 1208
 **/
static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
{
1209 1210
	u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
	s32 ret_val = 0;
1211

1212 1213
	if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
			     &hw->adapter->state)) {
1214
		e_dbg("contention for Phy access\n");
1215 1216
		return -E1000_ERR_PHY;
	}
1217

1218 1219
	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
1220 1221
		if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
			break;
1222

1223 1224 1225 1226 1227
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1228
		e_dbg("SW has already locked the resource.\n");
1229 1230 1231 1232
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

1233
	timeout = SW_FLAG_TIMEOUT;
1234 1235 1236 1237 1238 1239 1240 1241

	extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
	ew32(EXTCNF_CTRL, extcnf_ctrl);

	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
		if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
			break;
1242

1243 1244 1245 1246 1247
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1248
		e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
1249
		      er32(FWSM), extcnf_ctrl);
1250 1251
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
1252 1253
		ret_val = -E1000_ERR_CONFIG;
		goto out;
1254 1255
	}

1256 1257
out:
	if (ret_val)
1258
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1259 1260

	return ret_val;
1261 1262 1263 1264 1265 1266
}

/**
 *  e1000_release_swflag_ich8lan - Release software control flag
 *  @hw: pointer to the HW structure
 *
1267 1268
 *  Releases the software control flag for performing PHY and select
 *  MAC CSR accesses.
1269 1270 1271 1272 1273 1274
 **/
static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
{
	u32 extcnf_ctrl;

	extcnf_ctrl = er32(EXTCNF_CTRL);
1275 1276 1277 1278 1279 1280 1281

	if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
	} else {
		e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
	}
1282

1283
	clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1284 1285
}

1286 1287 1288 1289
/**
 *  e1000_check_mng_mode_ich8lan - Checks management mode
 *  @hw: pointer to the HW structure
 *
1290
 *  This checks if the adapter has any manageability enabled.
1291 1292 1293 1294 1295
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
{
1296 1297 1298
	u32 fwsm;

	fwsm = er32(FWSM);
1299 1300 1301
	return ((fwsm & E1000_ICH_FWSM_FW_VALID) &&
		((fwsm & E1000_FWSM_MODE_MASK) ==
		 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)));
1302
}
1303

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
/**
 *  e1000_check_mng_mode_pchlan - Checks management mode
 *  @hw: pointer to the HW structure
 *
 *  This checks if the adapter has iAMT enabled.
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);
	return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
1318
	    (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
1319 1320
}

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
/**
 *  e1000_rar_set_pch2lan - Set receive address register
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address array register at index to the address passed
 *  in by addr.  For 82579, RAR[0] is the base address register that is to
 *  contain the MAC address but RAR[1-6] are reserved for manageability (ME).
 *  Use SHRA[0-3] in place of those reserved for ME.
 **/
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;

B
Bruce Allan 已提交
1336
	/* HW expects these in little endian so we reverse the byte order
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] |
		   ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

	if (index < hw->mac.rar_entry_count) {
		s32 ret_val;

		ret_val = e1000_acquire_swflag_ich8lan(hw);
		if (ret_val)
			goto out;

		ew32(SHRAL(index - 1), rar_low);
		e1e_flush();
		ew32(SHRAH(index - 1), rar_high);
		e1e_flush();

		e1000_release_swflag_ich8lan(hw);

		/* verify the register updates */
		if ((er32(SHRAL(index - 1)) == rar_low) &&
		    (er32(SHRAH(index - 1)) == rar_high))
			return;

		e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
		      (index - 1), er32(FWSM));
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

B
Bruce Allan 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
/**
 *  e1000_rar_set_pch_lpt - Set receive address registers
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address register array at index to the address passed
 *  in by addr. For LPT, RAR[0] is the base address register that is to
 *  contain the MAC address. SHRA[0-10] are the shared receive address
 *  registers that are shared between the Host and manageability engine (ME).
 **/
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;
	u32 wlock_mac;

B
Bruce Allan 已提交
1400
	/* HW expects these in little endian so we reverse the byte order
B
Bruce Allan 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

B
Bruce Allan 已提交
1420
	/* The manageability engine (ME) can lock certain SHRAR registers that
B
Bruce Allan 已提交
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	 * it is using - those registers are unavailable for use.
	 */
	if (index < hw->mac.rar_entry_count) {
		wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
		wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;

		/* Check if all SHRAR registers are locked */
		if (wlock_mac == 1)
			goto out;

		if ((wlock_mac == 0) || (index <= wlock_mac)) {
			s32 ret_val;

			ret_val = e1000_acquire_swflag_ich8lan(hw);

			if (ret_val)
				goto out;

			ew32(SHRAL_PCH_LPT(index - 1), rar_low);
			e1e_flush();
			ew32(SHRAH_PCH_LPT(index - 1), rar_high);
			e1e_flush();

			e1000_release_swflag_ich8lan(hw);

			/* verify the register updates */
			if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
			    (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
				return;
		}
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
/**
 *  e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
 *  @hw: pointer to the HW structure
 *
 *  Checks if firmware is blocking the reset of the PHY.
 *  This is a function pointer entry point only called by
 *  reset routines.
 **/
static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);

	return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
}

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
/**
 *  e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
 *  @hw: pointer to the HW structure
 *
 *  Assumes semaphore already acquired.
 *
 **/
static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
{
	u16 phy_data;
	u32 strap = er32(STRAP);
B
Bruce Allan 已提交
1485 1486
	u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
	    E1000_STRAP_SMT_FREQ_SHIFT;
1487
	s32 ret_val;
1488 1489 1490 1491 1492

	strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;

	ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
	if (ret_val)
1493
		return ret_val;
1494 1495 1496 1497 1498

	phy_data &= ~HV_SMB_ADDR_MASK;
	phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
	phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;

B
Bruce Allan 已提交
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	if (hw->phy.type == e1000_phy_i217) {
		/* Restore SMBus frequency */
		if (freq--) {
			phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
			phy_data |= (freq & (1 << 0)) <<
			    HV_SMB_ADDR_FREQ_LOW_SHIFT;
			phy_data |= (freq & (1 << 1)) <<
			    (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
		} else {
			e_dbg("Unsupported SMB frequency in PHY\n");
		}
	}

1512
	return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
1513 1514
}

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
/**
 *  e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
 *  @hw:   pointer to the HW structure
 *
 *  SW should configure the LCD from the NVM extended configuration region
 *  as a workaround for certain parts.
 **/
static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
1526
	s32 ret_val = 0;
1527 1528
	u16 word_addr, reg_data, reg_addr, phy_page = 0;

B
Bruce Allan 已提交
1529
	/* Initialize the PHY from the NVM on ICH platforms.  This
1530 1531 1532 1533 1534
	 * is needed due to an issue where the NVM configuration is
	 * not properly autoloaded after power transitions.
	 * Therefore, after each PHY reset, we will load the
	 * configuration data out of the NVM manually.
	 */
1535 1536 1537 1538 1539
	switch (hw->mac.type) {
	case e1000_ich8lan:
		if (phy->type != e1000_phy_igp_3)
			return ret_val;

B
Bruce Allan 已提交
1540 1541
		if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
		    (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
1542 1543 1544 1545 1546
			sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
			break;
		}
		/* Fall-thru */
	case e1000_pchlan:
1547
	case e1000_pch2lan:
B
Bruce Allan 已提交
1548
	case e1000_pch_lpt:
1549
		sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
1550 1551 1552 1553 1554 1555 1556 1557
		break;
	default:
		return ret_val;
	}

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return ret_val;
1558 1559 1560

	data = er32(FEXTNVM);
	if (!(data & sw_cfg_mask))
1561
		goto release;
1562

B
Bruce Allan 已提交
1563
	/* Make sure HW does not configure LCD from PHY
1564 1565 1566
	 * extended configuration before SW configuration
	 */
	data = er32(EXTCNF_CTRL);
B
Bruce Allan 已提交
1567 1568 1569
	if ((hw->mac.type < e1000_pch2lan) &&
	    (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
		goto release;
1570 1571 1572 1573 1574

	cnf_size = er32(EXTCNF_SIZE);
	cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
	cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
	if (!cnf_size)
1575
		goto release;
1576 1577 1578 1579

	cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
	cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;

B
Bruce Allan 已提交
1580 1581 1582
	if (((hw->mac.type == e1000_pchlan) &&
	     !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
	    (hw->mac.type > e1000_pchlan)) {
B
Bruce Allan 已提交
1583
		/* HW configures the SMBus address and LEDs when the
1584 1585 1586
		 * OEM and LCD Write Enable bits are set in the NVM.
		 * When both NVM bits are cleared, SW will configure
		 * them instead.
1587
		 */
1588
		ret_val = e1000_write_smbus_addr(hw);
1589
		if (ret_val)
1590
			goto release;
1591

1592 1593 1594 1595
		data = er32(LEDCTL);
		ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
							(u16)data);
		if (ret_val)
1596
			goto release;
1597
	}
1598

1599 1600 1601 1602 1603 1604
	/* Configure LCD from extended configuration region. */

	/* cnf_base_addr is in DWORD */
	word_addr = (u16)(cnf_base_addr << 1);

	for (i = 0; i < cnf_size; i++) {
1605
		ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
1606
		if (ret_val)
1607
			goto release;
1608 1609 1610 1611

		ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
					 1, &reg_addr);
		if (ret_val)
1612
			goto release;
1613 1614 1615 1616 1617

		/* Save off the PHY page for future writes. */
		if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
			phy_page = reg_data;
			continue;
1618
		}
1619 1620 1621 1622

		reg_addr &= PHY_REG_MASK;
		reg_addr |= phy_page;

1623
		ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
1624
		if (ret_val)
1625
			goto release;
1626 1627
	}

1628
release:
1629
	hw->phy.ops.release(hw);
1630 1631 1632
	return ret_val;
}

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
/**
 *  e1000_k1_gig_workaround_hv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *  @link: link up bool flag
 *
 *  If K1 is enabled for 1Gbps, the MAC might stall when transitioning
 *  from a lower speed.  This workaround disables K1 whenever link is at 1Gig
 *  If link is down, the function will restore the default K1 setting located
 *  in the NVM.
 **/
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;

	if (hw->mac.type != e1000_pchlan)
1650
		return 0;
1651 1652

	/* Wrap the whole flow with the sw flag */
1653
	ret_val = hw->phy.ops.acquire(hw);
1654
	if (ret_val)
1655
		return ret_val;
1656 1657 1658 1659

	/* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
	if (link) {
		if (hw->phy.type == e1000_phy_82578) {
1660 1661
			ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
						  &status_reg);
1662 1663 1664
			if (ret_val)
				goto release;

1665 1666 1667
			status_reg &= (BM_CS_STATUS_LINK_UP |
				       BM_CS_STATUS_RESOLVED |
				       BM_CS_STATUS_SPEED_MASK);
1668 1669

			if (status_reg == (BM_CS_STATUS_LINK_UP |
1670 1671
					   BM_CS_STATUS_RESOLVED |
					   BM_CS_STATUS_SPEED_1000))
1672 1673 1674 1675
				k1_enable = false;
		}

		if (hw->phy.type == e1000_phy_82577) {
1676
			ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
1677 1678 1679
			if (ret_val)
				goto release;

1680 1681 1682
			status_reg &= (HV_M_STATUS_LINK_UP |
				       HV_M_STATUS_AUTONEG_COMPLETE |
				       HV_M_STATUS_SPEED_MASK);
1683 1684

			if (status_reg == (HV_M_STATUS_LINK_UP |
1685 1686
					   HV_M_STATUS_AUTONEG_COMPLETE |
					   HV_M_STATUS_SPEED_1000))
1687 1688 1689 1690
				k1_enable = false;
		}

		/* Link stall fix for link up */
1691
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
1692 1693 1694 1695 1696
		if (ret_val)
			goto release;

	} else {
		/* Link stall fix for link down */
1697
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
1698 1699 1700 1701 1702 1703 1704
		if (ret_val)
			goto release;
	}

	ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);

release:
1705
	hw->phy.ops.release(hw);
1706

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	return ret_val;
}

/**
 *  e1000_configure_k1_ich8lan - Configure K1 power state
 *  @hw: pointer to the HW structure
 *  @enable: K1 state to configure
 *
 *  Configure the K1 power state based on the provided parameter.
 *  Assumes semaphore already acquired.
 *
 *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
 **/
1720
s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
1721
{
1722
	s32 ret_val;
1723 1724 1725 1726 1727
	u32 ctrl_reg = 0;
	u32 ctrl_ext = 0;
	u32 reg = 0;
	u16 kmrn_reg = 0;

1728 1729
	ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					      &kmrn_reg);
1730
	if (ret_val)
1731
		return ret_val;
1732 1733 1734 1735 1736 1737

	if (k1_enable)
		kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
	else
		kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;

1738 1739
	ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					       kmrn_reg);
1740
	if (ret_val)
1741
		return ret_val;
1742

1743
	usleep_range(20, 40);
1744 1745 1746 1747 1748 1749 1750 1751
	ctrl_ext = er32(CTRL_EXT);
	ctrl_reg = er32(CTRL);

	reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
	reg |= E1000_CTRL_FRCSPD;
	ew32(CTRL, reg);

	ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
1752
	e1e_flush();
1753
	usleep_range(20, 40);
1754 1755
	ew32(CTRL, ctrl_reg);
	ew32(CTRL_EXT, ctrl_ext);
1756
	e1e_flush();
1757
	usleep_range(20, 40);
1758

1759
	return 0;
1760 1761
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
/**
 *  e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
 *  @hw:       pointer to the HW structure
 *  @d0_state: boolean if entering d0 or d3 device state
 *
 *  SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
 *  collectively called OEM bits.  The OEM Write Enable bit and SW Config bit
 *  in NVM determines whether HW should configure LPLU and Gbe Disable.
 **/
static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
{
	s32 ret_val = 0;
	u32 mac_reg;
	u16 oem_reg;

B
Bruce Allan 已提交
1777
	if (hw->mac.type < e1000_pchlan)
1778 1779
		return ret_val;

1780
	ret_val = hw->phy.ops.acquire(hw);
1781 1782 1783
	if (ret_val)
		return ret_val;

B
Bruce Allan 已提交
1784
	if (hw->mac.type == e1000_pchlan) {
1785 1786
		mac_reg = er32(EXTCNF_CTRL);
		if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1787
			goto release;
1788
	}
1789 1790 1791

	mac_reg = er32(FEXTNVM);
	if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1792
		goto release;
1793 1794 1795

	mac_reg = er32(PHY_CTRL);

1796
	ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
1797
	if (ret_val)
1798
		goto release;
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808

	oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);

	if (d0_state) {
		if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
			oem_reg |= HV_OEM_BITS_GBE_DIS;

		if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
			oem_reg |= HV_OEM_BITS_LPLU;
	} else {
B
Bruce Allan 已提交
1809 1810
		if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
			       E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
1811 1812
			oem_reg |= HV_OEM_BITS_GBE_DIS;

B
Bruce Allan 已提交
1813 1814
		if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
			       E1000_PHY_CTRL_NOND0A_LPLU))
1815 1816
			oem_reg |= HV_OEM_BITS_LPLU;
	}
B
Bruce Allan 已提交
1817

B
Bruce Allan 已提交
1818 1819 1820 1821 1822
	/* Set Restart auto-neg to activate the bits */
	if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
	    !hw->phy.ops.check_reset_block(hw))
		oem_reg |= HV_OEM_BITS_RESTART_AN;

1823
	ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
1824

1825
release:
1826
	hw->phy.ops.release(hw);
1827 1828 1829 1830

	return ret_val;
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
/**
 *  e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
 *  @hw:   pointer to the HW structure
 **/
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;

	ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
	if (ret_val)
		return ret_val;

	data |= HV_KMRN_MDIO_SLOW;

	ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);

	return ret_val;
}

1851 1852 1853 1854 1855 1856 1857
/**
 *  e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;
1858
	u16 phy_data;
1859 1860

	if (hw->mac.type != e1000_pchlan)
1861
		return 0;
1862

1863 1864 1865 1866
	/* Set MDIO slow mode before any other MDIO access */
	if (hw->phy.type == e1000_phy_82577) {
		ret_val = e1000_set_mdio_slow_mode_hv(hw);
		if (ret_val)
1867
			return ret_val;
1868 1869
	}

1870 1871 1872 1873 1874 1875 1876 1877 1878
	if (((hw->phy.type == e1000_phy_82577) &&
	     ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
	    ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
		/* Disable generation of early preamble */
		ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
		if (ret_val)
			return ret_val;

		/* Preamble tuning for SSC */
1879
		ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
1880 1881 1882 1883 1884
		if (ret_val)
			return ret_val;
	}

	if (hw->phy.type == e1000_phy_82578) {
B
Bruce Allan 已提交
1885
		/* Return registers to default by doing a soft reset then
1886 1887 1888 1889
		 * writing 0x3140 to the control register.
		 */
		if (hw->phy.revision < 2) {
			e1000e_phy_sw_reset(hw);
1890
			ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
1891 1892 1893 1894
		}
	}

	/* Select page 0 */
1895
	ret_val = hw->phy.ops.acquire(hw);
1896 1897
	if (ret_val)
		return ret_val;
1898

1899
	hw->phy.addr = 1;
1900
	ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
1901
	hw->phy.ops.release(hw);
1902
	if (ret_val)
1903
		return ret_val;
1904

B
Bruce Allan 已提交
1905
	/* Configure the K1 Si workaround during phy reset assuming there is
1906 1907 1908
	 * link so that it disables K1 if link is in 1Gbps.
	 */
	ret_val = e1000_k1_gig_workaround_hv(hw, true);
1909
	if (ret_val)
1910
		return ret_val;
1911

1912 1913 1914
	/* Workaround for link disconnects on a busy hub in half duplex */
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
1915
		return ret_val;
1916
	ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
1917 1918
	if (ret_val)
		goto release;
1919
	ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
1920 1921 1922 1923 1924
	if (ret_val)
		goto release;

	/* set MSE higher to enable link to stay up when noise is high */
	ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
1925 1926
release:
	hw->phy.ops.release(hw);
1927

1928 1929 1930
	return ret_val;
}

1931 1932 1933 1934 1935 1936 1937
/**
 *  e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
 *  @hw:   pointer to the HW structure
 **/
void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
{
	u32 mac_reg;
1938 1939 1940 1941 1942 1943 1944 1945 1946
	u16 i, phy_reg = 0;
	s32 ret_val;

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return;
	ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
	if (ret_val)
		goto release;
1947 1948 1949 1950

	/* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
	for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
		mac_reg = er32(RAL(i));
1951 1952 1953 1954 1955
		hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
					   (u16)((mac_reg >> 16) & 0xFFFF));

1956
		mac_reg = er32(RAH(i));
1957 1958 1959 1960 1961
		hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
					   (u16)((mac_reg & E1000_RAH_AV)
						 >> 16));
1962
	}
1963 1964 1965 1966 1967

	e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);

release:
	hw->phy.ops.release(hw);
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
}

/**
 *  e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
 *  with 82579 PHY
 *  @hw: pointer to the HW structure
 *  @enable: flag to enable/disable workaround when enabling/disabling jumbos
 **/
s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
{
	s32 ret_val = 0;
	u16 phy_reg, data;
	u32 mac_reg;
	u16 i;

B
Bruce Allan 已提交
1983
	if (hw->mac.type < e1000_pch2lan)
1984
		return 0;
1985 1986 1987 1988 1989

	/* disable Rx path while enabling/disabling workaround */
	e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
	ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
	if (ret_val)
1990
		return ret_val;
1991 1992

	if (enable) {
B
Bruce Allan 已提交
1993
		/* Write Rx addresses (rar_entry_count for RAL/H, +4 for
1994 1995 1996
		 * SHRAL/H) and initial CRC values to the MAC
		 */
		for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1997
			u8 mac_addr[ETH_ALEN] = { 0 };
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
			u32 addr_high, addr_low;

			addr_high = er32(RAH(i));
			if (!(addr_high & E1000_RAH_AV))
				continue;
			addr_low = er32(RAL(i));
			mac_addr[0] = (addr_low & 0xFF);
			mac_addr[1] = ((addr_low >> 8) & 0xFF);
			mac_addr[2] = ((addr_low >> 16) & 0xFF);
			mac_addr[3] = ((addr_low >> 24) & 0xFF);
			mac_addr[4] = (addr_high & 0xFF);
			mac_addr[5] = ((addr_high >> 8) & 0xFF);

2011
			ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
		}

		/* Write Rx addresses to the PHY */
		e1000_copy_rx_addrs_to_phy_ich8lan(hw);

		/* Enable jumbo frame workaround in the MAC */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(1 << 14);
		mac_reg |= (7 << 15);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg |= E1000_RCTL_SECRC;
		ew32(RCTL, mac_reg);

		ret_val = e1000e_read_kmrn_reg(hw,
2028 2029
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
2030
		if (ret_val)
2031
			return ret_val;
2032 2033 2034 2035
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data | (1 << 0));
		if (ret_val)
2036
			return ret_val;
2037
		ret_val = e1000e_read_kmrn_reg(hw,
2038 2039
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
2040
		if (ret_val)
2041
			return ret_val;
2042 2043 2044 2045 2046 2047
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
2048
			return ret_val;
2049 2050 2051 2052 2053 2054 2055

		/* Enable jumbo frame workaround in the PHY */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		data |= (0x37 << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
2056
			return ret_val;
2057 2058 2059 2060
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data &= ~(1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
2061
			return ret_val;
2062 2063 2064 2065 2066
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x1A << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
2067
			return ret_val;
2068
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
2069
		if (ret_val)
2070
			return ret_val;
2071 2072 2073
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
		if (ret_val)
2074
			return ret_val;
2075 2076 2077 2078 2079 2080 2081 2082
	} else {
		/* Write MAC register values back to h/w defaults */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(0xF << 14);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg &= ~E1000_RCTL_SECRC;
2083
		ew32(RCTL, mac_reg);
2084 2085

		ret_val = e1000e_read_kmrn_reg(hw,
2086 2087
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
2088
		if (ret_val)
2089
			return ret_val;
2090 2091 2092 2093
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data & ~(1 << 0));
		if (ret_val)
2094
			return ret_val;
2095
		ret_val = e1000e_read_kmrn_reg(hw,
2096 2097
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
2098
		if (ret_val)
2099
			return ret_val;
2100 2101 2102 2103 2104 2105
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
2106
			return ret_val;
2107 2108 2109 2110 2111 2112

		/* Write PHY register values back to h/w defaults */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
2113
			return ret_val;
2114 2115 2116 2117
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data |= (1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
2118
			return ret_val;
2119 2120 2121 2122 2123
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x8 << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
2124
			return ret_val;
2125 2126
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
		if (ret_val)
2127
			return ret_val;
2128 2129 2130
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
		if (ret_val)
2131
			return ret_val;
2132 2133 2134
	}

	/* re-enable Rx path after enabling/disabling workaround */
2135
	return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
}

/**
 *  e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

	if (hw->mac.type != e1000_pch2lan)
2147
		return 0;
2148 2149 2150

	/* Set MDIO slow mode before any other MDIO access */
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
2151 2152
	if (ret_val)
		return ret_val;
2153

2154 2155
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
2156
		return ret_val;
2157
	/* set MSE higher to enable link to stay up when noise is high */
2158
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
2159 2160 2161
	if (ret_val)
		goto release;
	/* drop link after 5 times MSE threshold was reached */
2162
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
2163 2164 2165
release:
	hw->phy.ops.release(hw);

2166 2167 2168
	return ret_val;
}

2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
/**
 *  e1000_k1_gig_workaround_lv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *
 *  Workaround to set the K1 beacon duration for 82579 parts
 **/
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	u32 mac_reg;
2180
	u16 phy_reg;
2181 2182

	if (hw->mac.type != e1000_pch2lan)
2183
		return 0;
2184 2185 2186 2187

	/* Set K1 beacon duration based on 1Gbps speed or otherwise */
	ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
	if (ret_val)
2188
		return ret_val;
2189 2190 2191 2192 2193 2194

	if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
	    == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
		mac_reg = er32(FEXTNVM4);
		mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;

2195 2196
		ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
		if (ret_val)
2197
			return ret_val;
2198 2199

		if (status_reg & HV_M_STATUS_SPEED_1000) {
2200 2201
			u16 pm_phy_reg;

2202
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
2203
			phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
2204 2205 2206 2207 2208 2209 2210 2211
			/* LV 1G Packet drop issue wa  */
			ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
			if (ret_val)
				return ret_val;
			pm_phy_reg &= ~HV_PM_CTRL_PLL_STOP_IN_K1_GIGA;
			ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
			if (ret_val)
				return ret_val;
2212
		} else {
2213
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
2214 2215
			phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
		}
2216
		ew32(FEXTNVM4, mac_reg);
2217
		ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
2218 2219 2220 2221 2222
	}

	return ret_val;
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
/**
 *  e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
 *  @hw:   pointer to the HW structure
 *  @gate: boolean set to true to gate, false to ungate
 *
 *  Gate/ungate the automatic PHY configuration via hardware; perform
 *  the configuration via software instead.
 **/
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
{
	u32 extcnf_ctrl;

B
Bruce Allan 已提交
2235
	if (hw->mac.type < e1000_pch2lan)
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
		return;

	extcnf_ctrl = er32(EXTCNF_CTRL);

	if (gate)
		extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
	else
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;

	ew32(EXTCNF_CTRL, extcnf_ctrl);
}

2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
/**
 *  e1000_lan_init_done_ich8lan - Check for PHY config completion
 *  @hw: pointer to the HW structure
 *
 *  Check the appropriate indication the MAC has finished configuring the
 *  PHY after a software reset.
 **/
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
{
	u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;

	/* Wait for basic configuration completes before proceeding */
	do {
		data = er32(STATUS);
		data &= E1000_STATUS_LAN_INIT_DONE;
2263
		usleep_range(100, 200);
2264 2265
	} while ((!data) && --loop);

B
Bruce Allan 已提交
2266
	/* If basic configuration is incomplete before the above loop
2267 2268 2269 2270
	 * count reaches 0, loading the configuration from NVM will
	 * leave the PHY in a bad state possibly resulting in no link.
	 */
	if (loop == 0)
2271
		e_dbg("LAN_INIT_DONE not set, increase timeout\n");
2272 2273 2274 2275 2276 2277 2278

	/* Clear the Init Done bit for the next init event */
	data = er32(STATUS);
	data &= ~E1000_STATUS_LAN_INIT_DONE;
	ew32(STATUS, data);
}

2279
/**
2280
 *  e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
2281 2282
 *  @hw: pointer to the HW structure
 **/
2283
static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
2284
{
2285 2286
	s32 ret_val = 0;
	u16 reg;
2287

2288
	if (hw->phy.ops.check_reset_block(hw))
2289
		return 0;
2290

B
Bruce Allan 已提交
2291
	/* Allow time for h/w to get to quiescent state after reset */
2292
	usleep_range(10000, 20000);
B
Bruce Allan 已提交
2293

2294
	/* Perform any necessary post-reset workarounds */
2295 2296
	switch (hw->mac.type) {
	case e1000_pchlan:
2297 2298
		ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2299
			return ret_val;
2300
		break;
2301 2302 2303
	case e1000_pch2lan:
		ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2304
			return ret_val;
2305
		break;
2306 2307
	default:
		break;
2308 2309
	}

2310 2311 2312 2313 2314 2315
	/* Clear the host wakeup bit after lcd reset */
	if (hw->mac.type >= e1000_pchlan) {
		e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
		reg &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
	}
2316

2317 2318 2319
	/* Configure the LCD with the extended configuration region in NVM */
	ret_val = e1000_sw_lcd_config_ich8lan(hw);
	if (ret_val)
2320
		return ret_val;
2321

2322
	/* Configure the LCD with the OEM bits in NVM */
2323
	ret_val = e1000_oem_bits_config_ich8lan(hw, true);
2324

2325 2326 2327
	if (hw->mac.type == e1000_pch2lan) {
		/* Ungate automatic PHY configuration on non-managed 82579 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
2328
			usleep_range(10000, 20000);
2329 2330 2331 2332 2333 2334
			e1000_gate_hw_phy_config_ich8lan(hw, false);
		}

		/* Set EEE LPI Update Timer to 200usec */
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
2335
			return ret_val;
2336 2337 2338
		ret_val = e1000_write_emi_reg_locked(hw,
						     I82579_LPI_UPDATE_TIMER,
						     0x1387);
2339
		hw->phy.ops.release(hw);
2340 2341
	}

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
	return ret_val;
}

/**
 *  e1000_phy_hw_reset_ich8lan - Performs a PHY reset
 *  @hw: pointer to the HW structure
 *
 *  Resets the PHY
 *  This is a function pointer entry point called by drivers
 *  or other shared routines.
 **/
static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

2357 2358 2359 2360 2361
	/* Gate automatic PHY configuration by hardware on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		e1000_gate_hw_phy_config_ich8lan(hw, true);

2362 2363
	ret_val = e1000e_phy_hw_reset_generic(hw);
	if (ret_val)
2364
		return ret_val;
2365

2366
	return e1000_post_phy_reset_ich8lan(hw);
2367 2368
}

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
/**
 *  e1000_set_lplu_state_pchlan - Set Low Power Link Up state
 *  @hw: pointer to the HW structure
 *  @active: true to enable LPLU, false to disable
 *
 *  Sets the LPLU state according to the active flag.  For PCH, if OEM write
 *  bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
 *  the phy speed. This function will manually set the LPLU bit and restart
 *  auto-neg as hw would do. D3 and D0 LPLU will call the same function
 *  since it configures the same bit.
 **/
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
{
2382
	s32 ret_val;
2383 2384 2385 2386
	u16 oem_reg;

	ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
	if (ret_val)
2387
		return ret_val;
2388 2389 2390 2391 2392 2393

	if (active)
		oem_reg |= HV_OEM_BITS_LPLU;
	else
		oem_reg &= ~HV_OEM_BITS_LPLU;

2394
	if (!hw->phy.ops.check_reset_block(hw))
2395 2396
		oem_reg |= HV_OEM_BITS_RESTART_AN;

2397
	return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
2398 2399
}

2400 2401 2402
/**
 *  e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
 *  @hw: pointer to the HW structure
2403
 *  @active: true to enable LPLU, false to disable
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
 *
 *  Sets the LPLU D0 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
	s32 ret_val = 0;
	u16 data;

2420
	if (phy->type == e1000_phy_ife)
B
Bruce Allan 已提交
2421
		return 0;
2422 2423 2424 2425 2426 2427 2428

	phy_ctrl = er32(PHY_CTRL);

	if (active) {
		phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2429 2430 2431
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2432
		/* Call gig speed drop workaround on LPLU before accessing
2433 2434
		 * any PHY registers
		 */
2435
		if (hw->mac.type == e1000_ich8lan)
2436 2437 2438 2439
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2440 2441
		if (ret_val)
			return ret_val;
2442 2443 2444 2445 2446 2447 2448 2449
		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
		if (ret_val)
			return ret_val;
	} else {
		phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2450 2451 2452
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2453
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2454 2455
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2456 2457
		 * SmartSpeed, so performance is maintained.
		 */
2458 2459
		if (phy->smart_speed == e1000_smart_speed_on) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2460
					   &data);
2461 2462 2463 2464 2465
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2466
					   data);
2467 2468 2469 2470
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2471
					   &data);
2472 2473 2474 2475 2476
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2477
					   data);
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
			if (ret_val)
				return ret_val;
		}
	}

	return 0;
}

/**
 *  e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
 *  @hw: pointer to the HW structure
2489
 *  @active: true to enable LPLU, false to disable
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
 *
 *  Sets the LPLU D3 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
2503
	s32 ret_val = 0;
2504 2505 2506 2507 2508 2509 2510
	u16 data;

	phy_ctrl = er32(PHY_CTRL);

	if (!active) {
		phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);
2511 2512 2513 2514

		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2515
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2516 2517
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2518 2519
		 * SmartSpeed, so performance is maintained.
		 */
2520
		if (phy->smart_speed == e1000_smart_speed_on) {
2521 2522
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2523 2524 2525 2526
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
2527 2528
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2529 2530 2531
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
2532 2533
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2534 2535 2536 2537
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2538 2539
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2540 2541 2542 2543 2544 2545 2546 2547 2548
			if (ret_val)
				return ret_val;
		}
	} else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
		   (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
		   (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
		phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2549 2550 2551
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2552
		/* Call gig speed drop workaround on LPLU before accessing
2553 2554
		 * any PHY registers
		 */
2555
		if (hw->mac.type == e1000_ich8lan)
2556 2557 2558
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
2559
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2560 2561 2562 2563
		if (ret_val)
			return ret_val;

		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2564
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2565 2566
	}

2567
	return ret_val;
2568 2569
}

2570 2571 2572 2573 2574 2575
/**
 *  e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
 *  @hw: pointer to the HW structure
 *  @bank:  pointer to the variable that returns the active bank
 *
 *  Reads signature byte from the NVM using the flash access registers.
2576
 *  Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
2577 2578 2579
 **/
static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
{
2580
	u32 eecd;
2581 2582 2583
	struct e1000_nvm_info *nvm = &hw->nvm;
	u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
	u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
2584
	u8 sig_byte = 0;
2585
	s32 ret_val;
2586

2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
		eecd = er32(EECD);
		if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
		    E1000_EECD_SEC1VAL_VALID_MASK) {
			if (eecd & E1000_EECD_SEC1VAL)
				*bank = 1;
			else
				*bank = 0;

			return 0;
		}
2600
		e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
2601 2602 2603 2604 2605 2606 2607
		/* fall-thru */
	default:
		/* set bank to 0 in case flash read fails */
		*bank = 0;

		/* Check bank 0 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2608
							&sig_byte);
2609 2610 2611 2612
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
2613
			*bank = 0;
2614 2615
			return 0;
		}
2616

2617 2618
		/* Check bank 1 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2619 2620
							bank1_offset,
							&sig_byte);
2621 2622 2623 2624 2625 2626
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
			*bank = 1;
			return 0;
2627
		}
2628

2629
		e_dbg("ERROR: No valid NVM bank present\n");
2630
		return -E1000_ERR_NVM;
2631 2632 2633
	}
}

2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
/**
 *  e1000_read_nvm_ich8lan - Read word(s) from the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to read.
 *  @words: Size of data to read in words
 *  @data: Pointer to the word(s) to read at offset.
 *
 *  Reads a word(s) from the NVM using the flash access registers.
 **/
static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				  u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 act_offset;
2649
	s32 ret_val = 0;
2650
	u32 bank = 0;
2651 2652 2653 2654
	u16 i, word;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2655
		e_dbg("nvm parameter(s) out of bounds\n");
2656 2657
		ret_val = -E1000_ERR_NVM;
		goto out;
2658 2659
	}

2660
	nvm->ops.acquire(hw);
2661

2662
	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2663
	if (ret_val) {
2664
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2665 2666
		bank = 0;
	}
2667 2668

	act_offset = (bank) ? nvm->flash_bank_size : 0;
2669 2670
	act_offset += offset;

2671
	ret_val = 0;
2672
	for (i = 0; i < words; i++) {
2673 2674
		if (dev_spec->shadow_ram[offset + i].modified) {
			data[i] = dev_spec->shadow_ram[offset + i].value;
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
		} else {
			ret_val = e1000_read_flash_word_ich8lan(hw,
								act_offset + i,
								&word);
			if (ret_val)
				break;
			data[i] = word;
		}
	}

2685
	nvm->ops.release(hw);
2686

2687 2688
out:
	if (ret_val)
2689
		e_dbg("NVM read error: %d\n", ret_val);
2690

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
	return ret_val;
}

/**
 *  e1000_flash_cycle_init_ich8lan - Initialize flash
 *  @hw: pointer to the HW structure
 *
 *  This function does initial flash setup so that a new read/write/erase cycle
 *  can be started.
 **/
static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
{
	union ich8_hws_flash_status hsfsts;
	s32 ret_val = -E1000_ERR_NVM;

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

	/* Check if the flash descriptor is valid */
B
Bruce Allan 已提交
2709
	if (!hsfsts.hsf_status.fldesvalid) {
2710
		e_dbg("Flash descriptor invalid.  SW Sequencing must be used.\n");
2711 2712 2713 2714 2715 2716 2717 2718 2719
		return -E1000_ERR_NVM;
	}

	/* Clear FCERR and DAEL in hw status by writing 1 */
	hsfsts.hsf_status.flcerr = 1;
	hsfsts.hsf_status.dael = 1;

	ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);

B
Bruce Allan 已提交
2720
	/* Either we should have a hardware SPI cycle in progress
2721 2722
	 * bit to check against, in order to start a new cycle or
	 * FDONE bit should be changed in the hardware so that it
2723
	 * is 1 after hardware reset, which can then be used as an
2724 2725 2726 2727
	 * indication whether a cycle is in progress or has been
	 * completed.
	 */

B
Bruce Allan 已提交
2728
	if (!hsfsts.hsf_status.flcinprog) {
B
Bruce Allan 已提交
2729
		/* There is no cycle running at present,
B
Bruce Allan 已提交
2730
		 * so we can start a cycle.
2731 2732
		 * Begin by setting Flash Cycle Done.
		 */
2733 2734 2735 2736
		hsfsts.hsf_status.flcdone = 1;
		ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		ret_val = 0;
	} else {
2737
		s32 i;
2738

B
Bruce Allan 已提交
2739
		/* Otherwise poll for sometime so the current
2740 2741
		 * cycle has a chance to end before giving up.
		 */
2742
		for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2743
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2744
			if (!hsfsts.hsf_status.flcinprog) {
2745 2746 2747 2748 2749
				ret_val = 0;
				break;
			}
			udelay(1);
		}
2750
		if (!ret_val) {
B
Bruce Allan 已提交
2751
			/* Successful in waiting for previous cycle to timeout,
2752 2753
			 * now set the Flash Cycle Done.
			 */
2754 2755 2756
			hsfsts.hsf_status.flcdone = 1;
			ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		} else {
J
Joe Perches 已提交
2757
			e_dbg("Flash controller busy, cannot get access\n");
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
		}
	}

	return ret_val;
}

/**
 *  e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
 *  @hw: pointer to the HW structure
 *  @timeout: maximum time to wait for completion
 *
 *  This function starts a flash cycle and waits for its completion.
 **/
static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
{
	union ich8_hws_flash_ctrl hsflctl;
	union ich8_hws_flash_status hsfsts;
	u32 i = 0;

	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
	hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
	hsflctl.hsf_ctrl.flcgo = 1;
	ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

	/* wait till FDONE bit is set to 1 */
	do {
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2785
		if (hsfsts.hsf_status.flcdone)
2786 2787 2788 2789
			break;
		udelay(1);
	} while (i++ < timeout);

B
Bruce Allan 已提交
2790
	if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
2791 2792
		return 0;

2793
	return -E1000_ERR_NVM;
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
}

/**
 *  e1000_read_flash_word_ich8lan - Read word from flash
 *  @hw: pointer to the HW structure
 *  @offset: offset to data location
 *  @data: pointer to the location for storing the data
 *
 *  Reads the flash word at offset into data.  Offset is converted
 *  to bytes before read.
 **/
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data)
{
	/* Must convert offset into bytes. */
	offset <<= 1;

	return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
}

2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
/**
 *  e1000_read_flash_byte_ich8lan - Read byte from flash
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to read.
 *  @data: Pointer to a byte to store the value read.
 *
 *  Reads a single byte from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data)
{
	s32 ret_val;
	u16 word = 0;

	ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
	if (ret_val)
		return ret_val;

	*data = (u8)word;

	return 0;
}

2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
/**
 *  e1000_read_flash_data_ich8lan - Read byte or word from NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte or word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: Pointer to the word to store the value read.
 *
 *  Reads a byte or word from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val = -E1000_ERR_NVM;
	u8 count = 0;

B
Bruce Allan 已提交
2856
	if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2857 2858
		return -E1000_ERR_NVM;

2859 2860
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
2861 2862 2863 2864 2865

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
2866
		if (ret_val)
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
		hsflctl.hsf_ctrl.fldbcount = size - 1;
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

2877 2878 2879
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_READ_COMMAND_TIMEOUT);
2880

B
Bruce Allan 已提交
2881
		/* Check if FCERR is set to 1, if set to 1, clear it
2882 2883
		 * and try the whole sequence a few more times, else
		 * read in (shift in) the Flash Data0, the order is
2884 2885
		 * least significant byte first msb to lsb
		 */
2886
		if (!ret_val) {
2887
			flash_data = er32flash(ICH_FLASH_FDATA0);
B
Bruce Allan 已提交
2888
			if (size == 1)
2889
				*data = (u8)(flash_data & 0x000000FF);
B
Bruce Allan 已提交
2890
			else if (size == 2)
2891 2892 2893
				*data = (u16)(flash_data & 0x0000FFFF);
			break;
		} else {
B
Bruce Allan 已提交
2894
			/* If we've gotten here, then things are probably
2895 2896 2897 2898 2899
			 * completely hosed, but if the error condition is
			 * detected, it won't hurt to give it another try...
			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
			 */
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2900
			if (hsfsts.hsf_status.flcerr) {
2901 2902
				/* Repeat for some time before giving up. */
				continue;
B
Bruce Allan 已提交
2903
			} else if (!hsfsts.hsf_status.flcdone) {
2904
				e_dbg("Timeout error - flash cycle did not complete.\n");
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
				break;
			}
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_nvm_ich8lan - Write word(s) to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to write.
 *  @words: Size of data to write in words
 *  @data: Pointer to the word(s) to write at offset.
 *
 *  Writes a byte or word to the NVM using the flash access registers.
 **/
static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				   u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u16 i;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2931
		e_dbg("nvm parameter(s) out of bounds\n");
2932 2933 2934
		return -E1000_ERR_NVM;
	}

2935
	nvm->ops.acquire(hw);
2936

2937
	for (i = 0; i < words; i++) {
2938 2939
		dev_spec->shadow_ram[offset + i].modified = true;
		dev_spec->shadow_ram[offset + i].value = data[i];
2940 2941
	}

2942
	nvm->ops.release(hw);
2943

2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
	return 0;
}

/**
 *  e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
 *  @hw: pointer to the HW structure
 *
 *  The NVM checksum is updated by calling the generic update_nvm_checksum,
 *  which writes the checksum to the shadow ram.  The changes in the shadow
 *  ram are then committed to the EEPROM by processing each bank at a time
 *  checking for the modified bit and writing only the pending changes.
2955
 *  After a successful commit, the shadow ram is cleared and is ready for
2956 2957 2958 2959 2960 2961
 *  future writes.
 **/
static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2962
	u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
2963 2964 2965 2966 2967
	s32 ret_val;
	u16 data;

	ret_val = e1000e_update_nvm_checksum_generic(hw);
	if (ret_val)
2968
		goto out;
2969 2970

	if (nvm->type != e1000_nvm_flash_sw)
2971
		goto out;
2972

2973
	nvm->ops.acquire(hw);
2974

B
Bruce Allan 已提交
2975
	/* We're writing to the opposite bank so if we're on bank 1,
2976
	 * write to bank 0 etc.  We also need to erase the segment that
2977 2978
	 * is going to be written
	 */
B
Bruce Allan 已提交
2979
	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2980
	if (ret_val) {
2981
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2982
		bank = 0;
2983
	}
2984 2985

	if (bank == 0) {
2986 2987
		new_bank_offset = nvm->flash_bank_size;
		old_bank_offset = 0;
2988
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
2989 2990
		if (ret_val)
			goto release;
2991 2992 2993
	} else {
		old_bank_offset = nvm->flash_bank_size;
		new_bank_offset = 0;
2994
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
2995 2996
		if (ret_val)
			goto release;
2997 2998 2999
	}

	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
B
Bruce Allan 已提交
3000
		/* Determine whether to write the value stored
3001
		 * in the other NVM bank or a modified value stored
3002 3003
		 * in the shadow RAM
		 */
3004 3005 3006
		if (dev_spec->shadow_ram[i].modified) {
			data = dev_spec->shadow_ram[i].value;
		} else {
3007
			ret_val = e1000_read_flash_word_ich8lan(hw, i +
3008 3009
								old_bank_offset,
								&data);
3010 3011
			if (ret_val)
				break;
3012 3013
		}

B
Bruce Allan 已提交
3014
		/* If the word is 0x13, then make sure the signature bits
3015 3016 3017 3018
		 * (15:14) are 11b until the commit has completed.
		 * This will allow us to write 10b which indicates the
		 * signature is valid.  We want to do this after the write
		 * has completed so that we don't mark the segment valid
3019 3020
		 * while the write is still in progress
		 */
3021 3022 3023 3024 3025 3026
		if (i == E1000_ICH_NVM_SIG_WORD)
			data |= E1000_ICH_NVM_SIG_MASK;

		/* Convert offset to bytes. */
		act_offset = (i + new_bank_offset) << 1;

3027
		usleep_range(100, 200);
3028 3029 3030 3031 3032 3033 3034
		/* Write the bytes to the new bank. */
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
							       act_offset,
							       (u8)data);
		if (ret_val)
			break;

3035
		usleep_range(100, 200);
3036
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
3037 3038
							       act_offset + 1,
							       (u8)(data >> 8));
3039 3040 3041 3042
		if (ret_val)
			break;
	}

B
Bruce Allan 已提交
3043
	/* Don't bother writing the segment valid bits if sector
3044 3045
	 * programming failed.
	 */
3046
	if (ret_val) {
3047
		/* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
3048
		e_dbg("Flash commit failed.\n");
3049
		goto release;
3050 3051
	}

B
Bruce Allan 已提交
3052
	/* Finally validate the new segment by setting bit 15:14
3053 3054
	 * to 10b in word 0x13 , this can be done without an
	 * erase as well since these bits are 11 to start with
3055 3056
	 * and we need to change bit 14 to 0b
	 */
3057
	act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
3058
	ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
3059 3060 3061
	if (ret_val)
		goto release;

3062 3063 3064 3065
	data &= 0xBFFF;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
						       act_offset * 2 + 1,
						       (u8)(data >> 8));
3066 3067
	if (ret_val)
		goto release;
3068

B
Bruce Allan 已提交
3069
	/* And invalidate the previously valid segment by setting
3070 3071
	 * its signature word (0x13) high_byte to 0b. This can be
	 * done without an erase because flash erase sets all bits
3072 3073
	 * to 1's. We can write 1's to 0's without an erase
	 */
3074 3075
	act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
3076 3077
	if (ret_val)
		goto release;
3078 3079 3080

	/* Great!  Everything worked, we can now clear the cached entries. */
	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
3081
		dev_spec->shadow_ram[i].modified = false;
3082 3083 3084
		dev_spec->shadow_ram[i].value = 0xFFFF;
	}

3085
release:
3086
	nvm->ops.release(hw);
3087

B
Bruce Allan 已提交
3088
	/* Reload the EEPROM, or else modifications will not appear
3089 3090
	 * until after the next adapter reset.
	 */
3091
	if (!ret_val) {
3092
		nvm->ops.reload(hw);
3093
		usleep_range(10000, 20000);
3094
	}
3095

3096 3097
out:
	if (ret_val)
3098
		e_dbg("NVM update error: %d\n", ret_val);
3099

3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114
	return ret_val;
}

/**
 *  e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
 *  If the bit is 0, that the EEPROM had been modified, but the checksum was not
 *  calculated, in which case we need to calculate the checksum and set bit 6.
 **/
static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;
3115 3116
	u16 word;
	u16 valid_csum_mask;
3117

3118 3119 3120 3121
	/* Read NVM and check Invalid Image CSUM bit.  If this bit is 0,
	 * the checksum needs to be fixed.  This bit is an indication that
	 * the NVM was prepared by OEM software and did not calculate
	 * the checksum...a likely scenario.
3122
	 */
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
	switch (hw->mac.type) {
	case e1000_pch_lpt:
		word = NVM_COMPAT;
		valid_csum_mask = NVM_COMPAT_VALID_CSUM;
		break;
	default:
		word = NVM_FUTURE_INIT_WORD1;
		valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
		break;
	}

	ret_val = e1000_read_nvm(hw, word, 1, &data);
3135 3136 3137
	if (ret_val)
		return ret_val;

3138 3139 3140
	if (!(data & valid_csum_mask)) {
		data |= valid_csum_mask;
		ret_val = e1000_write_nvm(hw, word, 1, &data);
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
		if (ret_val)
			return ret_val;
		ret_val = e1000e_update_nvm_checksum(hw);
		if (ret_val)
			return ret_val;
	}

	return e1000e_validate_nvm_checksum_generic(hw);
}

3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
/**
 *  e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
 *  @hw: pointer to the HW structure
 *
 *  To prevent malicious write/erase of the NVM, set it to be read-only
 *  so that the hardware ignores all write/erase cycles of the NVM via
 *  the flash control registers.  The shadow-ram copy of the NVM will
 *  still be updated, however any updates to this copy will not stick
 *  across driver reloads.
 **/
void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
{
3163
	struct e1000_nvm_info *nvm = &hw->nvm;
3164 3165 3166 3167
	union ich8_flash_protected_range pr0;
	union ich8_hws_flash_status hsfsts;
	u32 gfpreg;

3168
	nvm->ops.acquire(hw);
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178

	gfpreg = er32flash(ICH_FLASH_GFPREG);

	/* Write-protect GbE Sector of NVM */
	pr0.regval = er32flash(ICH_FLASH_PR0);
	pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
	pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
	pr0.range.wpe = true;
	ew32flash(ICH_FLASH_PR0, pr0.regval);

B
Bruce Allan 已提交
3179
	/* Lock down a subset of GbE Flash Control Registers, e.g.
3180 3181 3182 3183 3184 3185 3186 3187
	 * PR0 to prevent the write-protection from being lifted.
	 * Once FLOCKDN is set, the registers protected by it cannot
	 * be written until FLOCKDN is cleared by a hardware reset.
	 */
	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
	hsfsts.hsf_status.flockdn = true;
	ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);

3188
	nvm->ops.release(hw);
3189 3190
}

3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
/**
 *  e1000_write_flash_data_ich8lan - Writes bytes to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte/word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: The byte(s) to write to the NVM.
 *
 *  Writes one/two bytes to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 size, u16 data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val;
	u8 count = 0;

	if (size < 1 || size > 2 || data > size * 0xff ||
	    offset > ICH_FLASH_LINEAR_ADDR_MASK)
		return -E1000_ERR_NVM;

3214 3215
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
		if (ret_val)
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3226
		hsflctl.hsf_ctrl.fldbcount = size - 1;
3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

		if (size == 1)
			flash_data = (u32)data & 0x00FF;
		else
			flash_data = (u32)data;

		ew32flash(ICH_FLASH_FDATA0, flash_data);

B
Bruce Allan 已提交
3239
		/* check if FCERR is set to 1 , if set to 1, clear it
3240 3241
		 * and try the whole sequence a few more times else done
		 */
3242 3243 3244
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_WRITE_COMMAND_TIMEOUT);
3245 3246 3247
		if (!ret_val)
			break;

B
Bruce Allan 已提交
3248
		/* If we're here, then things are most likely
3249 3250 3251 3252 3253
		 * completely hosed, but if the error condition
		 * is detected, it won't hurt to give it another
		 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
		 */
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3254
		if (hsfsts.hsf_status.flcerr)
3255 3256
			/* Repeat for some time before giving up. */
			continue;
B
Bruce Allan 已提交
3257
		if (!hsfsts.hsf_status.flcdone) {
3258
			e_dbg("Timeout error - flash cycle did not complete.\n");
3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
			break;
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_flash_byte_ich8lan - Write a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The index of the byte to read.
 *  @data: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 data)
{
	u16 word = (u16)data;

	return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
}

/**
 *  e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to write.
 *  @byte: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 *  Goes through a retry algorithm before giving up.
 **/
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte)
{
	s32 ret_val;
	u16 program_retries;

	ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
	if (!ret_val)
		return ret_val;

	for (program_retries = 0; program_retries < 100; program_retries++) {
3302
		e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
3303
		usleep_range(100, 200);
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331
		ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
		if (!ret_val)
			break;
	}
	if (program_retries == 100)
		return -E1000_ERR_NVM;

	return 0;
}

/**
 *  e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
 *  @hw: pointer to the HW structure
 *  @bank: 0 for first bank, 1 for second bank, etc.
 *
 *  Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
 *  bank N is 4096 * N + flash_reg_addr.
 **/
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	/* bank size is in 16bit words - adjust to bytes */
	u32 flash_bank_size = nvm->flash_bank_size * 2;
	s32 ret_val;
	s32 count = 0;
3332
	s32 j, iteration, sector_size;
3333 3334 3335

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

B
Bruce Allan 已提交
3336
	/* Determine HW Sector size: Read BERASE bits of hw flash status
3337 3338
	 * register
	 * 00: The Hw sector is 256 bytes, hence we need to erase 16
3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
	 *     consecutive sectors.  The start index for the nth Hw sector
	 *     can be calculated as = bank * 4096 + n * 256
	 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
	 *     The start index for the nth Hw sector can be calculated
	 *     as = bank * 4096
	 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
	 *     (ich9 only, otherwise error condition)
	 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
	 */
	switch (hsfsts.hsf_status.berasesz) {
	case 0:
		/* Hw sector size 256 */
		sector_size = ICH_FLASH_SEG_SIZE_256;
		iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
		break;
	case 1:
		sector_size = ICH_FLASH_SEG_SIZE_4K;
3356
		iteration = 1;
3357 3358
		break;
	case 2:
3359 3360
		sector_size = ICH_FLASH_SEG_SIZE_8K;
		iteration = 1;
3361 3362 3363
		break;
	case 3:
		sector_size = ICH_FLASH_SEG_SIZE_64K;
3364
		iteration = 1;
3365 3366 3367 3368 3369 3370 3371
		break;
	default:
		return -E1000_ERR_NVM;
	}

	/* Start with the base address, then add the sector offset. */
	flash_linear_addr = hw->nvm.flash_base_addr;
3372
	flash_linear_addr += (bank) ? flash_bank_size : 0;
3373

3374
	for (j = 0; j < iteration; j++) {
3375
		do {
3376 3377
			u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;

3378 3379 3380 3381 3382
			/* Steps */
			ret_val = e1000_flash_cycle_init_ich8lan(hw);
			if (ret_val)
				return ret_val;

B
Bruce Allan 已提交
3383
			/* Write a value 11 (block Erase) in Flash
3384 3385
			 * Cycle field in hw flash control
			 */
3386 3387 3388 3389
			hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
			hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
			ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

B
Bruce Allan 已提交
3390
			/* Write the last 24 bits of an index within the
3391 3392 3393 3394 3395 3396
			 * block into Flash Linear address field in Flash
			 * Address.
			 */
			flash_linear_addr += (j * sector_size);
			ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

3397
			ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
3398
			if (!ret_val)
3399 3400
				break;

B
Bruce Allan 已提交
3401
			/* Check if FCERR is set to 1.  If 1,
3402
			 * clear it and try the whole sequence
3403 3404
			 * a few more times else Done
			 */
3405
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3406
			if (hsfsts.hsf_status.flcerr)
3407
				/* repeat for some time before giving up */
3408
				continue;
B
Bruce Allan 已提交
3409
			else if (!hsfsts.hsf_status.flcdone)
3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
				return ret_val;
		} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
	}

	return 0;
}

/**
 *  e1000_valid_led_default_ich8lan - Set the default LED settings
 *  @hw: pointer to the HW structure
 *  @data: Pointer to the LED settings
 *
 *  Reads the LED default settings from the NVM to data.  If the NVM LED
 *  settings is all 0's or F's, set the LED default to a valid LED default
 *  setting.
 **/
static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
{
	s32 ret_val;

	ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
	if (ret_val) {
3432
		e_dbg("NVM Read Error\n");
3433 3434 3435
		return ret_val;
	}

3436
	if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
3437 3438 3439 3440 3441
		*data = ID_LED_DEFAULT_ICH8LAN;

	return 0;
}

3442 3443 3444 3445 3446 3447 3448 3449 3450
/**
 *  e1000_id_led_init_pchlan - store LED configurations
 *  @hw: pointer to the HW structure
 *
 *  PCH does not control LEDs via the LEDCTL register, rather it uses
 *  the PHY LED configuration register.
 *
 *  PCH also does not have an "always on" or "always off" mode which
 *  complicates the ID feature.  Instead of using the "on" mode to indicate
3451
 *  in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
 *  use "link_up" mode.  The LEDs will still ID on request if there is no
 *  link based on logic in e1000_led_[on|off]_pchlan().
 **/
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
	const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
	u16 data, i, temp, shift;

	/* Get default ID LED modes */
	ret_val = hw->nvm.ops.valid_led_default(hw, &data);
	if (ret_val)
3466
		return ret_val;
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510

	mac->ledctl_default = er32(LEDCTL);
	mac->ledctl_mode1 = mac->ledctl_default;
	mac->ledctl_mode2 = mac->ledctl_default;

	for (i = 0; i < 4; i++) {
		temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
		shift = (i * 5);
		switch (temp) {
		case ID_LED_ON1_DEF2:
		case ID_LED_ON1_ON2:
		case ID_LED_ON1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_on << shift);
			break;
		case ID_LED_OFF1_DEF2:
		case ID_LED_OFF1_ON2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
		switch (temp) {
		case ID_LED_DEF1_ON2:
		case ID_LED_ON1_ON2:
		case ID_LED_OFF1_ON2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_on << shift);
			break;
		case ID_LED_DEF1_OFF2:
		case ID_LED_ON1_OFF2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
	}

3511
	return 0;
3512 3513
}

3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
/**
 *  e1000_get_bus_info_ich8lan - Get/Set the bus type and width
 *  @hw: pointer to the HW structure
 *
 *  ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
 *  register, so the the bus width is hard coded.
 **/
static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
{
	struct e1000_bus_info *bus = &hw->bus;
	s32 ret_val;

	ret_val = e1000e_get_bus_info_pcie(hw);

B
Bruce Allan 已提交
3528
	/* ICH devices are "PCI Express"-ish.  They have
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
	 * a configuration space, but do not contain
	 * PCI Express Capability registers, so bus width
	 * must be hardcoded.
	 */
	if (bus->width == e1000_bus_width_unknown)
		bus->width = e1000_bus_width_pcie_x1;

	return ret_val;
}

/**
 *  e1000_reset_hw_ich8lan - Reset the hardware
 *  @hw: pointer to the HW structure
 *
 *  Does a full reset of the hardware which includes a reset of the PHY and
 *  MAC.
 **/
static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
{
3548
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3549 3550
	u16 kum_cfg;
	u32 ctrl, reg;
3551 3552
	s32 ret_val;

B
Bruce Allan 已提交
3553
	/* Prevent the PCI-E bus from sticking if there is no TLP connection
3554 3555 3556
	 * on the last TLP read/write transaction when MAC is reset.
	 */
	ret_val = e1000e_disable_pcie_master(hw);
3557
	if (ret_val)
3558
		e_dbg("PCI-E Master disable polling has failed.\n");
3559

3560
	e_dbg("Masking off all interrupts\n");
3561 3562
	ew32(IMC, 0xffffffff);

B
Bruce Allan 已提交
3563
	/* Disable the Transmit and Receive units.  Then delay to allow
3564 3565 3566 3567 3568 3569 3570
	 * any pending transactions to complete before we hit the MAC
	 * with the global reset.
	 */
	ew32(RCTL, 0);
	ew32(TCTL, E1000_TCTL_PSP);
	e1e_flush();

3571
	usleep_range(10000, 20000);
3572 3573 3574 3575 3576 3577 3578 3579 3580

	/* Workaround for ICH8 bit corruption issue in FIFO memory */
	if (hw->mac.type == e1000_ich8lan) {
		/* Set Tx and Rx buffer allocation to 8k apiece. */
		ew32(PBA, E1000_PBA_8K);
		/* Set Packet Buffer Size to 16k. */
		ew32(PBS, E1000_PBS_16K);
	}

3581
	if (hw->mac.type == e1000_pchlan) {
3582 3583
		/* Save the NVM K1 bit setting */
		ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
3584 3585 3586
		if (ret_val)
			return ret_val;

3587
		if (kum_cfg & E1000_NVM_K1_ENABLE)
3588 3589 3590 3591 3592
			dev_spec->nvm_k1_enabled = true;
		else
			dev_spec->nvm_k1_enabled = false;
	}

3593 3594
	ctrl = er32(CTRL);

3595
	if (!hw->phy.ops.check_reset_block(hw)) {
B
Bruce Allan 已提交
3596
		/* Full-chip reset requires MAC and PHY reset at the same
3597 3598 3599 3600
		 * time to make sure the interface between MAC and the
		 * external PHY is reset.
		 */
		ctrl |= E1000_CTRL_PHY_RST;
3601

B
Bruce Allan 已提交
3602
		/* Gate automatic PHY configuration by hardware on
3603 3604 3605 3606 3607
		 * non-managed 82579
		 */
		if ((hw->mac.type == e1000_pch2lan) &&
		    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
			e1000_gate_hw_phy_config_ich8lan(hw, true);
3608 3609
	}
	ret_val = e1000_acquire_swflag_ich8lan(hw);
3610
	e_dbg("Issuing a global reset to ich8lan\n");
3611
	ew32(CTRL, (ctrl | E1000_CTRL_RST));
3612
	/* cannot issue a flush here because it hangs the hardware */
3613 3614
	msleep(20);

3615 3616 3617 3618 3619 3620 3621 3622
	/* Set Phy Config Counter to 50msec */
	if (hw->mac.type == e1000_pch2lan) {
		reg = er32(FEXTNVM3);
		reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, reg);
	}

3623
	if (!ret_val)
3624
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
3625

3626
	if (ctrl & E1000_CTRL_PHY_RST) {
3627
		ret_val = hw->phy.ops.get_cfg_done(hw);
3628
		if (ret_val)
3629
			return ret_val;
3630

3631
		ret_val = e1000_post_phy_reset_ich8lan(hw);
3632
		if (ret_val)
3633
			return ret_val;
3634
	}
3635

B
Bruce Allan 已提交
3636
	/* For PCH, this write will make sure that any noise
3637 3638 3639 3640 3641 3642
	 * will be detected as a CRC error and be dropped rather than show up
	 * as a bad packet to the DMA engine.
	 */
	if (hw->mac.type == e1000_pchlan)
		ew32(CRC_OFFSET, 0x65656565);

3643
	ew32(IMC, 0xffffffff);
3644
	er32(ICR);
3645

3646 3647 3648
	reg = er32(KABGTXD);
	reg |= E1000_KABGTXD_BGSQLBIAS;
	ew32(KABGTXD, reg);
3649

3650
	return 0;
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
}

/**
 *  e1000_init_hw_ich8lan - Initialize the hardware
 *  @hw: pointer to the HW structure
 *
 *  Prepares the hardware for transmit and receive by doing the following:
 *   - initialize hardware bits
 *   - initialize LED identification
 *   - setup receive address registers
 *   - setup flow control
3662
 *   - setup transmit descriptors
3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
 *   - clear statistics
 **/
static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 ctrl_ext, txdctl, snoop;
	s32 ret_val;
	u16 i;

	e1000_initialize_hw_bits_ich8lan(hw);

	/* Initialize identification LED */
3675
	ret_val = mac->ops.id_led_init(hw);
3676
	/* An error is not fatal and we should not stop init due to this */
3677
	if (ret_val)
3678
		e_dbg("Error initializing identification LED\n");
3679 3680 3681 3682 3683

	/* Setup the receive address. */
	e1000e_init_rx_addrs(hw, mac->rar_entry_count);

	/* Zero out the Multicast HASH table */
3684
	e_dbg("Zeroing the MTA\n");
3685 3686 3687
	for (i = 0; i < mac->mta_reg_count; i++)
		E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);

B
Bruce Allan 已提交
3688
	/* The 82578 Rx buffer will stall if wakeup is enabled in host and
3689
	 * the ME.  Disable wakeup by clearing the host wakeup bit.
3690 3691 3692
	 * Reset the phy after disabling host wakeup to reset the Rx buffer.
	 */
	if (hw->phy.type == e1000_phy_82578) {
3693 3694 3695
		e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
		i &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, i);
3696 3697 3698 3699 3700
		ret_val = e1000_phy_hw_reset_ich8lan(hw);
		if (ret_val)
			return ret_val;
	}

3701
	/* Setup link and flow control */
3702
	ret_val = mac->ops.setup_link(hw);
3703 3704

	/* Set the transmit descriptor write-back policy for both queues */
3705
	txdctl = er32(TXDCTL(0));
3706 3707 3708 3709
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3710 3711
	ew32(TXDCTL(0), txdctl);
	txdctl = er32(TXDCTL(1));
3712 3713 3714 3715
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3716
	ew32(TXDCTL(1), txdctl);
3717

B
Bruce Allan 已提交
3718
	/* ICH8 has opposite polarity of no_snoop bits.
3719 3720
	 * By default, we should use snoop behavior.
	 */
3721 3722 3723
	if (mac->type == e1000_ich8lan)
		snoop = PCIE_ICH8_SNOOP_ALL;
	else
3724
		snoop = (u32)~(PCIE_NO_SNOOP_ALL);
3725 3726 3727 3728 3729 3730
	e1000e_set_pcie_no_snoop(hw, snoop);

	ctrl_ext = er32(CTRL_EXT);
	ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
	ew32(CTRL_EXT, ctrl_ext);

B
Bruce Allan 已提交
3731
	/* Clear all of the statistics registers (clear on read).  It is
3732 3733 3734 3735 3736 3737
	 * important that we do this after we have tried to establish link
	 * because the symbol error count will increment wildly if there
	 * is no link.
	 */
	e1000_clear_hw_cntrs_ich8lan(hw);

3738
	return ret_val;
3739
}
3740

3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
/**
 *  e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
 *  @hw: pointer to the HW structure
 *
 *  Sets/Clears required hardware bits necessary for correctly setting up the
 *  hardware for transmit and receive.
 **/
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
{
	u32 reg;

	/* Extended Device Control */
	reg = er32(CTRL_EXT);
	reg |= (1 << 22);
3755 3756 3757
	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
	if (hw->mac.type >= e1000_pchlan)
		reg |= E1000_CTRL_EXT_PHYPDEN;
3758 3759 3760
	ew32(CTRL_EXT, reg);

	/* Transmit Descriptor Control 0 */
3761
	reg = er32(TXDCTL(0));
3762
	reg |= (1 << 22);
3763
	ew32(TXDCTL(0), reg);
3764 3765

	/* Transmit Descriptor Control 1 */
3766
	reg = er32(TXDCTL(1));
3767
	reg |= (1 << 22);
3768
	ew32(TXDCTL(1), reg);
3769 3770

	/* Transmit Arbitration Control 0 */
3771
	reg = er32(TARC(0));
3772 3773 3774
	if (hw->mac.type == e1000_ich8lan)
		reg |= (1 << 28) | (1 << 29);
	reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
3775
	ew32(TARC(0), reg);
3776 3777

	/* Transmit Arbitration Control 1 */
3778
	reg = er32(TARC(1));
3779 3780 3781 3782 3783
	if (er32(TCTL) & E1000_TCTL_MULR)
		reg &= ~(1 << 28);
	else
		reg |= (1 << 28);
	reg |= (1 << 24) | (1 << 26) | (1 << 30);
3784
	ew32(TARC(1), reg);
3785 3786 3787 3788 3789 3790 3791

	/* Device Status */
	if (hw->mac.type == e1000_ich8lan) {
		reg = er32(STATUS);
		reg &= ~(1 << 31);
		ew32(STATUS, reg);
	}
3792

B
Bruce Allan 已提交
3793
	/* work-around descriptor data corruption issue during nfs v2 udp
3794 3795 3796 3797
	 * traffic, just disable the nfs filtering capability
	 */
	reg = er32(RFCTL);
	reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3798

B
Bruce Allan 已提交
3799
	/* Disable IPv6 extension header parsing because some malformed
3800 3801 3802 3803
	 * IPv6 headers can hang the Rx.
	 */
	if (hw->mac.type == e1000_ich8lan)
		reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
3804
	ew32(RFCTL, reg);
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815

	/* Enable ECC on Lynxpoint */
	if (hw->mac.type == e1000_pch_lpt) {
		reg = er32(PBECCSTS);
		reg |= E1000_PBECCSTS_ECC_ENABLE;
		ew32(PBECCSTS, reg);

		reg = er32(CTRL);
		reg |= E1000_CTRL_MEHE;
		ew32(CTRL, reg);
	}
3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
}

/**
 *  e1000_setup_link_ich8lan - Setup flow control and link settings
 *  @hw: pointer to the HW structure
 *
 *  Determines which flow control settings to use, then configures flow
 *  control.  Calls the appropriate media-specific link configuration
 *  function.  Assuming the adapter has a valid link partner, a valid link
 *  should be established.  Assumes the hardware has previously been reset
 *  and the transmitter and receiver are not enabled.
 **/
static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;

3832
	if (hw->phy.ops.check_reset_block(hw))
3833 3834
		return 0;

B
Bruce Allan 已提交
3835
	/* ICH parts do not have a word in the NVM to determine
3836 3837 3838
	 * the default flow control setting, so we explicitly
	 * set it to full.
	 */
3839 3840 3841 3842 3843 3844 3845
	if (hw->fc.requested_mode == e1000_fc_default) {
		/* Workaround h/w hang when Tx flow control enabled */
		if (hw->mac.type == e1000_pchlan)
			hw->fc.requested_mode = e1000_fc_rx_pause;
		else
			hw->fc.requested_mode = e1000_fc_full;
	}
3846

B
Bruce Allan 已提交
3847
	/* Save off the requested flow control mode for use later.  Depending
3848 3849 3850
	 * on the link partner's capabilities, we may or may not use this mode.
	 */
	hw->fc.current_mode = hw->fc.requested_mode;
3851

3852
	e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
3853 3854

	/* Continue to configure the copper link. */
3855
	ret_val = hw->mac.ops.setup_physical_interface(hw);
3856 3857 3858
	if (ret_val)
		return ret_val;

3859
	ew32(FCTTV, hw->fc.pause_time);
3860
	if ((hw->phy.type == e1000_phy_82578) ||
3861
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
3862
	    (hw->phy.type == e1000_phy_i217) ||
3863
	    (hw->phy.type == e1000_phy_82577)) {
3864 3865
		ew32(FCRTV_PCH, hw->fc.refresh_time);

3866 3867
		ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
				   hw->fc.pause_time);
3868 3869 3870
		if (ret_val)
			return ret_val;
	}
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893

	return e1000e_set_fc_watermarks(hw);
}

/**
 *  e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
 *  @hw: pointer to the HW structure
 *
 *  Configures the kumeran interface to the PHY to wait the appropriate time
 *  when polling the PHY, then call the generic setup_copper_link to finish
 *  configuring the copper link.
 **/
static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;
	u16 reg_data;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

B
Bruce Allan 已提交
3894
	/* Set the mac to wait the maximum time between each iteration
3895
	 * and increase the max iterations when polling the phy;
3896 3897
	 * this fixes erroneous timeouts at 10Mbps.
	 */
3898
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
3899 3900
	if (ret_val)
		return ret_val;
3901
	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3902
				       &reg_data);
3903 3904 3905
	if (ret_val)
		return ret_val;
	reg_data |= 0x3F;
3906
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3907
					reg_data);
3908 3909 3910
	if (ret_val)
		return ret_val;

3911 3912
	switch (hw->phy.type) {
	case e1000_phy_igp_3:
3913 3914 3915
		ret_val = e1000e_copper_link_setup_igp(hw);
		if (ret_val)
			return ret_val;
3916 3917 3918
		break;
	case e1000_phy_bm:
	case e1000_phy_82578:
3919 3920 3921
		ret_val = e1000e_copper_link_setup_m88(hw);
		if (ret_val)
			return ret_val;
3922 3923
		break;
	case e1000_phy_82577:
3924
	case e1000_phy_82579:
3925 3926 3927 3928 3929
		ret_val = e1000_copper_link_setup_82577(hw);
		if (ret_val)
			return ret_val;
		break;
	case e1000_phy_ife:
3930
		ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947
		if (ret_val)
			return ret_val;

		reg_data &= ~IFE_PMC_AUTO_MDIX;

		switch (hw->phy.mdix) {
		case 1:
			reg_data &= ~IFE_PMC_FORCE_MDIX;
			break;
		case 2:
			reg_data |= IFE_PMC_FORCE_MDIX;
			break;
		case 0:
		default:
			reg_data |= IFE_PMC_AUTO_MDIX;
			break;
		}
3948
		ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
3949 3950
		if (ret_val)
			return ret_val;
3951 3952 3953
		break;
	default:
		break;
3954
	}
3955

3956 3957 3958
	return e1000e_setup_copper_link(hw);
}

3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
/**
 *  e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface
 *  @hw: pointer to the HW structure
 *
 *  Calls the PHY specific link setup function and then calls the
 *  generic setup_copper_link to finish configuring the link for
 *  Lynxpoint PCH devices
 **/
static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

	ret_val = e1000_copper_link_setup_82577(hw);
	if (ret_val)
		return ret_val;

	return e1000e_setup_copper_link(hw);
}

3984 3985 3986 3987 3988 3989
/**
 *  e1000_get_link_up_info_ich8lan - Get current link speed and duplex
 *  @hw: pointer to the HW structure
 *  @speed: pointer to store current link speed
 *  @duplex: pointer to store the current link duplex
 *
3990
 *  Calls the generic get_speed_and_duplex to retrieve the current link
3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
 *  information and then calls the Kumeran lock loss workaround for links at
 *  gigabit speeds.
 **/
static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
					  u16 *duplex)
{
	s32 ret_val;

	ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
	if (ret_val)
		return ret_val;

	if ((hw->mac.type == e1000_ich8lan) &&
4004
	    (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
		ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
	}

	return ret_val;
}

/**
 *  e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
 *  @hw: pointer to the HW structure
 *
 *  Work-around for 82566 Kumeran PCS lock loss:
 *  On link status change (i.e. PCI reset, speed change) and link is up and
 *  speed is gigabit-
 *    0) if workaround is optionally disabled do nothing
 *    1) wait 1ms for Kumeran link to come up
 *    2) check Kumeran Diagnostic register PCS lock loss bit
 *    3) if not set the link is locked (all is good), otherwise...
 *    4) reset the PHY
 *    5) repeat up to 10 times
 *  Note: this is only called for IGP3 copper when speed is 1gb.
 **/
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 phy_ctrl;
	s32 ret_val;
	u16 i, data;
	bool link;

	if (!dev_spec->kmrn_lock_loss_workaround_enabled)
		return 0;

B
Bruce Allan 已提交
4037
	/* Make sure link is up before proceeding.  If not just return.
4038
	 * Attempting this while link is negotiating fouled up link
4039 4040
	 * stability
	 */
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (!link)
		return 0;

	for (i = 0; i < 10; i++) {
		/* read once to clear */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;
		/* and again to get new status */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;

		/* check for PCS lock */
		if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
			return 0;

		/* Issue PHY reset */
		e1000_phy_hw_reset(hw);
		mdelay(5);
	}
	/* Disable GigE link negotiation */
	phy_ctrl = er32(PHY_CTRL);
	phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
		     E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
	ew32(PHY_CTRL, phy_ctrl);

B
Bruce Allan 已提交
4069
	/* Call gig speed drop workaround on Gig disable before accessing
4070 4071
	 * any PHY registers
	 */
4072 4073 4074 4075 4076 4077 4078
	e1000e_gig_downshift_workaround_ich8lan(hw);

	/* unable to acquire PCS lock */
	return -E1000_ERR_PHY;
}

/**
4079
 *  e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
4080
 *  @hw: pointer to the HW structure
4081
 *  @state: boolean value used to set the current Kumeran workaround state
4082
 *
4083 4084
 *  If ICH8, set the current Kumeran workaround state (enabled - true
 *  /disabled - false).
4085 4086
 **/
void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
4087
						  bool state)
4088 4089 4090 4091
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;

	if (hw->mac.type != e1000_ich8lan) {
4092
		e_dbg("Workaround applies to ICH8 only.\n");
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112
		return;
	}

	dev_spec->kmrn_lock_loss_workaround_enabled = state;
}

/**
 *  e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
 *  @hw: pointer to the HW structure
 *
 *  Workaround for 82566 power-down on D3 entry:
 *    1) disable gigabit link
 *    2) write VR power-down enable
 *    3) read it back
 *  Continue if successful, else issue LCD reset and repeat
 **/
void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
{
	u32 reg;
	u16 data;
B
Bruce Allan 已提交
4113
	u8 retry = 0;
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125

	if (hw->phy.type != e1000_phy_igp_3)
		return;

	/* Try the workaround twice (if needed) */
	do {
		/* Disable link */
		reg = er32(PHY_CTRL);
		reg |= (E1000_PHY_CTRL_GBE_DISABLE |
			E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
		ew32(PHY_CTRL, reg);

B
Bruce Allan 已提交
4126
		/* Call gig speed drop workaround on Gig disable before
4127 4128
		 * accessing any PHY registers
		 */
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
		if (hw->mac.type == e1000_ich8lan)
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* Write VR power-down enable */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);

		/* Read it back and test */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
			break;

		/* Issue PHY reset and repeat at most one more time */
		reg = er32(CTRL);
		ew32(CTRL, reg | E1000_CTRL_PHY_RST);
		retry++;
	} while (retry);
}

/**
 *  e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
 *  @hw: pointer to the HW structure
 *
 *  Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
4155
 *  LPLU, Gig disable, MDIC PHY reset):
4156 4157
 *    1) Set Kumeran Near-end loopback
 *    2) Clear Kumeran Near-end loopback
4158
 *  Should only be called for ICH8[m] devices with any 1G Phy.
4159 4160 4161 4162 4163 4164
 **/
void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 reg_data;

4165
	if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
4166 4167 4168
		return;

	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4169
				       &reg_data);
4170 4171 4172 4173
	if (ret_val)
		return;
	reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4174
					reg_data);
4175 4176 4177
	if (ret_val)
		return;
	reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
4178
	e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
4179 4180
}

4181
/**
4182
 *  e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
4183 4184 4185 4186
 *  @hw: pointer to the HW structure
 *
 *  During S0 to Sx transition, it is possible the link remains at gig
 *  instead of negotiating to a lower speed.  Before going to Sx, set
4187 4188 4189 4190
 *  'Gig Disable' to force link speed negotiation to a lower speed based on
 *  the LPLU setting in the NVM or custom setting.  For PCH and newer parts,
 *  the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
 *  needs to be written.
B
Bruce Allan 已提交
4191 4192 4193
 *  Parts that support (and are linked to a partner which support) EEE in
 *  100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
 *  than 10Mbps w/o EEE.
4194
 **/
4195
void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
4196
{
B
Bruce Allan 已提交
4197
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
4198
	u32 phy_ctrl;
4199
	s32 ret_val;
4200

4201
	phy_ctrl = er32(PHY_CTRL);
4202
	phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
4203

B
Bruce Allan 已提交
4204
	if (hw->phy.type == e1000_phy_i217) {
4205 4206 4207
		u16 phy_reg, device_id = hw->adapter->pdev->device;

		if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
4208 4209 4210
		    (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
		    (device_id == E1000_DEV_ID_PCH_I218_LM3) ||
		    (device_id == E1000_DEV_ID_PCH_I218_V3)) {
4211 4212 4213 4214
			u32 fextnvm6 = er32(FEXTNVM6);

			ew32(FEXTNVM6, fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK);
		}
B
Bruce Allan 已提交
4215 4216 4217 4218 4219 4220 4221 4222

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			goto out;

		if (!dev_spec->eee_disable) {
			u16 eee_advert;

4223 4224 4225 4226
			ret_val =
			    e1000_read_emi_reg_locked(hw,
						      I217_EEE_ADVERTISEMENT,
						      &eee_advert);
B
Bruce Allan 已提交
4227 4228 4229
			if (ret_val)
				goto release;

B
Bruce Allan 已提交
4230
			/* Disable LPLU if both link partners support 100BaseT
B
Bruce Allan 已提交
4231 4232 4233
			 * EEE and 100Full is advertised on both ends of the
			 * link.
			 */
4234
			if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
4235
			    (dev_spec->eee_lp_ability &
4236
			     I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
4237 4238 4239 4240 4241
			    (hw->phy.autoneg_advertised & ADVERTISE_100_FULL))
				phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
					      E1000_PHY_CTRL_NOND0A_LPLU);
		}

B
Bruce Allan 已提交
4242
		/* For i217 Intel Rapid Start Technology support,
B
Bruce Allan 已提交
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
		 * when the system is going into Sx and no manageability engine
		 * is present, the driver must configure proxy to reset only on
		 * power good.  LPI (Low Power Idle) state must also reset only
		 * on power good, as well as the MTA (Multicast table array).
		 * The SMBus release must also be disabled on LCD reset.
		 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
			/* Enable proxy to reset only on power good. */
			e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
			phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
			e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);

B
Bruce Allan 已提交
4255
			/* Set bit enable LPI (EEE) to reset only on
B
Bruce Allan 已提交
4256 4257 4258
			 * power good.
			 */
			e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
4259
			phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
B
Bruce Allan 已提交
4260 4261 4262 4263
			e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);

			/* Disable the SMB release on LCD reset. */
			e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
4264
			phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4265 4266 4267
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
		}

B
Bruce Allan 已提交
4268
		/* Enable MTA to reset for Intel Rapid Start Technology
B
Bruce Allan 已提交
4269 4270 4271
		 * Support
		 */
		e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
4272
		phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4273 4274 4275 4276 4277 4278
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);

release:
		hw->phy.ops.release(hw);
	}
out:
4279
	ew32(PHY_CTRL, phy_ctrl);
4280

4281 4282 4283
	if (hw->mac.type == e1000_ich8lan)
		e1000e_gig_downshift_workaround_ich8lan(hw);

4284
	if (hw->mac.type >= e1000_pchlan) {
4285
		e1000_oem_bits_config_ich8lan(hw, false);
B
Bruce Allan 已提交
4286 4287 4288 4289 4290

		/* Reset PHY to activate OEM bits on 82577/8 */
		if (hw->mac.type == e1000_pchlan)
			e1000e_phy_hw_reset_generic(hw);

4291 4292 4293 4294 4295 4296
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		e1000_write_smbus_addr(hw);
		hw->phy.ops.release(hw);
	}
4297 4298
}

4299 4300 4301 4302 4303 4304 4305 4306
/**
 *  e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
 *  @hw: pointer to the HW structure
 *
 *  During Sx to S0 transitions on non-managed devices or managed devices
 *  on which PHY resets are not blocked, if the PHY registers cannot be
 *  accessed properly by the s/w toggle the LANPHYPC value to power cycle
 *  the PHY.
B
Bruce Allan 已提交
4307
 *  On i217, setup Intel Rapid Start Technology.
4308 4309 4310
 **/
void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
{
4311
	s32 ret_val;
4312

4313
	if (hw->mac.type < e1000_pch2lan)
4314 4315
		return;

4316
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
4317
	if (ret_val) {
4318
		e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
4319 4320
		return;
	}
B
Bruce Allan 已提交
4321

B
Bruce Allan 已提交
4322
	/* For i217 Intel Rapid Start Technology support when the system
B
Bruce Allan 已提交
4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336
	 * is transitioning from Sx and no manageability engine is present
	 * configure SMBus to restore on reset, disable proxy, and enable
	 * the reset on MTA (Multicast table array).
	 */
	if (hw->phy.type == e1000_phy_i217) {
		u16 phy_reg;

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val) {
			e_dbg("Failed to setup iRST\n");
			return;
		}

		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
B
Bruce Allan 已提交
4337
			/* Restore clear on SMB if no manageability engine
B
Bruce Allan 已提交
4338 4339 4340 4341 4342
			 * is present
			 */
			ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
			if (ret_val)
				goto release;
4343
			phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4344 4345 4346 4347 4348 4349 4350 4351 4352
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);

			/* Disable Proxy */
			e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
		}
		/* Enable reset on MTA */
		ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
		if (ret_val)
			goto release;
4353
		phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4354 4355 4356 4357 4358 4359
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
release:
		if (ret_val)
			e_dbg("Error %d in resume workarounds\n", ret_val);
		hw->phy.ops.release(hw);
	}
4360 4361
}

4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
/**
 *  e1000_cleanup_led_ich8lan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);

	ew32(LEDCTL, hw->mac.ledctl_default);
	return 0;
}

/**
4378
 *  e1000_led_on_ich8lan - Turn LEDs on
4379 4380
 *  @hw: pointer to the HW structure
 *
4381
 *  Turn on the LEDs.
4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393
 **/
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
				(IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));

	ew32(LEDCTL, hw->mac.ledctl_mode2);
	return 0;
}

/**
4394
 *  e1000_led_off_ich8lan - Turn LEDs off
4395 4396
 *  @hw: pointer to the HW structure
 *
4397
 *  Turn off the LEDs.
4398 4399 4400 4401 4402
 **/
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
4403 4404
				(IFE_PSCL_PROBE_MODE |
				 IFE_PSCL_PROBE_LEDS_OFF));
4405 4406 4407 4408 4409

	ew32(LEDCTL, hw->mac.ledctl_mode1);
	return 0;
}

4410 4411 4412 4413 4414 4415 4416 4417
/**
 *  e1000_setup_led_pchlan - Configures SW controllable LED
 *  @hw: pointer to the HW structure
 *
 *  This prepares the SW controllable LED for use.
 **/
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
{
4418
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
}

/**
 *  e1000_cleanup_led_pchlan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
{
4429
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
}

/**
 *  e1000_led_on_pchlan - Turn LEDs on
 *  @hw: pointer to the HW structure
 *
 *  Turn on the LEDs.
 **/
static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode2;
	u32 i, led;

B
Bruce Allan 已提交
4443
	/* If no link, then turn LED on by setting the invert bit
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
	 * for each LED that's mode is "link_up" in ledctl_mode2.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4459
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
}

/**
 *  e1000_led_off_pchlan - Turn LEDs off
 *  @hw: pointer to the HW structure
 *
 *  Turn off the LEDs.
 **/
static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode1;
	u32 i, led;

B
Bruce Allan 已提交
4473
	/* If no link, then turn LED off by clearing the invert bit
4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
	 * for each LED that's mode is "link_up" in ledctl_mode1.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4489
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4490 4491
}

4492
/**
4493
 *  e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
4494 4495
 *  @hw: pointer to the HW structure
 *
4496 4497 4498 4499 4500 4501 4502
 *  Read appropriate register for the config done bit for completion status
 *  and configure the PHY through s/w for EEPROM-less parts.
 *
 *  NOTE: some silicon which is EEPROM-less will fail trying to read the
 *  config done bit, so only an error is logged and continues.  If we were
 *  to return with error, EEPROM-less silicon would not be able to be reset
 *  or change link.
4503 4504 4505
 **/
static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
{
4506
	s32 ret_val = 0;
4507
	u32 bank = 0;
4508
	u32 status;
4509

4510
	e1000e_get_cfg_done_generic(hw);
4511

4512 4513 4514 4515 4516 4517
	/* Wait for indication from h/w that it has completed basic config */
	if (hw->mac.type >= e1000_ich10lan) {
		e1000_lan_init_done_ich8lan(hw);
	} else {
		ret_val = e1000e_get_auto_rd_done(hw);
		if (ret_val) {
B
Bruce Allan 已提交
4518
			/* When auto config read does not complete, do not
4519 4520 4521 4522 4523 4524
			 * return with an error. This can happen in situations
			 * where there is no eeprom and prevents getting link.
			 */
			e_dbg("Auto Read Done did not complete\n");
			ret_val = 0;
		}
4525 4526
	}

4527 4528 4529 4530 4531 4532
	/* Clear PHY Reset Asserted bit */
	status = er32(STATUS);
	if (status & E1000_STATUS_PHYRA)
		ew32(STATUS, status & ~E1000_STATUS_PHYRA);
	else
		e_dbg("PHY Reset Asserted not set - needs delay\n");
4533 4534

	/* If EEPROM is not marked present, init the IGP 3 PHY manually */
4535
	if (hw->mac.type <= e1000_ich9lan) {
B
Bruce Allan 已提交
4536
		if (!(er32(EECD) & E1000_EECD_PRES) &&
4537 4538 4539 4540 4541 4542
		    (hw->phy.type == e1000_phy_igp_3)) {
			e1000e_phy_init_script_igp3(hw);
		}
	} else {
		if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
			/* Maybe we should do a basic PHY config */
4543
			e_dbg("EEPROM not present\n");
4544
			ret_val = -E1000_ERR_CONFIG;
4545 4546 4547
		}
	}

4548
	return ret_val;
4549 4550
}

4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
/**
 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
 * @hw: pointer to the HW structure
 *
 * In the case of a PHY power down to save power, or to turn off link during a
 * driver unload, or wake on lan is not enabled, remove the link.
 **/
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
{
	/* If the management interface is not enabled, then power down */
	if (!(hw->mac.ops.check_mng_mode(hw) ||
	      hw->phy.ops.check_reset_block(hw)))
		e1000_power_down_phy_copper(hw);
}

4566 4567 4568 4569 4570 4571 4572 4573 4574
/**
 *  e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
 *  @hw: pointer to the HW structure
 *
 *  Clears hardware counters specific to the silicon family and calls
 *  clear_hw_cntrs_generic to clear all general purpose counters.
 **/
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
{
4575
	u16 phy_data;
4576
	s32 ret_val;
4577 4578 4579

	e1000e_clear_hw_cntrs_base(hw);

4580 4581 4582 4583 4584 4585
	er32(ALGNERRC);
	er32(RXERRC);
	er32(TNCRS);
	er32(CEXTERR);
	er32(TSCTC);
	er32(TSCTFC);
4586

4587 4588 4589
	er32(MGTPRC);
	er32(MGTPDC);
	er32(MGTPTC);
4590

4591 4592
	er32(IAC);
	er32(ICRXOC);
4593

4594 4595
	/* Clear PHY statistics registers */
	if ((hw->phy.type == e1000_phy_82578) ||
4596
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
4597
	    (hw->phy.type == e1000_phy_i217) ||
4598
	    (hw->phy.type == e1000_phy_82577)) {
4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		ret_val = hw->phy.ops.set_page(hw,
					       HV_STATS_PAGE << IGP_PAGE_SHIFT);
		if (ret_val)
			goto release;
		hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
release:
		hw->phy.ops.release(hw);
4622
	}
4623 4624
}

J
Jeff Kirsher 已提交
4625
static const struct e1000_mac_operations ich8_mac_ops = {
4626
	/* check_mng_mode dependent on mac type */
4627
	.check_for_link		= e1000_check_for_copper_link_ich8lan,
4628
	/* cleanup_led dependent on mac type */
4629 4630
	.clear_hw_cntrs		= e1000_clear_hw_cntrs_ich8lan,
	.get_bus_info		= e1000_get_bus_info_ich8lan,
4631
	.set_lan_id		= e1000_set_lan_id_single_port,
4632
	.get_link_up_info	= e1000_get_link_up_info_ich8lan,
4633 4634
	/* led_on dependent on mac type */
	/* led_off dependent on mac type */
4635
	.update_mc_addr_list	= e1000e_update_mc_addr_list_generic,
4636 4637 4638
	.reset_hw		= e1000_reset_hw_ich8lan,
	.init_hw		= e1000_init_hw_ich8lan,
	.setup_link		= e1000_setup_link_ich8lan,
4639
	.setup_physical_interface = e1000_setup_copper_link_ich8lan,
4640
	/* id_led_init dependent on mac type */
4641
	.config_collision_dist	= e1000e_config_collision_dist_generic,
4642
	.rar_set		= e1000e_rar_set_generic,
4643 4644
};

J
Jeff Kirsher 已提交
4645
static const struct e1000_phy_operations ich8_phy_ops = {
4646
	.acquire		= e1000_acquire_swflag_ich8lan,
4647
	.check_reset_block	= e1000_check_reset_block_ich8lan,
4648
	.commit			= NULL,
4649
	.get_cfg_done		= e1000_get_cfg_done_ich8lan,
4650
	.get_cable_length	= e1000e_get_cable_length_igp_2,
4651 4652 4653
	.read_reg		= e1000e_read_phy_reg_igp,
	.release		= e1000_release_swflag_ich8lan,
	.reset			= e1000_phy_hw_reset_ich8lan,
4654 4655
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_ich8lan,
	.set_d3_lplu_state	= e1000_set_d3_lplu_state_ich8lan,
4656
	.write_reg		= e1000e_write_phy_reg_igp,
4657 4658
};

J
Jeff Kirsher 已提交
4659
static const struct e1000_nvm_operations ich8_nvm_ops = {
4660
	.acquire		= e1000_acquire_nvm_ich8lan,
4661
	.read			= e1000_read_nvm_ich8lan,
4662
	.release		= e1000_release_nvm_ich8lan,
4663
	.reload			= e1000e_reload_nvm_generic,
4664
	.update			= e1000_update_nvm_checksum_ich8lan,
4665
	.valid_led_default	= e1000_valid_led_default_ich8lan,
4666 4667
	.validate		= e1000_validate_nvm_checksum_ich8lan,
	.write			= e1000_write_nvm_ich8lan,
4668 4669
};

J
Jeff Kirsher 已提交
4670
const struct e1000_info e1000_ich8_info = {
4671 4672
	.mac			= e1000_ich8lan,
	.flags			= FLAG_HAS_WOL
4673
				  | FLAG_IS_ICH
4674 4675 4676 4677 4678
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
	.pba			= 8,
4679
	.max_hw_frame_size	= ETH_FRAME_LEN + ETH_FCS_LEN,
J
Jeff Kirsher 已提交
4680
	.get_variants		= e1000_get_variants_ich8lan,
4681 4682 4683 4684 4685
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4686
const struct e1000_info e1000_ich9_info = {
4687 4688
	.mac			= e1000_ich9lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
4689
				  | FLAG_IS_ICH
4690 4691 4692 4693 4694
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4695
	.pba			= 18,
4696
	.max_hw_frame_size	= DEFAULT_JUMBO,
J
Jeff Kirsher 已提交
4697
	.get_variants		= e1000_get_variants_ich8lan,
4698 4699 4700 4701 4702
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4703
const struct e1000_info e1000_ich10_info = {
4704 4705 4706 4707 4708 4709 4710 4711
	.mac			= e1000_ich10lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
				  | FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4712
	.pba			= 18,
4713
	.max_hw_frame_size	= DEFAULT_JUMBO,
4714 4715 4716 4717 4718
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4719

J
Jeff Kirsher 已提交
4720
const struct e1000_info e1000_pch_info = {
4721 4722 4723 4724 4725 4726 4727
	.mac			= e1000_pchlan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
4728
				  | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
4729
				  | FLAG_APME_IN_WUC,
4730
	.flags2			= FLAG2_HAS_PHY_STATS,
4731 4732 4733 4734 4735 4736 4737
	.pba			= 26,
	.max_hw_frame_size	= 4096,
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4738

J
Jeff Kirsher 已提交
4739
const struct e1000_info e1000_pch2_info = {
4740 4741 4742
	.mac			= e1000_pch2lan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4743
				  | FLAG_HAS_HW_TIMESTAMP
4744 4745 4746 4747 4748
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
4749 4750
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
4751
	.pba			= 26,
4752
	.max_hw_frame_size	= 9018,
4753 4754 4755 4756 4757
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
B
Bruce Allan 已提交
4758 4759 4760 4761 4762

const struct e1000_info e1000_pch_lpt_info = {
	.mac			= e1000_pch_lpt,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4763
				  | FLAG_HAS_HW_TIMESTAMP
B
Bruce Allan 已提交
4764 4765 4766 4767 4768 4769 4770 4771
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
	.pba			= 26,
4772
	.max_hw_frame_size	= 9018,
B
Bruce Allan 已提交
4773 4774 4775 4776 4777
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};