ich8lan.c 122.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel PRO/1000 Linux driver
B
Bruce Allan 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  Linux NICS <linux.nics@intel.com>
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

B
Bruce Allan 已提交
29
/* 82562G 10/100 Network Connection
30 31 32 33 34 35 36 37 38 39 40
 * 82562G-2 10/100 Network Connection
 * 82562GT 10/100 Network Connection
 * 82562GT-2 10/100 Network Connection
 * 82562V 10/100 Network Connection
 * 82562V-2 10/100 Network Connection
 * 82566DC-2 Gigabit Network Connection
 * 82566DC Gigabit Network Connection
 * 82566DM-2 Gigabit Network Connection
 * 82566DM Gigabit Network Connection
 * 82566MC Gigabit Network Connection
 * 82566MM Gigabit Network Connection
41 42
 * 82567LM Gigabit Network Connection
 * 82567LF Gigabit Network Connection
43
 * 82567V Gigabit Network Connection
44 45 46
 * 82567LM-2 Gigabit Network Connection
 * 82567LF-2 Gigabit Network Connection
 * 82567V-2 Gigabit Network Connection
47 48
 * 82567LF-3 Gigabit Network Connection
 * 82567LM-3 Gigabit Network Connection
49
 * 82567LM-4 Gigabit Network Connection
50 51 52 53
 * 82577LM Gigabit Network Connection
 * 82577LC Gigabit Network Connection
 * 82578DM Gigabit Network Connection
 * 82578DC Gigabit Network Connection
54 55
 * 82579LM Gigabit Network Connection
 * 82579V Gigabit Network Connection
56 57 58 59 60 61 62 63
 */

#include "e1000.h"

/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
/* Offset 04h HSFSTS */
union ich8_hws_flash_status {
	struct ich8_hsfsts {
64 65 66 67 68 69 70 71 72
		u16 flcdone:1;	/* bit 0 Flash Cycle Done */
		u16 flcerr:1;	/* bit 1 Flash Cycle Error */
		u16 dael:1;	/* bit 2 Direct Access error Log */
		u16 berasesz:2;	/* bit 4:3 Sector Erase Size */
		u16 flcinprog:1;	/* bit 5 flash cycle in Progress */
		u16 reserved1:2;	/* bit 13:6 Reserved */
		u16 reserved2:6;	/* bit 13:6 Reserved */
		u16 fldesvalid:1;	/* bit 14 Flash Descriptor Valid */
		u16 flockdn:1;	/* bit 15 Flash Config Lock-Down */
73 74 75 76 77 78 79 80
	} hsf_status;
	u16 regval;
};

/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
/* Offset 06h FLCTL */
union ich8_hws_flash_ctrl {
	struct ich8_hsflctl {
81 82 83 84 85
		u16 flcgo:1;	/* 0 Flash Cycle Go */
		u16 flcycle:2;	/* 2:1 Flash Cycle */
		u16 reserved:5;	/* 7:3 Reserved  */
		u16 fldbcount:2;	/* 9:8 Flash Data Byte Count */
		u16 flockdn:6;	/* 15:10 Reserved */
86 87 88 89 90 91 92
	} hsf_ctrl;
	u16 regval;
};

/* ICH Flash Region Access Permissions */
union ich8_hws_flash_regacc {
	struct ich8_flracc {
93 94 95 96
		u32 grra:8;	/* 0:7 GbE region Read Access */
		u32 grwa:8;	/* 8:15 GbE region Write Access */
		u32 gmrag:8;	/* 23:16 GbE Master Read Access Grant */
		u32 gmwag:8;	/* 31:24 GbE Master Write Access Grant */
97 98 99 100
	} hsf_flregacc;
	u16 regval;
};

101 102 103 104 105 106 107 108 109 110 111 112 113
/* ICH Flash Protected Region */
union ich8_flash_protected_range {
	struct ich8_pr {
		u32 base:13;     /* 0:12 Protected Range Base */
		u32 reserved1:2; /* 13:14 Reserved */
		u32 rpe:1;       /* 15 Read Protection Enable */
		u32 limit:13;    /* 16:28 Protected Range Limit */
		u32 reserved2:2; /* 29:30 Reserved */
		u32 wpe:1;       /* 31 Write Protection Enable */
	} range;
	u32 regval;
};

114 115 116 117 118
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte);
119 120
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data);
121 122 123 124 125
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data);
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data);
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
126 127 128 129 130 131 132 133
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
134
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
135
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
136
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
137
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
138
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
139 140
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
141
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
B
Bruce Allan 已提交
142
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
143
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
144
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167

static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
{
	return readw(hw->flash_address + reg);
}

static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
{
	return readl(hw->flash_address + reg);
}

static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
{
	writew(val, hw->flash_address + reg);
}

static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
{
	writel(val, hw->flash_address + reg);
}

#define er16flash(reg)		__er16flash(hw, (reg))
#define er32flash(reg)		__er32flash(hw, (reg))
168 169
#define ew16flash(reg, val)	__ew16flash(hw, (reg), (val))
#define ew32flash(reg, val)	__ew32flash(hw, (reg), (val))
170

171 172 173 174 175 176 177 178 179 180 181
/**
 *  e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
 *  @hw: pointer to the HW structure
 *
 *  Test access to the PHY registers by reading the PHY ID registers.  If
 *  the PHY ID is already known (e.g. resume path) compare it with known ID,
 *  otherwise assume the read PHY ID is correct if it is valid.
 *
 *  Assumes the sw/fw/hw semaphore is already acquired.
 **/
static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
182
{
183 184 185 186 187 188
	u16 phy_reg = 0;
	u32 phy_id = 0;
	s32 ret_val;
	u16 retry_count;

	for (retry_count = 0; retry_count < 2; retry_count++) {
189
		ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
190 191 192 193
		if (ret_val || (phy_reg == 0xFFFF))
			continue;
		phy_id = (u32)(phy_reg << 16);

194
		ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
195 196 197 198 199 200 201
		if (ret_val || (phy_reg == 0xFFFF)) {
			phy_id = 0;
			continue;
		}
		phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
		break;
	}
202 203 204 205

	if (hw->phy.id) {
		if (hw->phy.id == phy_id)
			return true;
206 207 208
	} else if (phy_id) {
		hw->phy.id = phy_id;
		hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
209 210 211
		return true;
	}

B
Bruce Allan 已提交
212
	/* In case the PHY needs to be in mdio slow mode,
213 214 215 216 217 218 219 220 221
	 * set slow mode and try to get the PHY id again.
	 */
	hw->phy.ops.release(hw);
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
	if (!ret_val)
		ret_val = e1000e_get_phy_id(hw);
	hw->phy.ops.acquire(hw);

	return !ret_val;
222 223 224 225 226 227 228 229 230 231 232 233 234
}

/**
 *  e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
 *  @hw: pointer to the HW structure
 *
 *  Workarounds/flow necessary for PHY initialization during driver load
 *  and resume paths.
 **/
static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
{
	u32 mac_reg, fwsm = er32(FWSM);
	s32 ret_val;
B
Bruce Allan 已提交
235
	u16 phy_reg;
236

237 238 239 240 241
	/* Gate automatic PHY configuration by hardware on managed and
	 * non-managed 82579 and newer adapters.
	 */
	e1000_gate_hw_phy_config_ich8lan(hw, true);

242 243 244
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val) {
		e_dbg("Failed to initialize PHY flow\n");
245
		goto out;
246 247
	}

B
Bruce Allan 已提交
248
	/* The MAC-PHY interconnect may be in SMBus mode.  If the PHY is
249 250 251 252
	 * inaccessible and resetting the PHY is not blocked, toggle the
	 * LANPHYPC Value bit to force the interconnect to PCIe mode.
	 */
	switch (hw->mac.type) {
B
Bruce Allan 已提交
253 254 255 256
	case e1000_pch_lpt:
		if (e1000_phy_is_accessible_pchlan(hw))
			break;

B
Bruce Allan 已提交
257
		/* Before toggling LANPHYPC, see if PHY is accessible by
B
Bruce Allan 已提交
258 259 260 261 262 263 264
		 * forcing MAC to SMBus mode first.
		 */
		mac_reg = er32(CTRL_EXT);
		mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
		ew32(CTRL_EXT, mac_reg);

		/* fall-through */
265
	case e1000_pch2lan:
B
Bruce Allan 已提交
266 267 268 269 270 271 272 273 274 275 276 277
		if (e1000_phy_is_accessible_pchlan(hw)) {
			if (hw->mac.type == e1000_pch_lpt) {
				/* Unforce SMBus mode in PHY */
				e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
				phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
				e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);

				/* Unforce SMBus mode in MAC */
				mac_reg = er32(CTRL_EXT);
				mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
				ew32(CTRL_EXT, mac_reg);
			}
278
			break;
B
Bruce Allan 已提交
279
		}
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299

		/* fall-through */
	case e1000_pchlan:
		if ((hw->mac.type == e1000_pchlan) &&
		    (fwsm & E1000_ICH_FWSM_FW_VALID))
			break;

		if (hw->phy.ops.check_reset_block(hw)) {
			e_dbg("Required LANPHYPC toggle blocked by ME\n");
			break;
		}

		e_dbg("Toggling LANPHYPC\n");

		/* Set Phy Config Counter to 50msec */
		mac_reg = er32(FEXTNVM3);
		mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, mac_reg);

300 301 302 303 304 305 306 307 308
		if (hw->mac.type == e1000_pch_lpt) {
			/* Toggling LANPHYPC brings the PHY out of SMBus mode
			 * So ensure that the MAC is also out of SMBus mode
			 */
			mac_reg = er32(CTRL_EXT);
			mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
			ew32(CTRL_EXT, mac_reg);
		}

309 310 311 312 313 314 315 316 317 318
		/* Toggle LANPHYPC Value bit */
		mac_reg = er32(CTRL);
		mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
		mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
		ew32(CTRL, mac_reg);
		e1e_flush();
		udelay(10);
		mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
		ew32(CTRL, mac_reg);
		e1e_flush();
B
Bruce Allan 已提交
319 320 321 322 323 324 325 326 327
		if (hw->mac.type < e1000_pch_lpt) {
			msleep(50);
		} else {
			u16 count = 20;
			do {
				usleep_range(5000, 10000);
			} while (!(er32(CTRL_EXT) &
				   E1000_CTRL_EXT_LPCD) && count--);
		}
328 329 330 331 332 333 334
		break;
	default:
		break;
	}

	hw->phy.ops.release(hw);

B
Bruce Allan 已提交
335
	/* Reset the PHY before any access to it.  Doing so, ensures
336 337 338 339 340 341
	 * that the PHY is in a known good state before we read/write
	 * PHY registers.  The generic reset is sufficient here,
	 * because we haven't determined the PHY type yet.
	 */
	ret_val = e1000e_phy_hw_reset_generic(hw);

342
out:
343 344 345 346 347 348 349 350
	/* Ungate automatic PHY configuration on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
		usleep_range(10000, 20000);
		e1000_gate_hw_phy_config_ich8lan(hw, false);
	}

	return ret_val;
351 352
}

353 354 355 356 357 358 359 360 361
/**
 *  e1000_init_phy_params_pchlan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
362
	s32 ret_val;
363 364 365 366

	phy->addr                     = 1;
	phy->reset_delay_us           = 100;

367
	phy->ops.set_page             = e1000_set_page_igp;
368 369
	phy->ops.read_reg             = e1000_read_phy_reg_hv;
	phy->ops.read_reg_locked      = e1000_read_phy_reg_hv_locked;
370
	phy->ops.read_reg_page        = e1000_read_phy_reg_page_hv;
371 372
	phy->ops.set_d0_lplu_state    = e1000_set_lplu_state_pchlan;
	phy->ops.set_d3_lplu_state    = e1000_set_lplu_state_pchlan;
373 374
	phy->ops.write_reg            = e1000_write_phy_reg_hv;
	phy->ops.write_reg_locked     = e1000_write_phy_reg_hv_locked;
375
	phy->ops.write_reg_page       = e1000_write_phy_reg_page_hv;
376 377
	phy->ops.power_up             = e1000_power_up_phy_copper;
	phy->ops.power_down           = e1000_power_down_phy_copper_ich8lan;
378 379
	phy->autoneg_mask             = AUTONEG_ADVERTISE_SPEED_DEFAULT;

380
	phy->id = e1000_phy_unknown;
381

382 383 384
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
	if (ret_val)
		return ret_val;
385

386 387 388 389 390 391 392 393 394 395
	if (phy->id == e1000_phy_unknown)
		switch (hw->mac.type) {
		default:
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
			if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
				break;
			/* fall-through */
		case e1000_pch2lan:
B
Bruce Allan 已提交
396
		case e1000_pch_lpt:
B
Bruce Allan 已提交
397
			/* In case the PHY needs to be in mdio slow mode,
398 399 400 401 402 403 404 405
			 * set slow mode and try to get the PHY id again.
			 */
			ret_val = e1000_set_mdio_slow_mode_hv(hw);
			if (ret_val)
				return ret_val;
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
406
			break;
407
		}
408 409
	phy->type = e1000e_get_phy_type_from_id(phy->id);

410 411
	switch (phy->type) {
	case e1000_phy_82577:
412
	case e1000_phy_82579:
B
Bruce Allan 已提交
413
	case e1000_phy_i217:
414 415
		phy->ops.check_polarity = e1000_check_polarity_82577;
		phy->ops.force_speed_duplex =
416
		    e1000_phy_force_speed_duplex_82577;
417
		phy->ops.get_cable_length = e1000_get_cable_length_82577;
418 419
		phy->ops.get_info = e1000_get_phy_info_82577;
		phy->ops.commit = e1000e_phy_sw_reset;
420
		break;
421 422 423 424 425 426 427 428 429
	case e1000_phy_82578:
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
		phy->ops.get_cable_length = e1000e_get_cable_length_m88;
		phy->ops.get_info = e1000e_get_phy_info_m88;
		break;
	default:
		ret_val = -E1000_ERR_PHY;
		break;
430 431 432 433 434
	}

	return ret_val;
}

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
/**
 *  e1000_init_phy_params_ich8lan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 i = 0;

	phy->addr			= 1;
	phy->reset_delay_us		= 100;

450 451 452
	phy->ops.power_up               = e1000_power_up_phy_copper;
	phy->ops.power_down             = e1000_power_down_phy_copper_ich8lan;

B
Bruce Allan 已提交
453
	/* We may need to do this twice - once for IGP and if that fails,
454 455 456 457
	 * we'll set BM func pointers and try again
	 */
	ret_val = e1000e_determine_phy_address(hw);
	if (ret_val) {
458 459
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
		phy->ops.read_reg  = e1000e_read_phy_reg_bm;
460
		ret_val = e1000e_determine_phy_address(hw);
B
Bruce Allan 已提交
461 462
		if (ret_val) {
			e_dbg("Cannot determine PHY addr. Erroring out\n");
463
			return ret_val;
B
Bruce Allan 已提交
464
		}
465 466
	}

467 468 469
	phy->id = 0;
	while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
	       (i++ < 100)) {
470
		usleep_range(1000, 2000);
471 472 473 474 475 476 477 478 479 480
		ret_val = e1000e_get_phy_id(hw);
		if (ret_val)
			return ret_val;
	}

	/* Verify phy id */
	switch (phy->id) {
	case IGP03E1000_E_PHY_ID:
		phy->type = e1000_phy_igp_3;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
481 482
		phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
		phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
483 484 485
		phy->ops.get_info = e1000e_get_phy_info_igp;
		phy->ops.check_polarity = e1000_check_polarity_igp;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
486 487 488 489 490 491
		break;
	case IFE_E_PHY_ID:
	case IFE_PLUS_E_PHY_ID:
	case IFE_C_E_PHY_ID:
		phy->type = e1000_phy_ife;
		phy->autoneg_mask = E1000_ALL_NOT_GIG;
492 493 494
		phy->ops.get_info = e1000_get_phy_info_ife;
		phy->ops.check_polarity = e1000_check_polarity_ife;
		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
495
		break;
496 497 498
	case BME1000_E_PHY_ID:
		phy->type = e1000_phy_bm;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
499 500 501
		phy->ops.read_reg = e1000e_read_phy_reg_bm;
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
		phy->ops.commit = e1000e_phy_sw_reset;
502 503 504
		phy->ops.get_info = e1000e_get_phy_info_m88;
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
505
		break;
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
	default:
		return -E1000_ERR_PHY;
		break;
	}

	return 0;
}

/**
 *  e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific NVM parameters and function
 *  pointers.
 **/
static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
525
	u32 gfpreg, sector_base_addr, sector_end_addr;
526 527
	u16 i;

528
	/* Can't read flash registers if the register set isn't mapped. */
529
	if (!hw->flash_address) {
530
		e_dbg("ERROR: Flash registers not mapped\n");
531 532 533 534 535 536 537
		return -E1000_ERR_CONFIG;
	}

	nvm->type = e1000_nvm_flash_sw;

	gfpreg = er32flash(ICH_FLASH_GFPREG);

B
Bruce Allan 已提交
538
	/* sector_X_addr is a "sector"-aligned address (4096 bytes)
539
	 * Add 1 to sector_end_addr since this sector is included in
540 541
	 * the overall size.
	 */
542 543 544 545 546 547
	sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
	sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;

	/* flash_base_addr is byte-aligned */
	nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;

B
Bruce Allan 已提交
548
	/* find total size of the NVM, then cut in half since the total
549 550
	 * size represents two separate NVM banks.
	 */
551 552
	nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
				<< FLASH_SECTOR_ADDR_SHIFT);
553 554 555 556 557 558 559 560
	nvm->flash_bank_size /= 2;
	/* Adjust to word count */
	nvm->flash_bank_size /= sizeof(u16);

	nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;

	/* Clear shadow ram */
	for (i = 0; i < nvm->word_size; i++) {
561
		dev_spec->shadow_ram[i].modified = false;
562 563 564 565 566 567 568 569 570 571 572 573 574
		dev_spec->shadow_ram[i].value    = 0xFFFF;
	}

	return 0;
}

/**
 *  e1000_init_mac_params_ich8lan - Initialize MAC function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific MAC parameters and function
 *  pointers.
 **/
575
static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
576 577 578 579
{
	struct e1000_mac_info *mac = &hw->mac;

	/* Set media type function pointer */
580
	hw->phy.media_type = e1000_media_type_copper;
581 582 583 584 585 586 587

	/* Set mta register count */
	mac->mta_reg_count = 32;
	/* Set rar entry count */
	mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
	if (mac->type == e1000_ich8lan)
		mac->rar_entry_count--;
588 589 590 591
	/* FWSM register */
	mac->has_fwsm = true;
	/* ARC subsystem not supported */
	mac->arc_subsystem_valid = false;
592 593
	/* Adaptive IFS supported */
	mac->adaptive_ifs = true;
594

B
Bruce Allan 已提交
595
	/* LED and other operations */
596 597 598 599
	switch (mac->type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
600 601
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
602
		/* ID LED init */
603
		mac->ops.id_led_init = e1000e_id_led_init_generic;
604 605
		/* blink LED */
		mac->ops.blink_led = e1000e_blink_led_generic;
606 607 608 609 610 611 612 613
		/* setup LED */
		mac->ops.setup_led = e1000e_setup_led_generic;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_ich8lan;
		mac->ops.led_off = e1000_led_off_ich8lan;
		break;
614
	case e1000_pch2lan:
615 616 617
		mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch2lan;
		/* fall-through */
B
Bruce Allan 已提交
618
	case e1000_pch_lpt:
619
	case e1000_pchlan:
620 621
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
622 623 624 625 626 627 628 629 630 631 632 633 634 635
		/* ID LED init */
		mac->ops.id_led_init = e1000_id_led_init_pchlan;
		/* setup LED */
		mac->ops.setup_led = e1000_setup_led_pchlan;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_pchlan;
		mac->ops.led_off = e1000_led_off_pchlan;
		break;
	default:
		break;
	}

B
Bruce Allan 已提交
636 637 638 639 640
	if (mac->type == e1000_pch_lpt) {
		mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch_lpt;
	}

641 642
	/* Enable PCS Lock-loss workaround for ICH8 */
	if (mac->type == e1000_ich8lan)
643
		e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
644 645 646 647

	return 0;
}

648 649 650 651 652 653 654 655 656 657 658 659
/**
 *  __e1000_access_emi_reg_locked - Read/write EMI register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: pointer to value to read/write from/to the EMI address
 *  @read: boolean flag to indicate read or write
 *
 *  This helper function assumes the SW/FW/HW Semaphore is already acquired.
 **/
static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
					 u16 *data, bool read)
{
660
	s32 ret_val;
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681

	ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
	if (ret_val)
		return ret_val;

	if (read)
		ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
	else
		ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);

	return ret_val;
}

/**
 *  e1000_read_emi_reg_locked - Read Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be read from the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
682
s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
{
	return __e1000_access_emi_reg_locked(hw, addr, data, true);
}

/**
 *  e1000_write_emi_reg_locked - Write Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be written to the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
static s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
{
	return __e1000_access_emi_reg_locked(hw, addr, &data, false);
}

700 701 702 703
/**
 *  e1000_set_eee_pchlan - Enable/disable EEE support
 *  @hw: pointer to the HW structure
 *
704 705 706
 *  Enable/disable EEE based on setting in dev_spec structure, the duplex of
 *  the link and the EEE capabilities of the link partner.  The LPI Control
 *  register bits will remain set only if/when link is up.
707 708 709
 **/
static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
{
B
Bruce Allan 已提交
710
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
711 712
	s32 ret_val;
	u16 lpi_ctrl;
713

B
Bruce Allan 已提交
714 715
	if ((hw->phy.type != e1000_phy_82579) &&
	    (hw->phy.type != e1000_phy_i217))
716
		return 0;
717

718
	ret_val = hw->phy.ops.acquire(hw);
719
	if (ret_val)
720
		return ret_val;
721

722
	ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
B
Bruce Allan 已提交
723
	if (ret_val)
724 725 726 727 728 729 730 731
		goto release;

	/* Clear bits that enable EEE in various speeds */
	lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;

	/* Enable EEE if not disabled by user */
	if (!dev_spec->eee_disable) {
		u16 lpa, pcs_status, data;
B
Bruce Allan 已提交
732 733

		/* Save off link partner's EEE ability */
734 735 736 737 738 739 740 741 742 743 744 745 746 747
		switch (hw->phy.type) {
		case e1000_phy_82579:
			lpa = I82579_EEE_LP_ABILITY;
			pcs_status = I82579_EEE_PCS_STATUS;
			break;
		case e1000_phy_i217:
			lpa = I217_EEE_LP_ABILITY;
			pcs_status = I217_EEE_PCS_STATUS;
			break;
		default:
			ret_val = -E1000_ERR_PHY;
			goto release;
		}
		ret_val = e1000_read_emi_reg_locked(hw, lpa,
748
						    &dev_spec->eee_lp_ability);
B
Bruce Allan 已提交
749 750 751
		if (ret_val)
			goto release;

752 753
		/* Enable EEE only for speeds in which the link partner is
		 * EEE capable.
B
Bruce Allan 已提交
754
		 */
755 756 757 758
		if (dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
			lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;

		if (dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
759 760
			e1e_rphy_locked(hw, MII_LPA, &data);
			if (data & LPA_100FULL)
761 762 763 764 765 766 767 768 769 770 771 772 773 774
				lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
			else
				/* EEE is not supported in 100Half, so ignore
				 * partner's EEE in 100 ability if full-duplex
				 * is not advertised.
				 */
				dev_spec->eee_lp_ability &=
				    ~I82579_EEE_100_SUPPORTED;
		}

		/* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
		ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
		if (ret_val)
			goto release;
B
Bruce Allan 已提交
775 776
	}

777 778 779 780 781
	ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
release:
	hw->phy.ops.release(hw);

	return ret_val;
782 783
}

784 785 786 787 788 789 790 791 792 793 794 795 796
/**
 *  e1000_check_for_copper_link_ich8lan - Check for link (Copper)
 *  @hw: pointer to the HW structure
 *
 *  Checks to see of the link status of the hardware has changed.  If a
 *  change in link status has been detected, then we read the PHY registers
 *  to get the current speed/duplex if link exists.
 **/
static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	bool link;
797
	u16 phy_reg;
798

B
Bruce Allan 已提交
799
	/* We only want to go out to the PHY registers to see if Auto-Neg
800 801 802 803
	 * has completed and/or if our link status has changed.  The
	 * get_link_status flag is set upon receiving a Link Status
	 * Change or Rx Sequence Error interrupt.
	 */
804 805
	if (!mac->get_link_status)
		return 0;
806

B
Bruce Allan 已提交
807
	/* First we want to see if the MII Status Register reports
808 809 810 811 812
	 * link.  If so, then we want to get the current speed/duplex
	 * of the PHY.
	 */
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (ret_val)
813
		return ret_val;
814

815 816 817
	if (hw->mac.type == e1000_pchlan) {
		ret_val = e1000_k1_gig_workaround_hv(hw, link);
		if (ret_val)
818
			return ret_val;
819 820
	}

B
Bruce Allan 已提交
821 822 823
	/* Clear link partner's EEE ability */
	hw->dev_spec.ich8lan.eee_lp_ability = 0;

824
	if (!link)
825
		return 0; /* No link detected */
826 827 828

	mac->get_link_status = false;

829 830
	switch (hw->mac.type) {
	case e1000_pch2lan:
831 832
		ret_val = e1000_k1_workaround_lv(hw);
		if (ret_val)
833
			return ret_val;
834 835 836 837 838
		/* fall-thru */
	case e1000_pchlan:
		if (hw->phy.type == e1000_phy_82578) {
			ret_val = e1000_link_stall_workaround_hv(hw);
			if (ret_val)
839
				return ret_val;
840 841
		}

B
Bruce Allan 已提交
842
		/* Workaround for PCHx parts in half-duplex:
843 844 845 846 847 848 849 850 851 852 853 854 855 856
		 * Set the number of preambles removed from the packet
		 * when it is passed from the PHY to the MAC to prevent
		 * the MAC from misinterpreting the packet type.
		 */
		e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
		phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;

		if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
			phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);

		e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
		break;
	default:
		break;
857 858
	}

B
Bruce Allan 已提交
859
	/* Check if there was DownShift, must be checked
860 861 862 863
	 * immediately after link-up
	 */
	e1000e_check_downshift(hw);

864 865 866
	/* Enable/Disable EEE after link up */
	ret_val = e1000_set_eee_pchlan(hw);
	if (ret_val)
867
		return ret_val;
868

B
Bruce Allan 已提交
869
	/* If we are forcing speed/duplex, then we simply return since
870 871
	 * we have already determined whether we have link or not.
	 */
872 873
	if (!mac->autoneg)
		return -E1000_ERR_CONFIG;
874

B
Bruce Allan 已提交
875
	/* Auto-Neg is enabled.  Auto Speed Detection takes care
876 877 878
	 * of MAC speed/duplex configuration.  So we only need to
	 * configure Collision Distance in the MAC.
	 */
879
	mac->ops.config_collision_dist(hw);
880

B
Bruce Allan 已提交
881
	/* Configure Flow Control now that Auto-Neg has completed.
882 883 884 885 886 887
	 * First, we need to restore the desired flow control
	 * settings because we may have had to re-autoneg with a
	 * different link partner.
	 */
	ret_val = e1000e_config_fc_after_link_up(hw);
	if (ret_val)
888
		e_dbg("Error configuring flow control\n");
889 890 891 892

	return ret_val;
}

J
Jeff Kirsher 已提交
893
static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
894 895 896 897
{
	struct e1000_hw *hw = &adapter->hw;
	s32 rc;

898
	rc = e1000_init_mac_params_ich8lan(hw);
899 900 901 902 903 904 905
	if (rc)
		return rc;

	rc = e1000_init_nvm_params_ich8lan(hw);
	if (rc)
		return rc;

906 907 908 909
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
910
		rc = e1000_init_phy_params_ich8lan(hw);
911 912 913
		break;
	case e1000_pchlan:
	case e1000_pch2lan:
B
Bruce Allan 已提交
914
	case e1000_pch_lpt:
915 916 917 918 919
		rc = e1000_init_phy_params_pchlan(hw);
		break;
	default:
		break;
	}
920 921 922
	if (rc)
		return rc;

B
Bruce Allan 已提交
923
	/* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
924 925 926 927 928
	 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
	 */
	if ((adapter->hw.phy.type == e1000_phy_ife) ||
	    ((adapter->hw.mac.type >= e1000_pch2lan) &&
	     (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
929 930
		adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
		adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
931 932

		hw->mac.ops.blink_led = NULL;
933 934
	}

935
	if ((adapter->hw.mac.type == e1000_ich8lan) &&
936
	    (adapter->hw.phy.type != e1000_phy_ife))
937 938
		adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;

939 940 941 942 943
	/* Enable workaround for 82579 w/ ME enabled */
	if ((adapter->hw.mac.type == e1000_pch2lan) &&
	    (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;

944 945 946 947
	/* Disable EEE by default until IEEE802.3az spec is finalized */
	if (adapter->flags2 & FLAG2_HAS_EEE)
		adapter->hw.dev_spec.ich8lan.eee_disable = true;

948 949 950
	return 0;
}

951 952
static DEFINE_MUTEX(nvm_mutex);

953 954 955 956 957 958
/**
 *  e1000_acquire_nvm_ich8lan - Acquire NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Acquires the mutex for performing NVM operations.
 **/
959
static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
960 961 962 963 964 965 966 967 968 969 970 971
{
	mutex_lock(&nvm_mutex);

	return 0;
}

/**
 *  e1000_release_nvm_ich8lan - Release NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Releases the mutex used while performing NVM operations.
 **/
972
static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
973 974 975 976
{
	mutex_unlock(&nvm_mutex);
}

977 978 979 980
/**
 *  e1000_acquire_swflag_ich8lan - Acquire software control flag
 *  @hw: pointer to the HW structure
 *
981 982
 *  Acquires the software control flag for performing PHY and select
 *  MAC CSR accesses.
983 984 985
 **/
static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
{
986 987
	u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
	s32 ret_val = 0;
988

989 990
	if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
			     &hw->adapter->state)) {
991
		e_dbg("contention for Phy access\n");
992 993
		return -E1000_ERR_PHY;
	}
994

995 996
	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
997 998
		if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
			break;
999

1000 1001 1002 1003 1004
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1005
		e_dbg("SW has already locked the resource.\n");
1006 1007 1008 1009
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

1010
	timeout = SW_FLAG_TIMEOUT;
1011 1012 1013 1014 1015 1016 1017 1018

	extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
	ew32(EXTCNF_CTRL, extcnf_ctrl);

	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
		if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
			break;
1019

1020 1021 1022 1023 1024
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1025
		e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
1026
		      er32(FWSM), extcnf_ctrl);
1027 1028
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
1029 1030
		ret_val = -E1000_ERR_CONFIG;
		goto out;
1031 1032
	}

1033 1034
out:
	if (ret_val)
1035
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1036 1037

	return ret_val;
1038 1039 1040 1041 1042 1043
}

/**
 *  e1000_release_swflag_ich8lan - Release software control flag
 *  @hw: pointer to the HW structure
 *
1044 1045
 *  Releases the software control flag for performing PHY and select
 *  MAC CSR accesses.
1046 1047 1048 1049 1050 1051
 **/
static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
{
	u32 extcnf_ctrl;

	extcnf_ctrl = er32(EXTCNF_CTRL);
1052 1053 1054 1055 1056 1057 1058

	if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
	} else {
		e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
	}
1059

1060
	clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1061 1062
}

1063 1064 1065 1066
/**
 *  e1000_check_mng_mode_ich8lan - Checks management mode
 *  @hw: pointer to the HW structure
 *
1067
 *  This checks if the adapter has any manageability enabled.
1068 1069 1070 1071 1072
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
{
1073 1074 1075
	u32 fwsm;

	fwsm = er32(FWSM);
1076 1077 1078
	return ((fwsm & E1000_ICH_FWSM_FW_VALID) &&
		((fwsm & E1000_FWSM_MODE_MASK) ==
		 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)));
1079
}
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
/**
 *  e1000_check_mng_mode_pchlan - Checks management mode
 *  @hw: pointer to the HW structure
 *
 *  This checks if the adapter has iAMT enabled.
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);
	return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
1095
	    (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
/**
 *  e1000_rar_set_pch2lan - Set receive address register
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address array register at index to the address passed
 *  in by addr.  For 82579, RAR[0] is the base address register that is to
 *  contain the MAC address but RAR[1-6] are reserved for manageability (ME).
 *  Use SHRA[0-3] in place of those reserved for ME.
 **/
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;

B
Bruce Allan 已提交
1113
	/* HW expects these in little endian so we reverse the byte order
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] |
		   ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

	if (index < hw->mac.rar_entry_count) {
		s32 ret_val;

		ret_val = e1000_acquire_swflag_ich8lan(hw);
		if (ret_val)
			goto out;

		ew32(SHRAL(index - 1), rar_low);
		e1e_flush();
		ew32(SHRAH(index - 1), rar_high);
		e1e_flush();

		e1000_release_swflag_ich8lan(hw);

		/* verify the register updates */
		if ((er32(SHRAL(index - 1)) == rar_low) &&
		    (er32(SHRAH(index - 1)) == rar_high))
			return;

		e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
		      (index - 1), er32(FWSM));
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

B
Bruce Allan 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
/**
 *  e1000_rar_set_pch_lpt - Set receive address registers
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address register array at index to the address passed
 *  in by addr. For LPT, RAR[0] is the base address register that is to
 *  contain the MAC address. SHRA[0-10] are the shared receive address
 *  registers that are shared between the Host and manageability engine (ME).
 **/
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;
	u32 wlock_mac;

B
Bruce Allan 已提交
1177
	/* HW expects these in little endian so we reverse the byte order
B
Bruce Allan 已提交
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

B
Bruce Allan 已提交
1197
	/* The manageability engine (ME) can lock certain SHRAR registers that
B
Bruce Allan 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	 * it is using - those registers are unavailable for use.
	 */
	if (index < hw->mac.rar_entry_count) {
		wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
		wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;

		/* Check if all SHRAR registers are locked */
		if (wlock_mac == 1)
			goto out;

		if ((wlock_mac == 0) || (index <= wlock_mac)) {
			s32 ret_val;

			ret_val = e1000_acquire_swflag_ich8lan(hw);

			if (ret_val)
				goto out;

			ew32(SHRAL_PCH_LPT(index - 1), rar_low);
			e1e_flush();
			ew32(SHRAH_PCH_LPT(index - 1), rar_high);
			e1e_flush();

			e1000_release_swflag_ich8lan(hw);

			/* verify the register updates */
			if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
			    (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
				return;
		}
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
/**
 *  e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
 *  @hw: pointer to the HW structure
 *
 *  Checks if firmware is blocking the reset of the PHY.
 *  This is a function pointer entry point only called by
 *  reset routines.
 **/
static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);

	return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
}

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
/**
 *  e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
 *  @hw: pointer to the HW structure
 *
 *  Assumes semaphore already acquired.
 *
 **/
static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
{
	u16 phy_data;
	u32 strap = er32(STRAP);
B
Bruce Allan 已提交
1262 1263
	u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
	    E1000_STRAP_SMT_FREQ_SHIFT;
1264
	s32 ret_val;
1265 1266 1267 1268 1269

	strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;

	ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
	if (ret_val)
1270
		return ret_val;
1271 1272 1273 1274 1275

	phy_data &= ~HV_SMB_ADDR_MASK;
	phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
	phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;

B
Bruce Allan 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	if (hw->phy.type == e1000_phy_i217) {
		/* Restore SMBus frequency */
		if (freq--) {
			phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
			phy_data |= (freq & (1 << 0)) <<
			    HV_SMB_ADDR_FREQ_LOW_SHIFT;
			phy_data |= (freq & (1 << 1)) <<
			    (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
		} else {
			e_dbg("Unsupported SMB frequency in PHY\n");
		}
	}

1289
	return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
1290 1291
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
/**
 *  e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
 *  @hw:   pointer to the HW structure
 *
 *  SW should configure the LCD from the NVM extended configuration region
 *  as a workaround for certain parts.
 **/
static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
1303
	s32 ret_val = 0;
1304 1305
	u16 word_addr, reg_data, reg_addr, phy_page = 0;

B
Bruce Allan 已提交
1306
	/* Initialize the PHY from the NVM on ICH platforms.  This
1307 1308 1309 1310 1311
	 * is needed due to an issue where the NVM configuration is
	 * not properly autoloaded after power transitions.
	 * Therefore, after each PHY reset, we will load the
	 * configuration data out of the NVM manually.
	 */
1312 1313 1314 1315 1316
	switch (hw->mac.type) {
	case e1000_ich8lan:
		if (phy->type != e1000_phy_igp_3)
			return ret_val;

B
Bruce Allan 已提交
1317 1318
		if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
		    (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
1319 1320 1321 1322 1323
			sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
			break;
		}
		/* Fall-thru */
	case e1000_pchlan:
1324
	case e1000_pch2lan:
B
Bruce Allan 已提交
1325
	case e1000_pch_lpt:
1326
		sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
1327 1328 1329 1330 1331 1332 1333 1334
		break;
	default:
		return ret_val;
	}

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return ret_val;
1335 1336 1337

	data = er32(FEXTNVM);
	if (!(data & sw_cfg_mask))
1338
		goto release;
1339

B
Bruce Allan 已提交
1340
	/* Make sure HW does not configure LCD from PHY
1341 1342 1343
	 * extended configuration before SW configuration
	 */
	data = er32(EXTCNF_CTRL);
B
Bruce Allan 已提交
1344 1345 1346
	if ((hw->mac.type < e1000_pch2lan) &&
	    (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
		goto release;
1347 1348 1349 1350 1351

	cnf_size = er32(EXTCNF_SIZE);
	cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
	cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
	if (!cnf_size)
1352
		goto release;
1353 1354 1355 1356

	cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
	cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;

B
Bruce Allan 已提交
1357 1358 1359
	if (((hw->mac.type == e1000_pchlan) &&
	     !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
	    (hw->mac.type > e1000_pchlan)) {
B
Bruce Allan 已提交
1360
		/* HW configures the SMBus address and LEDs when the
1361 1362 1363
		 * OEM and LCD Write Enable bits are set in the NVM.
		 * When both NVM bits are cleared, SW will configure
		 * them instead.
1364
		 */
1365
		ret_val = e1000_write_smbus_addr(hw);
1366
		if (ret_val)
1367
			goto release;
1368

1369 1370 1371 1372
		data = er32(LEDCTL);
		ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
							(u16)data);
		if (ret_val)
1373
			goto release;
1374
	}
1375

1376 1377 1378 1379 1380 1381 1382 1383 1384
	/* Configure LCD from extended configuration region. */

	/* cnf_base_addr is in DWORD */
	word_addr = (u16)(cnf_base_addr << 1);

	for (i = 0; i < cnf_size; i++) {
		ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1,
					 &reg_data);
		if (ret_val)
1385
			goto release;
1386 1387 1388 1389

		ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
					 1, &reg_addr);
		if (ret_val)
1390
			goto release;
1391 1392 1393 1394 1395

		/* Save off the PHY page for future writes. */
		if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
			phy_page = reg_data;
			continue;
1396
		}
1397 1398 1399 1400

		reg_addr &= PHY_REG_MASK;
		reg_addr |= phy_page;

1401
		ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
1402
		if (ret_val)
1403
			goto release;
1404 1405
	}

1406
release:
1407
	hw->phy.ops.release(hw);
1408 1409 1410
	return ret_val;
}

1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
/**
 *  e1000_k1_gig_workaround_hv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *  @link: link up bool flag
 *
 *  If K1 is enabled for 1Gbps, the MAC might stall when transitioning
 *  from a lower speed.  This workaround disables K1 whenever link is at 1Gig
 *  If link is down, the function will restore the default K1 setting located
 *  in the NVM.
 **/
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;

	if (hw->mac.type != e1000_pchlan)
1428
		return 0;
1429 1430

	/* Wrap the whole flow with the sw flag */
1431
	ret_val = hw->phy.ops.acquire(hw);
1432
	if (ret_val)
1433
		return ret_val;
1434 1435 1436 1437

	/* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
	if (link) {
		if (hw->phy.type == e1000_phy_82578) {
1438 1439
			ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
						  &status_reg);
1440 1441 1442
			if (ret_val)
				goto release;

1443 1444 1445
			status_reg &= (BM_CS_STATUS_LINK_UP |
				       BM_CS_STATUS_RESOLVED |
				       BM_CS_STATUS_SPEED_MASK);
1446 1447

			if (status_reg == (BM_CS_STATUS_LINK_UP |
1448 1449
					   BM_CS_STATUS_RESOLVED |
					   BM_CS_STATUS_SPEED_1000))
1450 1451 1452 1453
				k1_enable = false;
		}

		if (hw->phy.type == e1000_phy_82577) {
1454
			ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
1455 1456 1457
			if (ret_val)
				goto release;

1458 1459 1460
			status_reg &= (HV_M_STATUS_LINK_UP |
				       HV_M_STATUS_AUTONEG_COMPLETE |
				       HV_M_STATUS_SPEED_MASK);
1461 1462

			if (status_reg == (HV_M_STATUS_LINK_UP |
1463 1464
					   HV_M_STATUS_AUTONEG_COMPLETE |
					   HV_M_STATUS_SPEED_1000))
1465 1466 1467 1468
				k1_enable = false;
		}

		/* Link stall fix for link up */
1469
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
1470 1471 1472 1473 1474
		if (ret_val)
			goto release;

	} else {
		/* Link stall fix for link down */
1475
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
1476 1477 1478 1479 1480 1481 1482
		if (ret_val)
			goto release;
	}

	ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);

release:
1483
	hw->phy.ops.release(hw);
1484

1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	return ret_val;
}

/**
 *  e1000_configure_k1_ich8lan - Configure K1 power state
 *  @hw: pointer to the HW structure
 *  @enable: K1 state to configure
 *
 *  Configure the K1 power state based on the provided parameter.
 *  Assumes semaphore already acquired.
 *
 *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
 **/
1498
s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
1499
{
1500
	s32 ret_val;
1501 1502 1503 1504 1505
	u32 ctrl_reg = 0;
	u32 ctrl_ext = 0;
	u32 reg = 0;
	u16 kmrn_reg = 0;

1506 1507
	ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					      &kmrn_reg);
1508
	if (ret_val)
1509
		return ret_val;
1510 1511 1512 1513 1514 1515

	if (k1_enable)
		kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
	else
		kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;

1516 1517
	ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					       kmrn_reg);
1518
	if (ret_val)
1519
		return ret_val;
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529

	udelay(20);
	ctrl_ext = er32(CTRL_EXT);
	ctrl_reg = er32(CTRL);

	reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
	reg |= E1000_CTRL_FRCSPD;
	ew32(CTRL, reg);

	ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
1530
	e1e_flush();
1531 1532 1533
	udelay(20);
	ew32(CTRL, ctrl_reg);
	ew32(CTRL_EXT, ctrl_ext);
1534
	e1e_flush();
1535 1536
	udelay(20);

1537
	return 0;
1538 1539
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
/**
 *  e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
 *  @hw:       pointer to the HW structure
 *  @d0_state: boolean if entering d0 or d3 device state
 *
 *  SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
 *  collectively called OEM bits.  The OEM Write Enable bit and SW Config bit
 *  in NVM determines whether HW should configure LPLU and Gbe Disable.
 **/
static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
{
	s32 ret_val = 0;
	u32 mac_reg;
	u16 oem_reg;

B
Bruce Allan 已提交
1555
	if (hw->mac.type < e1000_pchlan)
1556 1557
		return ret_val;

1558
	ret_val = hw->phy.ops.acquire(hw);
1559 1560 1561
	if (ret_val)
		return ret_val;

B
Bruce Allan 已提交
1562
	if (hw->mac.type == e1000_pchlan) {
1563 1564
		mac_reg = er32(EXTCNF_CTRL);
		if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1565
			goto release;
1566
	}
1567 1568 1569

	mac_reg = er32(FEXTNVM);
	if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1570
		goto release;
1571 1572 1573

	mac_reg = er32(PHY_CTRL);

1574
	ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
1575
	if (ret_val)
1576
		goto release;
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586

	oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);

	if (d0_state) {
		if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
			oem_reg |= HV_OEM_BITS_GBE_DIS;

		if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
			oem_reg |= HV_OEM_BITS_LPLU;
	} else {
B
Bruce Allan 已提交
1587 1588
		if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
			       E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
1589 1590
			oem_reg |= HV_OEM_BITS_GBE_DIS;

B
Bruce Allan 已提交
1591 1592
		if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
			       E1000_PHY_CTRL_NOND0A_LPLU))
1593 1594
			oem_reg |= HV_OEM_BITS_LPLU;
	}
B
Bruce Allan 已提交
1595

B
Bruce Allan 已提交
1596 1597 1598 1599 1600
	/* Set Restart auto-neg to activate the bits */
	if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
	    !hw->phy.ops.check_reset_block(hw))
		oem_reg |= HV_OEM_BITS_RESTART_AN;

1601
	ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
1602

1603
release:
1604
	hw->phy.ops.release(hw);
1605 1606 1607 1608 1609

	return ret_val;
}


1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
/**
 *  e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
 *  @hw:   pointer to the HW structure
 **/
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;

	ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
	if (ret_val)
		return ret_val;

	data |= HV_KMRN_MDIO_SLOW;

	ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);

	return ret_val;
}

1630 1631 1632 1633 1634 1635 1636
/**
 *  e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;
1637
	u16 phy_data;
1638 1639

	if (hw->mac.type != e1000_pchlan)
1640
		return 0;
1641

1642 1643 1644 1645
	/* Set MDIO slow mode before any other MDIO access */
	if (hw->phy.type == e1000_phy_82577) {
		ret_val = e1000_set_mdio_slow_mode_hv(hw);
		if (ret_val)
1646
			return ret_val;
1647 1648
	}

1649 1650 1651 1652 1653 1654 1655 1656 1657
	if (((hw->phy.type == e1000_phy_82577) &&
	     ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
	    ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
		/* Disable generation of early preamble */
		ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
		if (ret_val)
			return ret_val;

		/* Preamble tuning for SSC */
1658
		ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
1659 1660 1661 1662 1663
		if (ret_val)
			return ret_val;
	}

	if (hw->phy.type == e1000_phy_82578) {
B
Bruce Allan 已提交
1664
		/* Return registers to default by doing a soft reset then
1665 1666 1667 1668
		 * writing 0x3140 to the control register.
		 */
		if (hw->phy.revision < 2) {
			e1000e_phy_sw_reset(hw);
1669
			ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
1670 1671 1672 1673
		}
	}

	/* Select page 0 */
1674
	ret_val = hw->phy.ops.acquire(hw);
1675 1676
	if (ret_val)
		return ret_val;
1677

1678
	hw->phy.addr = 1;
1679
	ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
1680
	hw->phy.ops.release(hw);
1681
	if (ret_val)
1682
		return ret_val;
1683

B
Bruce Allan 已提交
1684
	/* Configure the K1 Si workaround during phy reset assuming there is
1685 1686 1687
	 * link so that it disables K1 if link is in 1Gbps.
	 */
	ret_val = e1000_k1_gig_workaround_hv(hw, true);
1688
	if (ret_val)
1689
		return ret_val;
1690

1691 1692 1693
	/* Workaround for link disconnects on a busy hub in half duplex */
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
1694
		return ret_val;
1695
	ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
1696 1697
	if (ret_val)
		goto release;
1698
	ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
1699 1700 1701 1702 1703
	if (ret_val)
		goto release;

	/* set MSE higher to enable link to stay up when noise is high */
	ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
1704 1705
release:
	hw->phy.ops.release(hw);
1706

1707 1708 1709
	return ret_val;
}

1710 1711 1712 1713 1714 1715 1716
/**
 *  e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
 *  @hw:   pointer to the HW structure
 **/
void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
{
	u32 mac_reg;
1717 1718 1719 1720 1721 1722 1723 1724 1725
	u16 i, phy_reg = 0;
	s32 ret_val;

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return;
	ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
	if (ret_val)
		goto release;
1726 1727 1728 1729

	/* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
	for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
		mac_reg = er32(RAL(i));
1730 1731 1732 1733 1734
		hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
					   (u16)((mac_reg >> 16) & 0xFFFF));

1735
		mac_reg = er32(RAH(i));
1736 1737 1738 1739 1740
		hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
					   (u16)((mac_reg & E1000_RAH_AV)
						 >> 16));
1741
	}
1742 1743 1744 1745 1746

	e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);

release:
	hw->phy.ops.release(hw);
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
}

/**
 *  e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
 *  with 82579 PHY
 *  @hw: pointer to the HW structure
 *  @enable: flag to enable/disable workaround when enabling/disabling jumbos
 **/
s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
{
	s32 ret_val = 0;
	u16 phy_reg, data;
	u32 mac_reg;
	u16 i;

B
Bruce Allan 已提交
1762
	if (hw->mac.type < e1000_pch2lan)
1763
		return 0;
1764 1765 1766 1767 1768

	/* disable Rx path while enabling/disabling workaround */
	e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
	ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
	if (ret_val)
1769
		return ret_val;
1770 1771

	if (enable) {
B
Bruce Allan 已提交
1772
		/* Write Rx addresses (rar_entry_count for RAL/H, +4 for
1773 1774 1775
		 * SHRAL/H) and initial CRC values to the MAC
		 */
		for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1776
			u8 mac_addr[ETH_ALEN] = { 0 };
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
			u32 addr_high, addr_low;

			addr_high = er32(RAH(i));
			if (!(addr_high & E1000_RAH_AV))
				continue;
			addr_low = er32(RAL(i));
			mac_addr[0] = (addr_low & 0xFF);
			mac_addr[1] = ((addr_low >> 8) & 0xFF);
			mac_addr[2] = ((addr_low >> 16) & 0xFF);
			mac_addr[3] = ((addr_low >> 24) & 0xFF);
			mac_addr[4] = (addr_high & 0xFF);
			mac_addr[5] = ((addr_high >> 8) & 0xFF);

1790
			ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		}

		/* Write Rx addresses to the PHY */
		e1000_copy_rx_addrs_to_phy_ich8lan(hw);

		/* Enable jumbo frame workaround in the MAC */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(1 << 14);
		mac_reg |= (7 << 15);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg |= E1000_RCTL_SECRC;
		ew32(RCTL, mac_reg);

		ret_val = e1000e_read_kmrn_reg(hw,
1807 1808
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
1809
		if (ret_val)
1810
			return ret_val;
1811 1812 1813 1814
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data | (1 << 0));
		if (ret_val)
1815
			return ret_val;
1816
		ret_val = e1000e_read_kmrn_reg(hw,
1817 1818
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
1819
		if (ret_val)
1820
			return ret_val;
1821 1822 1823 1824 1825 1826
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
1827
			return ret_val;
1828 1829 1830 1831 1832 1833 1834

		/* Enable jumbo frame workaround in the PHY */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		data |= (0x37 << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
1835
			return ret_val;
1836 1837 1838 1839
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data &= ~(1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
1840
			return ret_val;
1841 1842 1843 1844 1845
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x1A << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
1846
			return ret_val;
1847
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
1848
		if (ret_val)
1849
			return ret_val;
1850 1851 1852
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
		if (ret_val)
1853
			return ret_val;
1854 1855 1856 1857 1858 1859 1860 1861
	} else {
		/* Write MAC register values back to h/w defaults */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(0xF << 14);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg &= ~E1000_RCTL_SECRC;
1862
		ew32(RCTL, mac_reg);
1863 1864

		ret_val = e1000e_read_kmrn_reg(hw,
1865 1866
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
1867
		if (ret_val)
1868
			return ret_val;
1869 1870 1871 1872
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data & ~(1 << 0));
		if (ret_val)
1873
			return ret_val;
1874
		ret_val = e1000e_read_kmrn_reg(hw,
1875 1876
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
1877
		if (ret_val)
1878
			return ret_val;
1879 1880 1881 1882 1883 1884
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
1885
			return ret_val;
1886 1887 1888 1889 1890 1891

		/* Write PHY register values back to h/w defaults */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
1892
			return ret_val;
1893 1894 1895 1896
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data |= (1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
1897
			return ret_val;
1898 1899 1900 1901 1902
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x8 << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
1903
			return ret_val;
1904 1905
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
		if (ret_val)
1906
			return ret_val;
1907 1908 1909
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
		if (ret_val)
1910
			return ret_val;
1911 1912 1913
	}

	/* re-enable Rx path after enabling/disabling workaround */
1914
	return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
}

/**
 *  e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

	if (hw->mac.type != e1000_pch2lan)
1926
		return 0;
1927 1928 1929

	/* Set MDIO slow mode before any other MDIO access */
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
1930 1931
	if (ret_val)
		return ret_val;
1932

1933 1934
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
1935
		return ret_val;
1936
	/* set MSE higher to enable link to stay up when noise is high */
1937
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
1938 1939 1940
	if (ret_val)
		goto release;
	/* drop link after 5 times MSE threshold was reached */
1941
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
1942 1943 1944
release:
	hw->phy.ops.release(hw);

1945 1946 1947
	return ret_val;
}

1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
/**
 *  e1000_k1_gig_workaround_lv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *
 *  Workaround to set the K1 beacon duration for 82579 parts
 **/
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	u32 mac_reg;
1959
	u16 phy_reg;
1960 1961

	if (hw->mac.type != e1000_pch2lan)
1962
		return 0;
1963 1964 1965 1966

	/* Set K1 beacon duration based on 1Gbps speed or otherwise */
	ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
	if (ret_val)
1967
		return ret_val;
1968 1969 1970 1971 1972 1973

	if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
	    == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
		mac_reg = er32(FEXTNVM4);
		mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;

1974 1975
		ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
		if (ret_val)
1976
			return ret_val;
1977 1978

		if (status_reg & HV_M_STATUS_SPEED_1000) {
1979 1980
			u16 pm_phy_reg;

1981
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1982
			phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1983 1984 1985 1986 1987 1988 1989 1990
			/* LV 1G Packet drop issue wa  */
			ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
			if (ret_val)
				return ret_val;
			pm_phy_reg &= ~HV_PM_CTRL_PLL_STOP_IN_K1_GIGA;
			ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
			if (ret_val)
				return ret_val;
1991
		} else {
1992
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
1993 1994
			phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
		}
1995
		ew32(FEXTNVM4, mac_reg);
1996
		ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
1997 1998 1999 2000 2001
	}

	return ret_val;
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
/**
 *  e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
 *  @hw:   pointer to the HW structure
 *  @gate: boolean set to true to gate, false to ungate
 *
 *  Gate/ungate the automatic PHY configuration via hardware; perform
 *  the configuration via software instead.
 **/
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
{
	u32 extcnf_ctrl;

B
Bruce Allan 已提交
2014
	if (hw->mac.type < e1000_pch2lan)
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
		return;

	extcnf_ctrl = er32(EXTCNF_CTRL);

	if (gate)
		extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
	else
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;

	ew32(EXTCNF_CTRL, extcnf_ctrl);
}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
/**
 *  e1000_lan_init_done_ich8lan - Check for PHY config completion
 *  @hw: pointer to the HW structure
 *
 *  Check the appropriate indication the MAC has finished configuring the
 *  PHY after a software reset.
 **/
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
{
	u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;

	/* Wait for basic configuration completes before proceeding */
	do {
		data = er32(STATUS);
		data &= E1000_STATUS_LAN_INIT_DONE;
		udelay(100);
	} while ((!data) && --loop);

B
Bruce Allan 已提交
2045
	/* If basic configuration is incomplete before the above loop
2046 2047 2048 2049
	 * count reaches 0, loading the configuration from NVM will
	 * leave the PHY in a bad state possibly resulting in no link.
	 */
	if (loop == 0)
2050
		e_dbg("LAN_INIT_DONE not set, increase timeout\n");
2051 2052 2053 2054 2055 2056 2057

	/* Clear the Init Done bit for the next init event */
	data = er32(STATUS);
	data &= ~E1000_STATUS_LAN_INIT_DONE;
	ew32(STATUS, data);
}

2058
/**
2059
 *  e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
2060 2061
 *  @hw: pointer to the HW structure
 **/
2062
static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
2063
{
2064 2065
	s32 ret_val = 0;
	u16 reg;
2066

2067
	if (hw->phy.ops.check_reset_block(hw))
2068
		return 0;
2069

B
Bruce Allan 已提交
2070
	/* Allow time for h/w to get to quiescent state after reset */
2071
	usleep_range(10000, 20000);
B
Bruce Allan 已提交
2072

2073
	/* Perform any necessary post-reset workarounds */
2074 2075
	switch (hw->mac.type) {
	case e1000_pchlan:
2076 2077
		ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2078
			return ret_val;
2079
		break;
2080 2081 2082
	case e1000_pch2lan:
		ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2083
			return ret_val;
2084
		break;
2085 2086
	default:
		break;
2087 2088
	}

2089 2090 2091 2092 2093 2094
	/* Clear the host wakeup bit after lcd reset */
	if (hw->mac.type >= e1000_pchlan) {
		e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
		reg &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
	}
2095

2096 2097 2098
	/* Configure the LCD with the extended configuration region in NVM */
	ret_val = e1000_sw_lcd_config_ich8lan(hw);
	if (ret_val)
2099
		return ret_val;
2100

2101
	/* Configure the LCD with the OEM bits in NVM */
2102
	ret_val = e1000_oem_bits_config_ich8lan(hw, true);
2103

2104 2105 2106
	if (hw->mac.type == e1000_pch2lan) {
		/* Ungate automatic PHY configuration on non-managed 82579 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
2107
			usleep_range(10000, 20000);
2108 2109 2110 2111 2112 2113
			e1000_gate_hw_phy_config_ich8lan(hw, false);
		}

		/* Set EEE LPI Update Timer to 200usec */
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
2114
			return ret_val;
2115 2116 2117
		ret_val = e1000_write_emi_reg_locked(hw,
						     I82579_LPI_UPDATE_TIMER,
						     0x1387);
2118
		hw->phy.ops.release(hw);
2119 2120
	}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
	return ret_val;
}

/**
 *  e1000_phy_hw_reset_ich8lan - Performs a PHY reset
 *  @hw: pointer to the HW structure
 *
 *  Resets the PHY
 *  This is a function pointer entry point called by drivers
 *  or other shared routines.
 **/
static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

2136 2137 2138 2139 2140
	/* Gate automatic PHY configuration by hardware on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		e1000_gate_hw_phy_config_ich8lan(hw, true);

2141 2142
	ret_val = e1000e_phy_hw_reset_generic(hw);
	if (ret_val)
2143
		return ret_val;
2144

2145
	return e1000_post_phy_reset_ich8lan(hw);
2146 2147
}

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
/**
 *  e1000_set_lplu_state_pchlan - Set Low Power Link Up state
 *  @hw: pointer to the HW structure
 *  @active: true to enable LPLU, false to disable
 *
 *  Sets the LPLU state according to the active flag.  For PCH, if OEM write
 *  bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
 *  the phy speed. This function will manually set the LPLU bit and restart
 *  auto-neg as hw would do. D3 and D0 LPLU will call the same function
 *  since it configures the same bit.
 **/
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
{
2161
	s32 ret_val;
2162 2163 2164 2165
	u16 oem_reg;

	ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
	if (ret_val)
2166
		return ret_val;
2167 2168 2169 2170 2171 2172

	if (active)
		oem_reg |= HV_OEM_BITS_LPLU;
	else
		oem_reg &= ~HV_OEM_BITS_LPLU;

2173
	if (!hw->phy.ops.check_reset_block(hw))
2174 2175
		oem_reg |= HV_OEM_BITS_RESTART_AN;

2176
	return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
2177 2178
}

2179 2180 2181
/**
 *  e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
 *  @hw: pointer to the HW structure
2182
 *  @active: true to enable LPLU, false to disable
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
 *
 *  Sets the LPLU D0 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
	s32 ret_val = 0;
	u16 data;

2199
	if (phy->type == e1000_phy_ife)
B
Bruce Allan 已提交
2200
		return 0;
2201 2202 2203 2204 2205 2206 2207

	phy_ctrl = er32(PHY_CTRL);

	if (active) {
		phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2208 2209 2210
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2211
		/* Call gig speed drop workaround on LPLU before accessing
2212 2213
		 * any PHY registers
		 */
2214
		if (hw->mac.type == e1000_ich8lan)
2215 2216 2217 2218
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2219 2220
		if (ret_val)
			return ret_val;
2221 2222 2223 2224 2225 2226 2227 2228
		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
		if (ret_val)
			return ret_val;
	} else {
		phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2229 2230 2231
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2232
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2233 2234
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2235 2236
		 * SmartSpeed, so performance is maintained.
		 */
2237 2238
		if (phy->smart_speed == e1000_smart_speed_on) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2239
					   &data);
2240 2241 2242 2243 2244
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2245
					   data);
2246 2247 2248 2249
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2250
					   &data);
2251 2252 2253 2254 2255
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2256
					   data);
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
			if (ret_val)
				return ret_val;
		}
	}

	return 0;
}

/**
 *  e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
 *  @hw: pointer to the HW structure
2268
 *  @active: true to enable LPLU, false to disable
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
 *
 *  Sets the LPLU D3 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
2282
	s32 ret_val = 0;
2283 2284 2285 2286 2287 2288 2289
	u16 data;

	phy_ctrl = er32(PHY_CTRL);

	if (!active) {
		phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);
2290 2291 2292 2293

		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2294
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2295 2296
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2297 2298
		 * SmartSpeed, so performance is maintained.
		 */
2299
		if (phy->smart_speed == e1000_smart_speed_on) {
2300 2301
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2302 2303 2304 2305
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
2306 2307
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2308 2309 2310
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
2311 2312
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2313 2314 2315 2316
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2317 2318
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2319 2320 2321 2322 2323 2324 2325 2326 2327
			if (ret_val)
				return ret_val;
		}
	} else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
		   (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
		   (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
		phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2328 2329 2330
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2331
		/* Call gig speed drop workaround on LPLU before accessing
2332 2333
		 * any PHY registers
		 */
2334
		if (hw->mac.type == e1000_ich8lan)
2335 2336 2337
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
2338
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2339 2340 2341 2342
		if (ret_val)
			return ret_val;

		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2343
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2344 2345
	}

2346
	return ret_val;
2347 2348
}

2349 2350 2351 2352 2353 2354
/**
 *  e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
 *  @hw: pointer to the HW structure
 *  @bank:  pointer to the variable that returns the active bank
 *
 *  Reads signature byte from the NVM using the flash access registers.
2355
 *  Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
2356 2357 2358
 **/
static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
{
2359
	u32 eecd;
2360 2361 2362
	struct e1000_nvm_info *nvm = &hw->nvm;
	u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
	u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
2363
	u8 sig_byte = 0;
2364
	s32 ret_val;
2365

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
		eecd = er32(EECD);
		if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
		    E1000_EECD_SEC1VAL_VALID_MASK) {
			if (eecd & E1000_EECD_SEC1VAL)
				*bank = 1;
			else
				*bank = 0;

			return 0;
		}
2379
		e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
2380 2381 2382 2383 2384 2385 2386
		/* fall-thru */
	default:
		/* set bank to 0 in case flash read fails */
		*bank = 0;

		/* Check bank 0 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2387
							&sig_byte);
2388 2389 2390 2391
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
2392
			*bank = 0;
2393 2394
			return 0;
		}
2395

2396 2397
		/* Check bank 1 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2398 2399
							bank1_offset,
							&sig_byte);
2400 2401 2402 2403 2404 2405
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
			*bank = 1;
			return 0;
2406
		}
2407

2408
		e_dbg("ERROR: No valid NVM bank present\n");
2409
		return -E1000_ERR_NVM;
2410 2411 2412
	}
}

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
/**
 *  e1000_read_nvm_ich8lan - Read word(s) from the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to read.
 *  @words: Size of data to read in words
 *  @data: Pointer to the word(s) to read at offset.
 *
 *  Reads a word(s) from the NVM using the flash access registers.
 **/
static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				  u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 act_offset;
2428
	s32 ret_val = 0;
2429
	u32 bank = 0;
2430 2431 2432 2433
	u16 i, word;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2434
		e_dbg("nvm parameter(s) out of bounds\n");
2435 2436
		ret_val = -E1000_ERR_NVM;
		goto out;
2437 2438
	}

2439
	nvm->ops.acquire(hw);
2440

2441
	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2442
	if (ret_val) {
2443
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2444 2445
		bank = 0;
	}
2446 2447

	act_offset = (bank) ? nvm->flash_bank_size : 0;
2448 2449
	act_offset += offset;

2450
	ret_val = 0;
2451
	for (i = 0; i < words; i++) {
2452 2453
		if (dev_spec->shadow_ram[offset + i].modified) {
			data[i] = dev_spec->shadow_ram[offset + i].value;
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
		} else {
			ret_val = e1000_read_flash_word_ich8lan(hw,
								act_offset + i,
								&word);
			if (ret_val)
				break;
			data[i] = word;
		}
	}

2464
	nvm->ops.release(hw);
2465

2466 2467
out:
	if (ret_val)
2468
		e_dbg("NVM read error: %d\n", ret_val);
2469

2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	return ret_val;
}

/**
 *  e1000_flash_cycle_init_ich8lan - Initialize flash
 *  @hw: pointer to the HW structure
 *
 *  This function does initial flash setup so that a new read/write/erase cycle
 *  can be started.
 **/
static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
{
	union ich8_hws_flash_status hsfsts;
	s32 ret_val = -E1000_ERR_NVM;

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

	/* Check if the flash descriptor is valid */
B
Bruce Allan 已提交
2488
	if (!hsfsts.hsf_status.fldesvalid) {
2489
		e_dbg("Flash descriptor invalid.  SW Sequencing must be used.\n");
2490 2491 2492 2493 2494 2495 2496 2497 2498
		return -E1000_ERR_NVM;
	}

	/* Clear FCERR and DAEL in hw status by writing 1 */
	hsfsts.hsf_status.flcerr = 1;
	hsfsts.hsf_status.dael = 1;

	ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);

B
Bruce Allan 已提交
2499
	/* Either we should have a hardware SPI cycle in progress
2500 2501
	 * bit to check against, in order to start a new cycle or
	 * FDONE bit should be changed in the hardware so that it
2502
	 * is 1 after hardware reset, which can then be used as an
2503 2504 2505 2506
	 * indication whether a cycle is in progress or has been
	 * completed.
	 */

B
Bruce Allan 已提交
2507
	if (!hsfsts.hsf_status.flcinprog) {
B
Bruce Allan 已提交
2508
		/* There is no cycle running at present,
B
Bruce Allan 已提交
2509
		 * so we can start a cycle.
2510 2511
		 * Begin by setting Flash Cycle Done.
		 */
2512 2513 2514 2515
		hsfsts.hsf_status.flcdone = 1;
		ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		ret_val = 0;
	} else {
2516
		s32 i;
2517

B
Bruce Allan 已提交
2518
		/* Otherwise poll for sometime so the current
2519 2520
		 * cycle has a chance to end before giving up.
		 */
2521
		for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2522
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2523
			if (!hsfsts.hsf_status.flcinprog) {
2524 2525 2526 2527 2528
				ret_val = 0;
				break;
			}
			udelay(1);
		}
2529
		if (!ret_val) {
B
Bruce Allan 已提交
2530
			/* Successful in waiting for previous cycle to timeout,
2531 2532
			 * now set the Flash Cycle Done.
			 */
2533 2534 2535
			hsfsts.hsf_status.flcdone = 1;
			ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		} else {
J
Joe Perches 已提交
2536
			e_dbg("Flash controller busy, cannot get access\n");
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
		}
	}

	return ret_val;
}

/**
 *  e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
 *  @hw: pointer to the HW structure
 *  @timeout: maximum time to wait for completion
 *
 *  This function starts a flash cycle and waits for its completion.
 **/
static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
{
	union ich8_hws_flash_ctrl hsflctl;
	union ich8_hws_flash_status hsfsts;
	u32 i = 0;

	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
	hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
	hsflctl.hsf_ctrl.flcgo = 1;
	ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

	/* wait till FDONE bit is set to 1 */
	do {
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2564
		if (hsfsts.hsf_status.flcdone)
2565 2566 2567 2568
			break;
		udelay(1);
	} while (i++ < timeout);

B
Bruce Allan 已提交
2569
	if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
2570 2571
		return 0;

2572
	return -E1000_ERR_NVM;
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
}

/**
 *  e1000_read_flash_word_ich8lan - Read word from flash
 *  @hw: pointer to the HW structure
 *  @offset: offset to data location
 *  @data: pointer to the location for storing the data
 *
 *  Reads the flash word at offset into data.  Offset is converted
 *  to bytes before read.
 **/
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data)
{
	/* Must convert offset into bytes. */
	offset <<= 1;

	return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
}

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
/**
 *  e1000_read_flash_byte_ich8lan - Read byte from flash
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to read.
 *  @data: Pointer to a byte to store the value read.
 *
 *  Reads a single byte from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data)
{
	s32 ret_val;
	u16 word = 0;

	ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
	if (ret_val)
		return ret_val;

	*data = (u8)word;

	return 0;
}

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
/**
 *  e1000_read_flash_data_ich8lan - Read byte or word from NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte or word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: Pointer to the word to store the value read.
 *
 *  Reads a byte or word from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val = -E1000_ERR_NVM;
	u8 count = 0;

	if (size < 1  || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
		return -E1000_ERR_NVM;

2638 2639
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
2640 2641 2642 2643 2644

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
2645
		if (ret_val)
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
		hsflctl.hsf_ctrl.fldbcount = size - 1;
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

2656 2657 2658
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_READ_COMMAND_TIMEOUT);
2659

B
Bruce Allan 已提交
2660
		/* Check if FCERR is set to 1, if set to 1, clear it
2661 2662
		 * and try the whole sequence a few more times, else
		 * read in (shift in) the Flash Data0, the order is
2663 2664
		 * least significant byte first msb to lsb
		 */
2665
		if (!ret_val) {
2666
			flash_data = er32flash(ICH_FLASH_FDATA0);
B
Bruce Allan 已提交
2667
			if (size == 1)
2668
				*data = (u8)(flash_data & 0x000000FF);
B
Bruce Allan 已提交
2669
			else if (size == 2)
2670 2671 2672
				*data = (u16)(flash_data & 0x0000FFFF);
			break;
		} else {
B
Bruce Allan 已提交
2673
			/* If we've gotten here, then things are probably
2674 2675 2676 2677 2678
			 * completely hosed, but if the error condition is
			 * detected, it won't hurt to give it another try...
			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
			 */
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2679
			if (hsfsts.hsf_status.flcerr) {
2680 2681
				/* Repeat for some time before giving up. */
				continue;
B
Bruce Allan 已提交
2682
			} else if (!hsfsts.hsf_status.flcdone) {
2683
				e_dbg("Timeout error - flash cycle did not complete.\n");
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
				break;
			}
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_nvm_ich8lan - Write word(s) to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to write.
 *  @words: Size of data to write in words
 *  @data: Pointer to the word(s) to write at offset.
 *
 *  Writes a byte or word to the NVM using the flash access registers.
 **/
static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				   u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u16 i;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2710
		e_dbg("nvm parameter(s) out of bounds\n");
2711 2712 2713
		return -E1000_ERR_NVM;
	}

2714
	nvm->ops.acquire(hw);
2715

2716
	for (i = 0; i < words; i++) {
2717 2718
		dev_spec->shadow_ram[offset + i].modified = true;
		dev_spec->shadow_ram[offset + i].value = data[i];
2719 2720
	}

2721
	nvm->ops.release(hw);
2722

2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
	return 0;
}

/**
 *  e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
 *  @hw: pointer to the HW structure
 *
 *  The NVM checksum is updated by calling the generic update_nvm_checksum,
 *  which writes the checksum to the shadow ram.  The changes in the shadow
 *  ram are then committed to the EEPROM by processing each bank at a time
 *  checking for the modified bit and writing only the pending changes.
2734
 *  After a successful commit, the shadow ram is cleared and is ready for
2735 2736 2737 2738 2739 2740
 *  future writes.
 **/
static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2741
	u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
2742 2743 2744 2745 2746
	s32 ret_val;
	u16 data;

	ret_val = e1000e_update_nvm_checksum_generic(hw);
	if (ret_val)
2747
		goto out;
2748 2749

	if (nvm->type != e1000_nvm_flash_sw)
2750
		goto out;
2751

2752
	nvm->ops.acquire(hw);
2753

B
Bruce Allan 已提交
2754
	/* We're writing to the opposite bank so if we're on bank 1,
2755
	 * write to bank 0 etc.  We also need to erase the segment that
2756 2757
	 * is going to be written
	 */
2758
	ret_val =  e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2759
	if (ret_val) {
2760
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2761
		bank = 0;
2762
	}
2763 2764

	if (bank == 0) {
2765 2766
		new_bank_offset = nvm->flash_bank_size;
		old_bank_offset = 0;
2767
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
2768 2769
		if (ret_val)
			goto release;
2770 2771 2772
	} else {
		old_bank_offset = nvm->flash_bank_size;
		new_bank_offset = 0;
2773
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
2774 2775
		if (ret_val)
			goto release;
2776 2777 2778
	}

	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
B
Bruce Allan 已提交
2779
		/* Determine whether to write the value stored
2780
		 * in the other NVM bank or a modified value stored
2781 2782
		 * in the shadow RAM
		 */
2783 2784 2785
		if (dev_spec->shadow_ram[i].modified) {
			data = dev_spec->shadow_ram[i].value;
		} else {
2786
			ret_val = e1000_read_flash_word_ich8lan(hw, i +
2787 2788
								old_bank_offset,
								&data);
2789 2790
			if (ret_val)
				break;
2791 2792
		}

B
Bruce Allan 已提交
2793
		/* If the word is 0x13, then make sure the signature bits
2794 2795 2796 2797
		 * (15:14) are 11b until the commit has completed.
		 * This will allow us to write 10b which indicates the
		 * signature is valid.  We want to do this after the write
		 * has completed so that we don't mark the segment valid
2798 2799
		 * while the write is still in progress
		 */
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
		if (i == E1000_ICH_NVM_SIG_WORD)
			data |= E1000_ICH_NVM_SIG_MASK;

		/* Convert offset to bytes. */
		act_offset = (i + new_bank_offset) << 1;

		udelay(100);
		/* Write the bytes to the new bank. */
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
							       act_offset,
							       (u8)data);
		if (ret_val)
			break;

		udelay(100);
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2816 2817
							       act_offset + 1,
							       (u8)(data >> 8));
2818 2819 2820 2821
		if (ret_val)
			break;
	}

B
Bruce Allan 已提交
2822
	/* Don't bother writing the segment valid bits if sector
2823 2824
	 * programming failed.
	 */
2825
	if (ret_val) {
2826
		/* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
2827
		e_dbg("Flash commit failed.\n");
2828
		goto release;
2829 2830
	}

B
Bruce Allan 已提交
2831
	/* Finally validate the new segment by setting bit 15:14
2832 2833
	 * to 10b in word 0x13 , this can be done without an
	 * erase as well since these bits are 11 to start with
2834 2835
	 * and we need to change bit 14 to 0b
	 */
2836
	act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
2837
	ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
2838 2839 2840
	if (ret_val)
		goto release;

2841 2842 2843 2844
	data &= 0xBFFF;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
						       act_offset * 2 + 1,
						       (u8)(data >> 8));
2845 2846
	if (ret_val)
		goto release;
2847

B
Bruce Allan 已提交
2848
	/* And invalidate the previously valid segment by setting
2849 2850
	 * its signature word (0x13) high_byte to 0b. This can be
	 * done without an erase because flash erase sets all bits
2851 2852
	 * to 1's. We can write 1's to 0's without an erase
	 */
2853 2854
	act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
2855 2856
	if (ret_val)
		goto release;
2857 2858 2859

	/* Great!  Everything worked, we can now clear the cached entries. */
	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
2860
		dev_spec->shadow_ram[i].modified = false;
2861 2862 2863
		dev_spec->shadow_ram[i].value = 0xFFFF;
	}

2864
release:
2865
	nvm->ops.release(hw);
2866

B
Bruce Allan 已提交
2867
	/* Reload the EEPROM, or else modifications will not appear
2868 2869
	 * until after the next adapter reset.
	 */
2870
	if (!ret_val) {
2871
		nvm->ops.reload(hw);
2872
		usleep_range(10000, 20000);
2873
	}
2874

2875 2876
out:
	if (ret_val)
2877
		e_dbg("NVM update error: %d\n", ret_val);
2878

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
	return ret_val;
}

/**
 *  e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
 *  If the bit is 0, that the EEPROM had been modified, but the checksum was not
 *  calculated, in which case we need to calculate the checksum and set bit 6.
 **/
static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;
2894 2895
	u16 word;
	u16 valid_csum_mask;
2896

2897 2898 2899 2900
	/* Read NVM and check Invalid Image CSUM bit.  If this bit is 0,
	 * the checksum needs to be fixed.  This bit is an indication that
	 * the NVM was prepared by OEM software and did not calculate
	 * the checksum...a likely scenario.
2901
	 */
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
	switch (hw->mac.type) {
	case e1000_pch_lpt:
		word = NVM_COMPAT;
		valid_csum_mask = NVM_COMPAT_VALID_CSUM;
		break;
	default:
		word = NVM_FUTURE_INIT_WORD1;
		valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
		break;
	}

	ret_val = e1000_read_nvm(hw, word, 1, &data);
2914 2915 2916
	if (ret_val)
		return ret_val;

2917 2918 2919
	if (!(data & valid_csum_mask)) {
		data |= valid_csum_mask;
		ret_val = e1000_write_nvm(hw, word, 1, &data);
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
		if (ret_val)
			return ret_val;
		ret_val = e1000e_update_nvm_checksum(hw);
		if (ret_val)
			return ret_val;
	}

	return e1000e_validate_nvm_checksum_generic(hw);
}

2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
/**
 *  e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
 *  @hw: pointer to the HW structure
 *
 *  To prevent malicious write/erase of the NVM, set it to be read-only
 *  so that the hardware ignores all write/erase cycles of the NVM via
 *  the flash control registers.  The shadow-ram copy of the NVM will
 *  still be updated, however any updates to this copy will not stick
 *  across driver reloads.
 **/
void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
{
2942
	struct e1000_nvm_info *nvm = &hw->nvm;
2943 2944 2945 2946
	union ich8_flash_protected_range pr0;
	union ich8_hws_flash_status hsfsts;
	u32 gfpreg;

2947
	nvm->ops.acquire(hw);
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957

	gfpreg = er32flash(ICH_FLASH_GFPREG);

	/* Write-protect GbE Sector of NVM */
	pr0.regval = er32flash(ICH_FLASH_PR0);
	pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
	pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
	pr0.range.wpe = true;
	ew32flash(ICH_FLASH_PR0, pr0.regval);

B
Bruce Allan 已提交
2958
	/* Lock down a subset of GbE Flash Control Registers, e.g.
2959 2960 2961 2962 2963 2964 2965 2966
	 * PR0 to prevent the write-protection from being lifted.
	 * Once FLOCKDN is set, the registers protected by it cannot
	 * be written until FLOCKDN is cleared by a hardware reset.
	 */
	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
	hsfsts.hsf_status.flockdn = true;
	ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);

2967
	nvm->ops.release(hw);
2968 2969
}

2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
/**
 *  e1000_write_flash_data_ich8lan - Writes bytes to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte/word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: The byte(s) to write to the NVM.
 *
 *  Writes one/two bytes to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 size, u16 data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val;
	u8 count = 0;

	if (size < 1 || size > 2 || data > size * 0xff ||
	    offset > ICH_FLASH_LINEAR_ADDR_MASK)
		return -E1000_ERR_NVM;

2993 2994
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
		if (ret_val)
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3005
		hsflctl.hsf_ctrl.fldbcount = size - 1;
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

		if (size == 1)
			flash_data = (u32)data & 0x00FF;
		else
			flash_data = (u32)data;

		ew32flash(ICH_FLASH_FDATA0, flash_data);

B
Bruce Allan 已提交
3018
		/* check if FCERR is set to 1 , if set to 1, clear it
3019 3020
		 * and try the whole sequence a few more times else done
		 */
3021 3022 3023
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_WRITE_COMMAND_TIMEOUT);
3024 3025 3026
		if (!ret_val)
			break;

B
Bruce Allan 已提交
3027
		/* If we're here, then things are most likely
3028 3029 3030 3031 3032
		 * completely hosed, but if the error condition
		 * is detected, it won't hurt to give it another
		 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
		 */
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3033
		if (hsfsts.hsf_status.flcerr)
3034 3035
			/* Repeat for some time before giving up. */
			continue;
B
Bruce Allan 已提交
3036
		if (!hsfsts.hsf_status.flcdone) {
3037
			e_dbg("Timeout error - flash cycle did not complete.\n");
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
			break;
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_flash_byte_ich8lan - Write a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The index of the byte to read.
 *  @data: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 data)
{
	u16 word = (u16)data;

	return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
}

/**
 *  e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to write.
 *  @byte: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 *  Goes through a retry algorithm before giving up.
 **/
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte)
{
	s32 ret_val;
	u16 program_retries;

	ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
	if (!ret_val)
		return ret_val;

	for (program_retries = 0; program_retries < 100; program_retries++) {
3081
		e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
		udelay(100);
		ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
		if (!ret_val)
			break;
	}
	if (program_retries == 100)
		return -E1000_ERR_NVM;

	return 0;
}

/**
 *  e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
 *  @hw: pointer to the HW structure
 *  @bank: 0 for first bank, 1 for second bank, etc.
 *
 *  Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
 *  bank N is 4096 * N + flash_reg_addr.
 **/
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	/* bank size is in 16bit words - adjust to bytes */
	u32 flash_bank_size = nvm->flash_bank_size * 2;
	s32 ret_val;
	s32 count = 0;
3111
	s32 j, iteration, sector_size;
3112 3113 3114

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

B
Bruce Allan 已提交
3115
	/* Determine HW Sector size: Read BERASE bits of hw flash status
3116 3117
	 * register
	 * 00: The Hw sector is 256 bytes, hence we need to erase 16
3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
	 *     consecutive sectors.  The start index for the nth Hw sector
	 *     can be calculated as = bank * 4096 + n * 256
	 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
	 *     The start index for the nth Hw sector can be calculated
	 *     as = bank * 4096
	 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
	 *     (ich9 only, otherwise error condition)
	 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
	 */
	switch (hsfsts.hsf_status.berasesz) {
	case 0:
		/* Hw sector size 256 */
		sector_size = ICH_FLASH_SEG_SIZE_256;
		iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
		break;
	case 1:
		sector_size = ICH_FLASH_SEG_SIZE_4K;
3135
		iteration = 1;
3136 3137
		break;
	case 2:
3138 3139
		sector_size = ICH_FLASH_SEG_SIZE_8K;
		iteration = 1;
3140 3141 3142
		break;
	case 3:
		sector_size = ICH_FLASH_SEG_SIZE_64K;
3143
		iteration = 1;
3144 3145 3146 3147 3148 3149 3150
		break;
	default:
		return -E1000_ERR_NVM;
	}

	/* Start with the base address, then add the sector offset. */
	flash_linear_addr = hw->nvm.flash_base_addr;
3151
	flash_linear_addr += (bank) ? flash_bank_size : 0;
3152

3153
	for (j = 0; j < iteration; j++) {
3154
		do {
3155 3156
			u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;

3157 3158 3159 3160 3161
			/* Steps */
			ret_val = e1000_flash_cycle_init_ich8lan(hw);
			if (ret_val)
				return ret_val;

B
Bruce Allan 已提交
3162
			/* Write a value 11 (block Erase) in Flash
3163 3164
			 * Cycle field in hw flash control
			 */
3165 3166 3167 3168
			hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
			hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
			ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

B
Bruce Allan 已提交
3169
			/* Write the last 24 bits of an index within the
3170 3171 3172 3173 3174 3175
			 * block into Flash Linear address field in Flash
			 * Address.
			 */
			flash_linear_addr += (j * sector_size);
			ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

3176
			ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
3177
			if (!ret_val)
3178 3179
				break;

B
Bruce Allan 已提交
3180
			/* Check if FCERR is set to 1.  If 1,
3181
			 * clear it and try the whole sequence
3182 3183
			 * a few more times else Done
			 */
3184
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3185
			if (hsfsts.hsf_status.flcerr)
3186
				/* repeat for some time before giving up */
3187
				continue;
B
Bruce Allan 已提交
3188
			else if (!hsfsts.hsf_status.flcdone)
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
				return ret_val;
		} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
	}

	return 0;
}

/**
 *  e1000_valid_led_default_ich8lan - Set the default LED settings
 *  @hw: pointer to the HW structure
 *  @data: Pointer to the LED settings
 *
 *  Reads the LED default settings from the NVM to data.  If the NVM LED
 *  settings is all 0's or F's, set the LED default to a valid LED default
 *  setting.
 **/
static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
{
	s32 ret_val;

	ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
	if (ret_val) {
3211
		e_dbg("NVM Read Error\n");
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221
		return ret_val;
	}

	if (*data == ID_LED_RESERVED_0000 ||
	    *data == ID_LED_RESERVED_FFFF)
		*data = ID_LED_DEFAULT_ICH8LAN;

	return 0;
}

3222 3223 3224 3225 3226 3227 3228 3229 3230
/**
 *  e1000_id_led_init_pchlan - store LED configurations
 *  @hw: pointer to the HW structure
 *
 *  PCH does not control LEDs via the LEDCTL register, rather it uses
 *  the PHY LED configuration register.
 *
 *  PCH also does not have an "always on" or "always off" mode which
 *  complicates the ID feature.  Instead of using the "on" mode to indicate
3231
 *  in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
 *  use "link_up" mode.  The LEDs will still ID on request if there is no
 *  link based on logic in e1000_led_[on|off]_pchlan().
 **/
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
	const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
	u16 data, i, temp, shift;

	/* Get default ID LED modes */
	ret_val = hw->nvm.ops.valid_led_default(hw, &data);
	if (ret_val)
3246
		return ret_val;
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290

	mac->ledctl_default = er32(LEDCTL);
	mac->ledctl_mode1 = mac->ledctl_default;
	mac->ledctl_mode2 = mac->ledctl_default;

	for (i = 0; i < 4; i++) {
		temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
		shift = (i * 5);
		switch (temp) {
		case ID_LED_ON1_DEF2:
		case ID_LED_ON1_ON2:
		case ID_LED_ON1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_on << shift);
			break;
		case ID_LED_OFF1_DEF2:
		case ID_LED_OFF1_ON2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
		switch (temp) {
		case ID_LED_DEF1_ON2:
		case ID_LED_ON1_ON2:
		case ID_LED_OFF1_ON2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_on << shift);
			break;
		case ID_LED_DEF1_OFF2:
		case ID_LED_ON1_OFF2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
	}

3291
	return 0;
3292 3293
}

3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307
/**
 *  e1000_get_bus_info_ich8lan - Get/Set the bus type and width
 *  @hw: pointer to the HW structure
 *
 *  ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
 *  register, so the the bus width is hard coded.
 **/
static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
{
	struct e1000_bus_info *bus = &hw->bus;
	s32 ret_val;

	ret_val = e1000e_get_bus_info_pcie(hw);

B
Bruce Allan 已提交
3308
	/* ICH devices are "PCI Express"-ish.  They have
3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327
	 * a configuration space, but do not contain
	 * PCI Express Capability registers, so bus width
	 * must be hardcoded.
	 */
	if (bus->width == e1000_bus_width_unknown)
		bus->width = e1000_bus_width_pcie_x1;

	return ret_val;
}

/**
 *  e1000_reset_hw_ich8lan - Reset the hardware
 *  @hw: pointer to the HW structure
 *
 *  Does a full reset of the hardware which includes a reset of the PHY and
 *  MAC.
 **/
static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
{
3328
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3329 3330
	u16 kum_cfg;
	u32 ctrl, reg;
3331 3332
	s32 ret_val;

B
Bruce Allan 已提交
3333
	/* Prevent the PCI-E bus from sticking if there is no TLP connection
3334 3335 3336
	 * on the last TLP read/write transaction when MAC is reset.
	 */
	ret_val = e1000e_disable_pcie_master(hw);
3337
	if (ret_val)
3338
		e_dbg("PCI-E Master disable polling has failed.\n");
3339

3340
	e_dbg("Masking off all interrupts\n");
3341 3342
	ew32(IMC, 0xffffffff);

B
Bruce Allan 已提交
3343
	/* Disable the Transmit and Receive units.  Then delay to allow
3344 3345 3346 3347 3348 3349 3350
	 * any pending transactions to complete before we hit the MAC
	 * with the global reset.
	 */
	ew32(RCTL, 0);
	ew32(TCTL, E1000_TCTL_PSP);
	e1e_flush();

3351
	usleep_range(10000, 20000);
3352 3353 3354 3355 3356 3357 3358 3359 3360

	/* Workaround for ICH8 bit corruption issue in FIFO memory */
	if (hw->mac.type == e1000_ich8lan) {
		/* Set Tx and Rx buffer allocation to 8k apiece. */
		ew32(PBA, E1000_PBA_8K);
		/* Set Packet Buffer Size to 16k. */
		ew32(PBS, E1000_PBS_16K);
	}

3361
	if (hw->mac.type == e1000_pchlan) {
3362 3363
		/* Save the NVM K1 bit setting */
		ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
3364 3365 3366
		if (ret_val)
			return ret_val;

3367
		if (kum_cfg & E1000_NVM_K1_ENABLE)
3368 3369 3370 3371 3372
			dev_spec->nvm_k1_enabled = true;
		else
			dev_spec->nvm_k1_enabled = false;
	}

3373 3374
	ctrl = er32(CTRL);

3375
	if (!hw->phy.ops.check_reset_block(hw)) {
B
Bruce Allan 已提交
3376
		/* Full-chip reset requires MAC and PHY reset at the same
3377 3378 3379 3380
		 * time to make sure the interface between MAC and the
		 * external PHY is reset.
		 */
		ctrl |= E1000_CTRL_PHY_RST;
3381

B
Bruce Allan 已提交
3382
		/* Gate automatic PHY configuration by hardware on
3383 3384 3385 3386 3387
		 * non-managed 82579
		 */
		if ((hw->mac.type == e1000_pch2lan) &&
		    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
			e1000_gate_hw_phy_config_ich8lan(hw, true);
3388 3389
	}
	ret_val = e1000_acquire_swflag_ich8lan(hw);
3390
	e_dbg("Issuing a global reset to ich8lan\n");
3391
	ew32(CTRL, (ctrl | E1000_CTRL_RST));
3392
	/* cannot issue a flush here because it hangs the hardware */
3393 3394
	msleep(20);

3395 3396 3397 3398 3399 3400 3401 3402
	/* Set Phy Config Counter to 50msec */
	if (hw->mac.type == e1000_pch2lan) {
		reg = er32(FEXTNVM3);
		reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, reg);
	}

3403
	if (!ret_val)
3404
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
3405

3406
	if (ctrl & E1000_CTRL_PHY_RST) {
3407
		ret_val = hw->phy.ops.get_cfg_done(hw);
3408
		if (ret_val)
3409
			return ret_val;
3410

3411
		ret_val = e1000_post_phy_reset_ich8lan(hw);
3412
		if (ret_val)
3413
			return ret_val;
3414
	}
3415

B
Bruce Allan 已提交
3416
	/* For PCH, this write will make sure that any noise
3417 3418 3419 3420 3421 3422
	 * will be detected as a CRC error and be dropped rather than show up
	 * as a bad packet to the DMA engine.
	 */
	if (hw->mac.type == e1000_pchlan)
		ew32(CRC_OFFSET, 0x65656565);

3423
	ew32(IMC, 0xffffffff);
3424
	er32(ICR);
3425

3426 3427 3428
	reg = er32(KABGTXD);
	reg |= E1000_KABGTXD_BGSQLBIAS;
	ew32(KABGTXD, reg);
3429

3430
	return 0;
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
}

/**
 *  e1000_init_hw_ich8lan - Initialize the hardware
 *  @hw: pointer to the HW structure
 *
 *  Prepares the hardware for transmit and receive by doing the following:
 *   - initialize hardware bits
 *   - initialize LED identification
 *   - setup receive address registers
 *   - setup flow control
3442
 *   - setup transmit descriptors
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
 *   - clear statistics
 **/
static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 ctrl_ext, txdctl, snoop;
	s32 ret_val;
	u16 i;

	e1000_initialize_hw_bits_ich8lan(hw);

	/* Initialize identification LED */
3455
	ret_val = mac->ops.id_led_init(hw);
3456
	if (ret_val)
3457
		e_dbg("Error initializing identification LED\n");
3458
		/* This is not fatal and we should not stop init due to this */
3459 3460 3461 3462 3463

	/* Setup the receive address. */
	e1000e_init_rx_addrs(hw, mac->rar_entry_count);

	/* Zero out the Multicast HASH table */
3464
	e_dbg("Zeroing the MTA\n");
3465 3466 3467
	for (i = 0; i < mac->mta_reg_count; i++)
		E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);

B
Bruce Allan 已提交
3468
	/* The 82578 Rx buffer will stall if wakeup is enabled in host and
3469
	 * the ME.  Disable wakeup by clearing the host wakeup bit.
3470 3471 3472
	 * Reset the phy after disabling host wakeup to reset the Rx buffer.
	 */
	if (hw->phy.type == e1000_phy_82578) {
3473 3474 3475
		e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
		i &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, i);
3476 3477 3478 3479 3480
		ret_val = e1000_phy_hw_reset_ich8lan(hw);
		if (ret_val)
			return ret_val;
	}

3481
	/* Setup link and flow control */
3482
	ret_val = mac->ops.setup_link(hw);
3483 3484

	/* Set the transmit descriptor write-back policy for both queues */
3485
	txdctl = er32(TXDCTL(0));
3486 3487 3488 3489
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3490 3491
	ew32(TXDCTL(0), txdctl);
	txdctl = er32(TXDCTL(1));
3492 3493 3494 3495
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3496
	ew32(TXDCTL(1), txdctl);
3497

B
Bruce Allan 已提交
3498
	/* ICH8 has opposite polarity of no_snoop bits.
3499 3500
	 * By default, we should use snoop behavior.
	 */
3501 3502 3503
	if (mac->type == e1000_ich8lan)
		snoop = PCIE_ICH8_SNOOP_ALL;
	else
3504
		snoop = (u32)~(PCIE_NO_SNOOP_ALL);
3505 3506 3507 3508 3509 3510
	e1000e_set_pcie_no_snoop(hw, snoop);

	ctrl_ext = er32(CTRL_EXT);
	ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
	ew32(CTRL_EXT, ctrl_ext);

B
Bruce Allan 已提交
3511
	/* Clear all of the statistics registers (clear on read).  It is
3512 3513 3514 3515 3516 3517
	 * important that we do this after we have tried to establish link
	 * because the symbol error count will increment wildly if there
	 * is no link.
	 */
	e1000_clear_hw_cntrs_ich8lan(hw);

3518
	return ret_val;
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533
}
/**
 *  e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
 *  @hw: pointer to the HW structure
 *
 *  Sets/Clears required hardware bits necessary for correctly setting up the
 *  hardware for transmit and receive.
 **/
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
{
	u32 reg;

	/* Extended Device Control */
	reg = er32(CTRL_EXT);
	reg |= (1 << 22);
3534 3535 3536
	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
	if (hw->mac.type >= e1000_pchlan)
		reg |= E1000_CTRL_EXT_PHYPDEN;
3537 3538 3539
	ew32(CTRL_EXT, reg);

	/* Transmit Descriptor Control 0 */
3540
	reg = er32(TXDCTL(0));
3541
	reg |= (1 << 22);
3542
	ew32(TXDCTL(0), reg);
3543 3544

	/* Transmit Descriptor Control 1 */
3545
	reg = er32(TXDCTL(1));
3546
	reg |= (1 << 22);
3547
	ew32(TXDCTL(1), reg);
3548 3549

	/* Transmit Arbitration Control 0 */
3550
	reg = er32(TARC(0));
3551 3552 3553
	if (hw->mac.type == e1000_ich8lan)
		reg |= (1 << 28) | (1 << 29);
	reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
3554
	ew32(TARC(0), reg);
3555 3556

	/* Transmit Arbitration Control 1 */
3557
	reg = er32(TARC(1));
3558 3559 3560 3561 3562
	if (er32(TCTL) & E1000_TCTL_MULR)
		reg &= ~(1 << 28);
	else
		reg |= (1 << 28);
	reg |= (1 << 24) | (1 << 26) | (1 << 30);
3563
	ew32(TARC(1), reg);
3564 3565 3566 3567 3568 3569 3570

	/* Device Status */
	if (hw->mac.type == e1000_ich8lan) {
		reg = er32(STATUS);
		reg &= ~(1 << 31);
		ew32(STATUS, reg);
	}
3571

B
Bruce Allan 已提交
3572
	/* work-around descriptor data corruption issue during nfs v2 udp
3573 3574 3575 3576
	 * traffic, just disable the nfs filtering capability
	 */
	reg = er32(RFCTL);
	reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3577

B
Bruce Allan 已提交
3578
	/* Disable IPv6 extension header parsing because some malformed
3579 3580 3581 3582
	 * IPv6 headers can hang the Rx.
	 */
	if (hw->mac.type == e1000_ich8lan)
		reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
3583
	ew32(RFCTL, reg);
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594

	/* Enable ECC on Lynxpoint */
	if (hw->mac.type == e1000_pch_lpt) {
		reg = er32(PBECCSTS);
		reg |= E1000_PBECCSTS_ECC_ENABLE;
		ew32(PBECCSTS, reg);

		reg = er32(CTRL);
		reg |= E1000_CTRL_MEHE;
		ew32(CTRL, reg);
	}
3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
}

/**
 *  e1000_setup_link_ich8lan - Setup flow control and link settings
 *  @hw: pointer to the HW structure
 *
 *  Determines which flow control settings to use, then configures flow
 *  control.  Calls the appropriate media-specific link configuration
 *  function.  Assuming the adapter has a valid link partner, a valid link
 *  should be established.  Assumes the hardware has previously been reset
 *  and the transmitter and receiver are not enabled.
 **/
static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;

3611
	if (hw->phy.ops.check_reset_block(hw))
3612 3613
		return 0;

B
Bruce Allan 已提交
3614
	/* ICH parts do not have a word in the NVM to determine
3615 3616 3617
	 * the default flow control setting, so we explicitly
	 * set it to full.
	 */
3618 3619 3620 3621 3622 3623 3624
	if (hw->fc.requested_mode == e1000_fc_default) {
		/* Workaround h/w hang when Tx flow control enabled */
		if (hw->mac.type == e1000_pchlan)
			hw->fc.requested_mode = e1000_fc_rx_pause;
		else
			hw->fc.requested_mode = e1000_fc_full;
	}
3625

B
Bruce Allan 已提交
3626
	/* Save off the requested flow control mode for use later.  Depending
3627 3628 3629
	 * on the link partner's capabilities, we may or may not use this mode.
	 */
	hw->fc.current_mode = hw->fc.requested_mode;
3630

3631
	e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
3632 3633

	/* Continue to configure the copper link. */
3634
	ret_val = hw->mac.ops.setup_physical_interface(hw);
3635 3636 3637
	if (ret_val)
		return ret_val;

3638
	ew32(FCTTV, hw->fc.pause_time);
3639
	if ((hw->phy.type == e1000_phy_82578) ||
3640
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
3641
	    (hw->phy.type == e1000_phy_i217) ||
3642
	    (hw->phy.type == e1000_phy_82577)) {
3643 3644
		ew32(FCRTV_PCH, hw->fc.refresh_time);

3645 3646
		ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
				   hw->fc.pause_time);
3647 3648 3649
		if (ret_val)
			return ret_val;
	}
3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672

	return e1000e_set_fc_watermarks(hw);
}

/**
 *  e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
 *  @hw: pointer to the HW structure
 *
 *  Configures the kumeran interface to the PHY to wait the appropriate time
 *  when polling the PHY, then call the generic setup_copper_link to finish
 *  configuring the copper link.
 **/
static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;
	u16 reg_data;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

B
Bruce Allan 已提交
3673
	/* Set the mac to wait the maximum time between each iteration
3674
	 * and increase the max iterations when polling the phy;
3675 3676
	 * this fixes erroneous timeouts at 10Mbps.
	 */
3677
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
3678 3679
	if (ret_val)
		return ret_val;
3680
	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3681
				       &reg_data);
3682 3683 3684
	if (ret_val)
		return ret_val;
	reg_data |= 0x3F;
3685
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3686
					reg_data);
3687 3688 3689
	if (ret_val)
		return ret_val;

3690 3691
	switch (hw->phy.type) {
	case e1000_phy_igp_3:
3692 3693 3694
		ret_val = e1000e_copper_link_setup_igp(hw);
		if (ret_val)
			return ret_val;
3695 3696 3697
		break;
	case e1000_phy_bm:
	case e1000_phy_82578:
3698 3699 3700
		ret_val = e1000e_copper_link_setup_m88(hw);
		if (ret_val)
			return ret_val;
3701 3702
		break;
	case e1000_phy_82577:
3703
	case e1000_phy_82579:
B
Bruce Allan 已提交
3704
	case e1000_phy_i217:
3705 3706 3707 3708 3709
		ret_val = e1000_copper_link_setup_82577(hw);
		if (ret_val)
			return ret_val;
		break;
	case e1000_phy_ife:
3710
		ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
		if (ret_val)
			return ret_val;

		reg_data &= ~IFE_PMC_AUTO_MDIX;

		switch (hw->phy.mdix) {
		case 1:
			reg_data &= ~IFE_PMC_FORCE_MDIX;
			break;
		case 2:
			reg_data |= IFE_PMC_FORCE_MDIX;
			break;
		case 0:
		default:
			reg_data |= IFE_PMC_AUTO_MDIX;
			break;
		}
3728
		ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
3729 3730
		if (ret_val)
			return ret_val;
3731 3732 3733
		break;
	default:
		break;
3734
	}
3735

3736 3737 3738 3739 3740 3741 3742 3743 3744
	return e1000e_setup_copper_link(hw);
}

/**
 *  e1000_get_link_up_info_ich8lan - Get current link speed and duplex
 *  @hw: pointer to the HW structure
 *  @speed: pointer to store current link speed
 *  @duplex: pointer to store the current link duplex
 *
3745
 *  Calls the generic get_speed_and_duplex to retrieve the current link
3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
 *  information and then calls the Kumeran lock loss workaround for links at
 *  gigabit speeds.
 **/
static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
					  u16 *duplex)
{
	s32 ret_val;

	ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
	if (ret_val)
		return ret_val;

	if ((hw->mac.type == e1000_ich8lan) &&
	    (hw->phy.type == e1000_phy_igp_3) &&
	    (*speed == SPEED_1000)) {
		ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
	}

	return ret_val;
}

/**
 *  e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
 *  @hw: pointer to the HW structure
 *
 *  Work-around for 82566 Kumeran PCS lock loss:
 *  On link status change (i.e. PCI reset, speed change) and link is up and
 *  speed is gigabit-
 *    0) if workaround is optionally disabled do nothing
 *    1) wait 1ms for Kumeran link to come up
 *    2) check Kumeran Diagnostic register PCS lock loss bit
 *    3) if not set the link is locked (all is good), otherwise...
 *    4) reset the PHY
 *    5) repeat up to 10 times
 *  Note: this is only called for IGP3 copper when speed is 1gb.
 **/
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 phy_ctrl;
	s32 ret_val;
	u16 i, data;
	bool link;

	if (!dev_spec->kmrn_lock_loss_workaround_enabled)
		return 0;

B
Bruce Allan 已提交
3793
	/* Make sure link is up before proceeding.  If not just return.
3794
	 * Attempting this while link is negotiating fouled up link
3795 3796
	 * stability
	 */
3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (!link)
		return 0;

	for (i = 0; i < 10; i++) {
		/* read once to clear */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;
		/* and again to get new status */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;

		/* check for PCS lock */
		if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
			return 0;

		/* Issue PHY reset */
		e1000_phy_hw_reset(hw);
		mdelay(5);
	}
	/* Disable GigE link negotiation */
	phy_ctrl = er32(PHY_CTRL);
	phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
		     E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
	ew32(PHY_CTRL, phy_ctrl);

B
Bruce Allan 已提交
3825
	/* Call gig speed drop workaround on Gig disable before accessing
3826 3827
	 * any PHY registers
	 */
3828 3829 3830 3831 3832 3833 3834
	e1000e_gig_downshift_workaround_ich8lan(hw);

	/* unable to acquire PCS lock */
	return -E1000_ERR_PHY;
}

/**
3835
 *  e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
3836
 *  @hw: pointer to the HW structure
3837
 *  @state: boolean value used to set the current Kumeran workaround state
3838
 *
3839 3840
 *  If ICH8, set the current Kumeran workaround state (enabled - true
 *  /disabled - false).
3841 3842
 **/
void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
3843
						  bool state)
3844 3845 3846 3847
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;

	if (hw->mac.type != e1000_ich8lan) {
3848
		e_dbg("Workaround applies to ICH8 only.\n");
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
		return;
	}

	dev_spec->kmrn_lock_loss_workaround_enabled = state;
}

/**
 *  e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
 *  @hw: pointer to the HW structure
 *
 *  Workaround for 82566 power-down on D3 entry:
 *    1) disable gigabit link
 *    2) write VR power-down enable
 *    3) read it back
 *  Continue if successful, else issue LCD reset and repeat
 **/
void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
{
	u32 reg;
	u16 data;
	u8  retry = 0;

	if (hw->phy.type != e1000_phy_igp_3)
		return;

	/* Try the workaround twice (if needed) */
	do {
		/* Disable link */
		reg = er32(PHY_CTRL);
		reg |= (E1000_PHY_CTRL_GBE_DISABLE |
			E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
		ew32(PHY_CTRL, reg);

B
Bruce Allan 已提交
3882
		/* Call gig speed drop workaround on Gig disable before
3883 3884
		 * accessing any PHY registers
		 */
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
		if (hw->mac.type == e1000_ich8lan)
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* Write VR power-down enable */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);

		/* Read it back and test */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
			break;

		/* Issue PHY reset and repeat at most one more time */
		reg = er32(CTRL);
		ew32(CTRL, reg | E1000_CTRL_PHY_RST);
		retry++;
	} while (retry);
}

/**
 *  e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
 *  @hw: pointer to the HW structure
 *
 *  Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
3911
 *  LPLU, Gig disable, MDIC PHY reset):
3912 3913
 *    1) Set Kumeran Near-end loopback
 *    2) Clear Kumeran Near-end loopback
3914
 *  Should only be called for ICH8[m] devices with any 1G Phy.
3915 3916 3917 3918 3919 3920
 **/
void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 reg_data;

3921
	if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
3922 3923 3924
		return;

	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3925
				       &reg_data);
3926 3927 3928 3929
	if (ret_val)
		return;
	reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3930
					reg_data);
3931 3932 3933
	if (ret_val)
		return;
	reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
3934
	e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
3935 3936
}

3937
/**
3938
 *  e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
3939 3940 3941 3942
 *  @hw: pointer to the HW structure
 *
 *  During S0 to Sx transition, it is possible the link remains at gig
 *  instead of negotiating to a lower speed.  Before going to Sx, set
3943 3944 3945 3946
 *  'Gig Disable' to force link speed negotiation to a lower speed based on
 *  the LPLU setting in the NVM or custom setting.  For PCH and newer parts,
 *  the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
 *  needs to be written.
B
Bruce Allan 已提交
3947 3948 3949
 *  Parts that support (and are linked to a partner which support) EEE in
 *  100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
 *  than 10Mbps w/o EEE.
3950
 **/
3951
void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
3952
{
B
Bruce Allan 已提交
3953
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3954
	u32 phy_ctrl;
3955
	s32 ret_val;
3956

3957
	phy_ctrl = er32(PHY_CTRL);
3958
	phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
B
Bruce Allan 已提交
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
	if (hw->phy.type == e1000_phy_i217) {
		u16 phy_reg;

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			goto out;

		if (!dev_spec->eee_disable) {
			u16 eee_advert;

3969 3970 3971 3972
			ret_val =
			    e1000_read_emi_reg_locked(hw,
						      I217_EEE_ADVERTISEMENT,
						      &eee_advert);
B
Bruce Allan 已提交
3973 3974 3975
			if (ret_val)
				goto release;

B
Bruce Allan 已提交
3976
			/* Disable LPLU if both link partners support 100BaseT
B
Bruce Allan 已提交
3977 3978 3979
			 * EEE and 100Full is advertised on both ends of the
			 * link.
			 */
3980
			if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
3981
			    (dev_spec->eee_lp_ability &
3982
			     I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
3983 3984 3985 3986 3987
			    (hw->phy.autoneg_advertised & ADVERTISE_100_FULL))
				phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
					      E1000_PHY_CTRL_NOND0A_LPLU);
		}

B
Bruce Allan 已提交
3988
		/* For i217 Intel Rapid Start Technology support,
B
Bruce Allan 已提交
3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
		 * when the system is going into Sx and no manageability engine
		 * is present, the driver must configure proxy to reset only on
		 * power good.  LPI (Low Power Idle) state must also reset only
		 * on power good, as well as the MTA (Multicast table array).
		 * The SMBus release must also be disabled on LCD reset.
		 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
			/* Enable proxy to reset only on power good. */
			e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
			phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
			e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);

B
Bruce Allan 已提交
4001
			/* Set bit enable LPI (EEE) to reset only on
B
Bruce Allan 已提交
4002 4003 4004
			 * power good.
			 */
			e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
4005
			phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
B
Bruce Allan 已提交
4006 4007 4008 4009
			e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);

			/* Disable the SMB release on LCD reset. */
			e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
4010
			phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4011 4012 4013
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
		}

B
Bruce Allan 已提交
4014
		/* Enable MTA to reset for Intel Rapid Start Technology
B
Bruce Allan 已提交
4015 4016 4017
		 * Support
		 */
		e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
4018
		phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4019 4020 4021 4022 4023 4024
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);

release:
		hw->phy.ops.release(hw);
	}
out:
4025
	ew32(PHY_CTRL, phy_ctrl);
4026

4027 4028 4029
	if (hw->mac.type == e1000_ich8lan)
		e1000e_gig_downshift_workaround_ich8lan(hw);

4030
	if (hw->mac.type >= e1000_pchlan) {
4031
		e1000_oem_bits_config_ich8lan(hw, false);
B
Bruce Allan 已提交
4032 4033 4034 4035 4036

		/* Reset PHY to activate OEM bits on 82577/8 */
		if (hw->mac.type == e1000_pchlan)
			e1000e_phy_hw_reset_generic(hw);

4037 4038 4039 4040 4041 4042
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		e1000_write_smbus_addr(hw);
		hw->phy.ops.release(hw);
	}
4043 4044
}

4045 4046 4047 4048 4049 4050 4051 4052
/**
 *  e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
 *  @hw: pointer to the HW structure
 *
 *  During Sx to S0 transitions on non-managed devices or managed devices
 *  on which PHY resets are not blocked, if the PHY registers cannot be
 *  accessed properly by the s/w toggle the LANPHYPC value to power cycle
 *  the PHY.
B
Bruce Allan 已提交
4053
 *  On i217, setup Intel Rapid Start Technology.
4054 4055 4056
 **/
void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
{
4057
	s32 ret_val;
4058

4059
	if (hw->mac.type < e1000_pch2lan)
4060 4061
		return;

4062
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
4063
	if (ret_val) {
4064
		e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
4065 4066
		return;
	}
B
Bruce Allan 已提交
4067

B
Bruce Allan 已提交
4068
	/* For i217 Intel Rapid Start Technology support when the system
B
Bruce Allan 已提交
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082
	 * is transitioning from Sx and no manageability engine is present
	 * configure SMBus to restore on reset, disable proxy, and enable
	 * the reset on MTA (Multicast table array).
	 */
	if (hw->phy.type == e1000_phy_i217) {
		u16 phy_reg;

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val) {
			e_dbg("Failed to setup iRST\n");
			return;
		}

		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
B
Bruce Allan 已提交
4083
			/* Restore clear on SMB if no manageability engine
B
Bruce Allan 已提交
4084 4085 4086 4087 4088
			 * is present
			 */
			ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
			if (ret_val)
				goto release;
4089
			phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4090 4091 4092 4093 4094 4095 4096 4097 4098
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);

			/* Disable Proxy */
			e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
		}
		/* Enable reset on MTA */
		ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
		if (ret_val)
			goto release;
4099
		phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4100 4101 4102 4103 4104 4105
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
release:
		if (ret_val)
			e_dbg("Error %d in resume workarounds\n", ret_val);
		hw->phy.ops.release(hw);
	}
4106 4107
}

4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
/**
 *  e1000_cleanup_led_ich8lan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);

	ew32(LEDCTL, hw->mac.ledctl_default);
	return 0;
}

/**
4124
 *  e1000_led_on_ich8lan - Turn LEDs on
4125 4126
 *  @hw: pointer to the HW structure
 *
4127
 *  Turn on the LEDs.
4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
 **/
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
				(IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));

	ew32(LEDCTL, hw->mac.ledctl_mode2);
	return 0;
}

/**
4140
 *  e1000_led_off_ich8lan - Turn LEDs off
4141 4142
 *  @hw: pointer to the HW structure
 *
4143
 *  Turn off the LEDs.
4144 4145 4146 4147 4148
 **/
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
4149 4150
				(IFE_PSCL_PROBE_MODE |
				 IFE_PSCL_PROBE_LEDS_OFF));
4151 4152 4153 4154 4155

	ew32(LEDCTL, hw->mac.ledctl_mode1);
	return 0;
}

4156 4157 4158 4159 4160 4161 4162 4163
/**
 *  e1000_setup_led_pchlan - Configures SW controllable LED
 *  @hw: pointer to the HW structure
 *
 *  This prepares the SW controllable LED for use.
 **/
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
{
4164
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
}

/**
 *  e1000_cleanup_led_pchlan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
{
4175
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
}

/**
 *  e1000_led_on_pchlan - Turn LEDs on
 *  @hw: pointer to the HW structure
 *
 *  Turn on the LEDs.
 **/
static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode2;
	u32 i, led;

B
Bruce Allan 已提交
4189
	/* If no link, then turn LED on by setting the invert bit
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
	 * for each LED that's mode is "link_up" in ledctl_mode2.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4205
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218
}

/**
 *  e1000_led_off_pchlan - Turn LEDs off
 *  @hw: pointer to the HW structure
 *
 *  Turn off the LEDs.
 **/
static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode1;
	u32 i, led;

B
Bruce Allan 已提交
4219
	/* If no link, then turn LED off by clearing the invert bit
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
	 * for each LED that's mode is "link_up" in ledctl_mode1.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4235
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4236 4237
}

4238
/**
4239
 *  e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
4240 4241
 *  @hw: pointer to the HW structure
 *
4242 4243 4244 4245 4246 4247 4248
 *  Read appropriate register for the config done bit for completion status
 *  and configure the PHY through s/w for EEPROM-less parts.
 *
 *  NOTE: some silicon which is EEPROM-less will fail trying to read the
 *  config done bit, so only an error is logged and continues.  If we were
 *  to return with error, EEPROM-less silicon would not be able to be reset
 *  or change link.
4249 4250 4251
 **/
static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
{
4252
	s32 ret_val = 0;
4253
	u32 bank = 0;
4254
	u32 status;
4255

4256
	e1000e_get_cfg_done_generic(hw);
4257

4258 4259 4260 4261 4262 4263
	/* Wait for indication from h/w that it has completed basic config */
	if (hw->mac.type >= e1000_ich10lan) {
		e1000_lan_init_done_ich8lan(hw);
	} else {
		ret_val = e1000e_get_auto_rd_done(hw);
		if (ret_val) {
B
Bruce Allan 已提交
4264
			/* When auto config read does not complete, do not
4265 4266 4267 4268 4269 4270
			 * return with an error. This can happen in situations
			 * where there is no eeprom and prevents getting link.
			 */
			e_dbg("Auto Read Done did not complete\n");
			ret_val = 0;
		}
4271 4272
	}

4273 4274 4275 4276 4277 4278
	/* Clear PHY Reset Asserted bit */
	status = er32(STATUS);
	if (status & E1000_STATUS_PHYRA)
		ew32(STATUS, status & ~E1000_STATUS_PHYRA);
	else
		e_dbg("PHY Reset Asserted not set - needs delay\n");
4279 4280

	/* If EEPROM is not marked present, init the IGP 3 PHY manually */
4281
	if (hw->mac.type <= e1000_ich9lan) {
B
Bruce Allan 已提交
4282
		if (!(er32(EECD) & E1000_EECD_PRES) &&
4283 4284 4285 4286 4287 4288
		    (hw->phy.type == e1000_phy_igp_3)) {
			e1000e_phy_init_script_igp3(hw);
		}
	} else {
		if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
			/* Maybe we should do a basic PHY config */
4289
			e_dbg("EEPROM not present\n");
4290
			ret_val = -E1000_ERR_CONFIG;
4291 4292 4293
		}
	}

4294
	return ret_val;
4295 4296
}

4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311
/**
 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
 * @hw: pointer to the HW structure
 *
 * In the case of a PHY power down to save power, or to turn off link during a
 * driver unload, or wake on lan is not enabled, remove the link.
 **/
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
{
	/* If the management interface is not enabled, then power down */
	if (!(hw->mac.ops.check_mng_mode(hw) ||
	      hw->phy.ops.check_reset_block(hw)))
		e1000_power_down_phy_copper(hw);
}

4312 4313 4314 4315 4316 4317 4318 4319 4320
/**
 *  e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
 *  @hw: pointer to the HW structure
 *
 *  Clears hardware counters specific to the silicon family and calls
 *  clear_hw_cntrs_generic to clear all general purpose counters.
 **/
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
{
4321
	u16 phy_data;
4322
	s32 ret_val;
4323 4324 4325

	e1000e_clear_hw_cntrs_base(hw);

4326 4327 4328 4329 4330 4331
	er32(ALGNERRC);
	er32(RXERRC);
	er32(TNCRS);
	er32(CEXTERR);
	er32(TSCTC);
	er32(TSCTFC);
4332

4333 4334 4335
	er32(MGTPRC);
	er32(MGTPDC);
	er32(MGTPTC);
4336

4337 4338
	er32(IAC);
	er32(ICRXOC);
4339

4340 4341
	/* Clear PHY statistics registers */
	if ((hw->phy.type == e1000_phy_82578) ||
4342
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
4343
	    (hw->phy.type == e1000_phy_i217) ||
4344
	    (hw->phy.type == e1000_phy_82577)) {
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		ret_val = hw->phy.ops.set_page(hw,
					       HV_STATS_PAGE << IGP_PAGE_SHIFT);
		if (ret_val)
			goto release;
		hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
release:
		hw->phy.ops.release(hw);
4368
	}
4369 4370
}

J
Jeff Kirsher 已提交
4371
static const struct e1000_mac_operations ich8_mac_ops = {
4372
	/* check_mng_mode dependent on mac type */
4373
	.check_for_link		= e1000_check_for_copper_link_ich8lan,
4374
	/* cleanup_led dependent on mac type */
4375 4376
	.clear_hw_cntrs		= e1000_clear_hw_cntrs_ich8lan,
	.get_bus_info		= e1000_get_bus_info_ich8lan,
4377
	.set_lan_id		= e1000_set_lan_id_single_port,
4378
	.get_link_up_info	= e1000_get_link_up_info_ich8lan,
4379 4380
	/* led_on dependent on mac type */
	/* led_off dependent on mac type */
4381
	.update_mc_addr_list	= e1000e_update_mc_addr_list_generic,
4382 4383 4384
	.reset_hw		= e1000_reset_hw_ich8lan,
	.init_hw		= e1000_init_hw_ich8lan,
	.setup_link		= e1000_setup_link_ich8lan,
4385
	.setup_physical_interface = e1000_setup_copper_link_ich8lan,
4386
	/* id_led_init dependent on mac type */
4387
	.config_collision_dist	= e1000e_config_collision_dist_generic,
4388
	.rar_set		= e1000e_rar_set_generic,
4389 4390
};

J
Jeff Kirsher 已提交
4391
static const struct e1000_phy_operations ich8_phy_ops = {
4392
	.acquire		= e1000_acquire_swflag_ich8lan,
4393
	.check_reset_block	= e1000_check_reset_block_ich8lan,
4394
	.commit			= NULL,
4395
	.get_cfg_done		= e1000_get_cfg_done_ich8lan,
4396
	.get_cable_length	= e1000e_get_cable_length_igp_2,
4397 4398 4399
	.read_reg		= e1000e_read_phy_reg_igp,
	.release		= e1000_release_swflag_ich8lan,
	.reset			= e1000_phy_hw_reset_ich8lan,
4400 4401
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_ich8lan,
	.set_d3_lplu_state	= e1000_set_d3_lplu_state_ich8lan,
4402
	.write_reg		= e1000e_write_phy_reg_igp,
4403 4404
};

J
Jeff Kirsher 已提交
4405
static const struct e1000_nvm_operations ich8_nvm_ops = {
4406
	.acquire		= e1000_acquire_nvm_ich8lan,
4407
	.read			= e1000_read_nvm_ich8lan,
4408
	.release		= e1000_release_nvm_ich8lan,
4409
	.reload			= e1000e_reload_nvm_generic,
4410
	.update			= e1000_update_nvm_checksum_ich8lan,
4411
	.valid_led_default	= e1000_valid_led_default_ich8lan,
4412 4413
	.validate		= e1000_validate_nvm_checksum_ich8lan,
	.write			= e1000_write_nvm_ich8lan,
4414 4415
};

J
Jeff Kirsher 已提交
4416
const struct e1000_info e1000_ich8_info = {
4417 4418
	.mac			= e1000_ich8lan,
	.flags			= FLAG_HAS_WOL
4419
				  | FLAG_IS_ICH
4420 4421 4422 4423 4424
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
	.pba			= 8,
4425
	.max_hw_frame_size	= ETH_FRAME_LEN + ETH_FCS_LEN,
J
Jeff Kirsher 已提交
4426
	.get_variants		= e1000_get_variants_ich8lan,
4427 4428 4429 4430 4431
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4432
const struct e1000_info e1000_ich9_info = {
4433 4434
	.mac			= e1000_ich9lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
4435
				  | FLAG_IS_ICH
4436 4437 4438 4439 4440
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4441
	.pba			= 18,
4442
	.max_hw_frame_size	= DEFAULT_JUMBO,
J
Jeff Kirsher 已提交
4443
	.get_variants		= e1000_get_variants_ich8lan,
4444 4445 4446 4447 4448
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4449
const struct e1000_info e1000_ich10_info = {
4450 4451 4452 4453 4454 4455 4456 4457
	.mac			= e1000_ich10lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
				  | FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4458
	.pba			= 18,
4459
	.max_hw_frame_size	= DEFAULT_JUMBO,
4460 4461 4462 4463 4464
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4465

J
Jeff Kirsher 已提交
4466
const struct e1000_info e1000_pch_info = {
4467 4468 4469 4470 4471 4472 4473
	.mac			= e1000_pchlan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
4474
				  | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
4475
				  | FLAG_APME_IN_WUC,
4476
	.flags2			= FLAG2_HAS_PHY_STATS,
4477 4478 4479 4480 4481 4482 4483
	.pba			= 26,
	.max_hw_frame_size	= 4096,
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4484

J
Jeff Kirsher 已提交
4485
const struct e1000_info e1000_pch2_info = {
4486 4487 4488
	.mac			= e1000_pch2lan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4489
				  | FLAG_HAS_HW_TIMESTAMP
4490 4491 4492 4493 4494
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
4495 4496
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
4497
	.pba			= 26,
4498
	.max_hw_frame_size	= 9018,
4499 4500 4501 4502 4503
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
B
Bruce Allan 已提交
4504 4505 4506 4507 4508

const struct e1000_info e1000_pch_lpt_info = {
	.mac			= e1000_pch_lpt,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4509
				  | FLAG_HAS_HW_TIMESTAMP
B
Bruce Allan 已提交
4510 4511 4512 4513 4514 4515 4516 4517
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
	.pba			= 26,
4518
	.max_hw_frame_size	= 9018,
B
Bruce Allan 已提交
4519 4520 4521 4522 4523
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};