svm.c 123.9 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/spec-ctrl.h>
37
#include <asm/cpu_device_id.h>
38
#include <asm/traps.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43
#include "svm.h"
44
#include "svm_ops.h"
45

46 47
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
48 49 50
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

51
#ifdef MODULE
52
static const struct x86_cpu_id svm_cpu_id[] = {
53
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
54 55 56
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
57
#endif
58

A
Avi Kivity 已提交
59 60 61
#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

62 63
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
64 65 66 67
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
68
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
69

70 71
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

72
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
73 74
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
75

76 77
static bool erratum_383_found __read_mostly;

78
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
79

80 81 82 83 84 85
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

86 87 88
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

89
static const struct svm_direct_access_msrs {
90
	u32 index;   /* Index of the MSR */
91
	bool always; /* True if intercept is initially cleared */
92
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
93
	{ .index = MSR_STAR,				.always = true  },
94
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
95 96
	{ .index = MSR_IA32_SYSENTER_EIP,		.always = false },
	{ .index = MSR_IA32_SYSENTER_ESP,		.always = false },
97 98 99 100 101 102 103 104
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
105
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
106
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
107 108 109 110
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
111 112 113
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
114
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
115 116
};

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

165 166 167 168 169 170
/*
 * Use nested page tables by default.  Note, NPT may get forced off by
 * svm_hardware_setup() if it's unsupported by hardware or the host kernel.
 */
bool npt_enabled = true;
module_param_named(npt, npt_enabled, bool, 0444);
171

172 173
/* allow nested virtualization in KVM/SVM */
static int nested = true;
174 175
module_param(nested, int, S_IRUGO);

176 177 178 179
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

180 181 182 183
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

184 185 186
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
187

B
Brijesh Singh 已提交
188
/* enable/disable SEV support */
189
int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
B
Brijesh Singh 已提交
190 191
module_param(sev, int, 0444);

192 193 194 195
/* enable/disable SEV-ES support */
int sev_es = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
module_param(sev_es, int, 0444);

196
bool __read_mostly dump_invalid_vmcb;
197 198
module_param(dump_invalid_vmcb, bool, 0644);

199
static bool svm_gp_erratum_intercept = true;
200

B
Brijesh Singh 已提交
201 202
static u8 rsm_ins_bytes[] = "\x0f\xaa";

203
static unsigned long iopm_base;
A
Avi Kivity 已提交
204 205 206 207

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
208 209
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
210 211 212 213
	u32 base3;
	u32 zero1;
} __attribute__((packed));

214
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
215

216 217 218 219 220 221 222 223 224
/*
 * Only MSR_TSC_AUX is switched via the user return hook.  EFER is switched via
 * the VMCB, and the SYSCALL/SYSENTER MSRs are handled by VMLOAD/VMSAVE.
 *
 * RDTSCP and RDPID are not used in the kernel, specifically to allow KVM to
 * defer the restoration of TSC_AUX until the CPU returns to userspace.
 */
#define TSC_AUX_URET_SLOT	0

225
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
226

227
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
228 229 230
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

231
u32 svm_msrpm_offset(u32 msr)
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
252 253
#define MAX_INST_SIZE 15

254
static int get_max_npt_level(void)
255 256
{
#ifdef CONFIG_X86_64
257
	return PT64_ROOT_4LEVEL;
258 259 260 261 262
#else
	return PT32E_ROOT_LEVEL;
#endif
}

263
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
264
{
265
	struct vcpu_svm *svm = to_svm(vcpu);
266
	u64 old_efer = vcpu->arch.efer;
267
	vcpu->arch.efer = efer;
268 269 270 271 272 273 274 275

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
276

277 278 279 280
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
281 282 283
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
284 285 286 287 288 289

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
290
			if (!is_smm(vcpu))
291 292 293 294 295 296 297 298 299
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
300 301 302

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
303
		}
304 305 306
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
307
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
308
	return 0;
A
Avi Kivity 已提交
309 310 311 312 313 314 315 316
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

317
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
318 319 320 321 322
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
323 324
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
325 326 327 328 329 330 331 332 333 334 335 336 337
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

338
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
339
{
340 341
	struct vcpu_svm *svm = to_svm(vcpu);

342 343 344 345 346 347 348
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

349
	if (nrips && svm->vmcb->control.next_rip != 0) {
350
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
351
		svm->next_rip = svm->vmcb->control.next_rip;
352
	}
353

354 355 356 357 358 359
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
360 361

done:
362
	svm_set_interrupt_shadow(vcpu, 0);
363

364
	return 1;
A
Avi Kivity 已提交
365 366
}

367
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
368 369
{
	struct vcpu_svm *svm = to_svm(vcpu);
370 371 372
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
373

374
	kvm_deliver_exception_payload(vcpu);
375

376
	if (nr == BP_VECTOR && !nrips) {
377
		unsigned long rip, old_rip = kvm_rip_read(vcpu);
378 379 380 381 382 383 384 385

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
386 387
		(void)skip_emulated_instruction(vcpu);
		rip = kvm_rip_read(vcpu);
388 389 390 391
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
392 393 394 395 396 397 398
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

399 400 401 402 403 404
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

405
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
444 445
static int has_svm(void)
{
446
	const char *msg;
A
Avi Kivity 已提交
447

448
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
449
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
450 451 452
		return 0;
	}

453 454 455 456 457
	if (sev_active()) {
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

A
Avi Kivity 已提交
458 459 460
	return 1;
}

461
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
462
{
463 464 465 466
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

467
	cpu_svm_disable();
468 469

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
470 471
}

472
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
473 474
{

475
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
476 477 478 479
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

480 481 482 483
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
484
	if (!has_svm()) {
485
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
486
		return -EINVAL;
A
Avi Kivity 已提交
487
	}
488 489
	sd = per_cpu(svm_data, me);
	if (!sd) {
490
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
491
		return -EINVAL;
A
Avi Kivity 已提交
492 493
	}

494 495 496
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
497
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
498

499
	gdt = get_current_gdt_rw();
500
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
501

502
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
503

504
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
505

506 507
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
508
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
509 510
	}

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

541 542
	svm_init_erratum_383();

543 544
	amd_pmu_enable_virt();

545
	return 0;
A
Avi Kivity 已提交
546 547
}

548 549
static void svm_cpu_uninit(int cpu)
{
550
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
551

552
	if (!sd)
553 554
		return;

555
	per_cpu(svm_data, cpu) = NULL;
556
	kfree(sd->sev_vmcbs);
557 558
	__free_page(sd->save_area);
	kfree(sd);
559 560
}

A
Avi Kivity 已提交
561 562
static int svm_cpu_init(int cpu)
{
563
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
564

565 566
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
A
Avi Kivity 已提交
567
		return -ENOMEM;
568
	sd->cpu = cpu;
569
	sd->save_area = alloc_page(GFP_KERNEL);
570
	if (!sd->save_area)
571
		goto free_cpu_data;
572
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
573

574
	if (svm_sev_enabled()) {
575 576 577
		sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
					      sizeof(void *),
					      GFP_KERNEL);
578
		if (!sd->sev_vmcbs)
579
			goto free_save_area;
580 581
	}

582
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
583 584 585

	return 0;

586 587 588
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
589
	kfree(sd);
590
	return -ENOMEM;
A
Avi Kivity 已提交
591 592 593

}

594
static int direct_access_msr_slot(u32 msr)
595
{
596
	u32 i;
597 598

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
599 600
		if (direct_access_msrs[i].index == msr)
			return i;
601

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
624 625
}

626 627 628
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
629 630
}

631
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

650 651
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
652
{
653 654 655
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
656

657 658 659 660 661 662
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

663 664 665 666 667 668 669
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

670 671 672 673 674 675 676 677 678 679 680
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
A
Avi Kivity 已提交
681 682
}

683 684
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
685
{
686 687 688 689
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

690
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
691
{
692 693
	unsigned int order = get_order(MSRPM_SIZE);
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, order);
694
	u32 *msrpm;
695 696 697

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
698

699
	msrpm = page_address(pages);
700
	memset(msrpm, 0xff, PAGE_SIZE * (1 << order));
701

702 703 704
	return msrpm;
}

705
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
706 707 708
{
	int i;

709 710 711
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
712
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
713
	}
714
}
715

716 717

void svm_vcpu_free_msrpm(u32 *msrpm)
718
{
719
	__free_pages(virt_to_page(msrpm), get_order(MSRPM_SIZE));
720 721
}

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
738
	}
739 740
}

741 742 743 744 745 746 747 748
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
749
			return;
750 751 752 753 754 755 756 757 758

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
759
	}
760 761 762 763 764

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
765
	BUG();
A
Avi Kivity 已提交
766 767
}

768
static void init_msrpm_offsets(void)
769
{
770
	int i;
771

772 773 774 775 776 777 778 779 780 781
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
782 783
}

784
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
785
{
786
	struct vcpu_svm *svm = to_svm(vcpu);
787

788
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
789 790 791 792
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
793 794
}

795
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
796
{
797
	struct vcpu_svm *svm = to_svm(vcpu);
798

799
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
800 801 802 803
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
804 805
}

806
void disable_nmi_singlestep(struct vcpu_svm *svm)
807 808
{
	svm->nmi_singlestep = false;
809

810 811 812 813 814 815 816
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
817 818
}

819 820 821 822 823 824 825 826 827 828 829
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
830
	if (control->pause_filter_count != old) {
831
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
832 833 834
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
835 836 837 838 839 840 841 842 843 844 845 846 847
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
848
	if (control->pause_filter_count != old) {
849
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
850 851 852
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
853 854
}

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
	rdmsrl(MSR_K8_SYSCFG, msr);
	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

893
	kvm_mmu_set_mmio_spte_mask(mask, mask, PT_WRITABLE_MASK | PT_USER_MASK);
894 895
}

896 897 898 899
static void svm_hardware_teardown(void)
{
	int cpu;

900 901
	if (svm_sev_enabled())
		sev_hardware_teardown();
902 903 904 905

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

906 907
	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT),
	get_order(IOPM_SIZE));
908 909 910
	iopm_base = 0;
}

911 912 913 914
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

915 916
	supported_xss = 0;

917 918
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
919 920
		kvm_cpu_cap_set(X86_FEATURE_SVM);

921
		if (nrips)
922 923 924 925
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
926 927 928

		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
929 930
	}

931 932 933 934
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
935 936
}

A
Avi Kivity 已提交
937 938 939 940
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
941
	void *iopm_va;
A
Avi Kivity 已提交
942
	int r;
943
	unsigned int order = get_order(IOPM_SIZE);
A
Avi Kivity 已提交
944

945
	iopm_pages = alloc_pages(GFP_KERNEL, order);
A
Avi Kivity 已提交
946 947 948

	if (!iopm_pages)
		return -ENOMEM;
949 950

	iopm_va = page_address(iopm_pages);
951
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << order));
A
Avi Kivity 已提交
952 953
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

954 955
	init_msrpm_offsets();

956 957
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

958 959 960
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

A
Alexander Graf 已提交
961 962 963
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

964 965
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
966 967
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
968 969
	}

970 971 972
	if (boot_cpu_has(X86_FEATURE_RDTSCP))
		kvm_define_user_return_msr(TSC_AUX_URET_SLOT, MSR_TSC_AUX);

973 974 975 976 977 978 979 980
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

981 982
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
983
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
984 985
	}

986 987 988 989 990
	if (IS_ENABLED(CONFIG_KVM_AMD_SEV) && sev) {
		sev_hardware_setup();
	} else {
		sev = false;
		sev_es = false;
B
Brijesh Singh 已提交
991 992
	}

993 994
	svm_adjust_mmio_mask();

Z
Zachary Amsden 已提交
995
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
996 997
		r = svm_cpu_init(cpu);
		if (r)
998
			goto err;
A
Avi Kivity 已提交
999
	}
1000

1001 1002 1003 1004 1005 1006
	/*
	 * KVM's MMU doesn't support using 2-level paging for itself, and thus
	 * NPT isn't supported if the host is using 2-level paging since host
	 * CR4 is unchanged on VMRUN.
	 */
	if (!IS_ENABLED(CONFIG_X86_64) && !IS_ENABLED(CONFIG_X86_PAE))
1007 1008
		npt_enabled = false;

1009
	if (!boot_cpu_has(X86_FEATURE_NPT))
1010 1011
		npt_enabled = false;

1012
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
1013
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
1014

1015 1016 1017 1018 1019
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1020 1021 1022
	if (avic) {
		if (!npt_enabled ||
		    !boot_cpu_has(X86_FEATURE_AVIC) ||
1023
		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
1024
			avic = false;
1025
		} else {
1026
			pr_info("AVIC enabled\n");
1027 1028 1029

			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
		}
1030
	}
1031

1032 1033
	if (vls) {
		if (!npt_enabled ||
1034
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1035 1036 1037 1038 1039 1040 1041
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1042 1043 1044
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1045 1046 1047 1048 1049 1050 1051
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1052
	svm_set_cpu_caps();
1053

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1069 1070
	return 0;

1071
err:
1072
	svm_hardware_teardown();
A
Avi Kivity 已提交
1073 1074 1075 1076 1077 1078 1079
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1080
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1093
static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1094 1095 1096 1097
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

1098
	if (is_guest_mode(vcpu)) {
1099
		/* Write L1's TSC offset.  */
1100
		g_tsc_offset = svm->vmcb->control.tsc_offset -
1101 1102
			       svm->vmcb01.ptr->control.tsc_offset;
		svm->vmcb01.ptr->control.tsc_offset = offset;
1103 1104 1105 1106 1107
	}

	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   svm->vmcb->control.tsc_offset - g_tsc_offset,
				   offset);
1108 1109

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
1110

1111
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1112
	return svm->vmcb->control.tsc_offset;
1113 1114
}

1115 1116 1117
static void svm_check_invpcid(struct vcpu_svm *svm)
{
	/*
1118 1119
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1120 1121
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1122 1123
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1124 1125 1126 1127 1128 1129
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
}

1130
static void init_vmcb(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1131
{
1132
	struct vcpu_svm *svm = to_svm(vcpu);
1133 1134
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1135

1136
	vcpu->arch.hflags = 0;
1137

1138 1139 1140 1141 1142 1143
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1144
	if (!kvm_vcpu_apicv_active(vcpu))
1145
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1146

1147
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1148

1149 1150 1151
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1152
	set_exception_intercept(svm, AC_VECTOR);
1153
	set_exception_intercept(svm, DB_VECTOR);
1154 1155 1156 1157 1158 1159 1160 1161
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1162

1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
	svm_set_intercept(svm, INTERCEPT_SMI);
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1187

1188
	if (!kvm_mwait_in_guest(vcpu->kvm)) {
1189 1190
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1191 1192
	}

1193
	if (!kvm_hlt_in_guest(vcpu->kvm))
1194
		svm_set_intercept(svm, INTERCEPT_HLT);
1195

1196 1197
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1207
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1219 1220
	svm_set_cr4(vcpu, 0);
	svm_set_efer(vcpu, 0);
M
Mike Day 已提交
1221
	save->dr6 = 0xffff0ff0;
1222
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
A
Avi Kivity 已提交
1223
	save->rip = 0x0000fff0;
1224
	vcpu->arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1225

J
Joerg Roedel 已提交
1226
	/*
1227
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1228
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1229
	 */
1230 1231
	svm_set_cr0(vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
	kvm_mmu_reset_context(vcpu);
1232

1233
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1234
	/* rdx = ?? */
1235 1236 1237

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1238
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1239
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1240
		clr_exception_intercept(svm, PF_VECTOR);
1241 1242
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1243
		save->g_pat = vcpu->arch.pat;
1244 1245 1246
		save->cr3 = 0;
		save->cr4 = 0;
	}
1247
	svm->current_vmcb->asid_generation = 0;
C
Cathy Avery 已提交
1248
	svm->asid = 0;
1249

1250
	svm->nested.vmcb12_gpa = 0;
1251
	svm->nested.last_vmcb12_gpa = 0;
1252
	vcpu->arch.hflags = 0;
1253

1254
	if (!kvm_pause_in_guest(vcpu->kvm)) {
1255 1256 1257
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1258
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1259
	} else {
1260
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1261 1262
	}

1263 1264
	svm_check_invpcid(svm);

1265 1266 1267 1268 1269 1270 1271
	/*
	 * If the host supports V_SPEC_CTRL then disable the interception
	 * of MSR_IA32_SPEC_CTRL.
	 */
	if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);

1272
	if (kvm_vcpu_apicv_active(vcpu))
1273 1274
		avic_init_vmcb(svm);

1275
	if (vgif) {
1276 1277
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1278 1279 1280
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1281
	if (sev_guest(vcpu->kvm)) {
B
Brijesh Singh 已提交
1282
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1283
		clr_exception_intercept(svm, UD_VECTOR);
1284

1285
		if (sev_es_guest(vcpu->kvm)) {
1286 1287 1288
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1289
	}
B
Brijesh Singh 已提交
1290

1291
	vmcb_mark_all_dirty(svm->vmcb);
1292

1293
	enable_gif(svm);
1294 1295 1296

}

1297
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1298 1299
{
	struct vcpu_svm *svm = to_svm(vcpu);
1300 1301
	u32 dummy;
	u32 eax = 1;
1302

1303
	svm->spec_ctrl = 0;
1304
	svm->virt_spec_ctrl = 0;
1305

1306
	if (!init_event) {
1307 1308 1309 1310
		vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE |
				       MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
1311
	}
1312
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1313

1314
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1315
	kvm_rdx_write(vcpu, eax);
1316 1317 1318

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1319 1320
}

1321 1322 1323 1324 1325 1326
void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb)
{
	svm->current_vmcb = target_vmcb;
	svm->vmcb = target_vmcb->ptr;
}

1327
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1328
{
1329
	struct vcpu_svm *svm;
1330
	struct page *vmcb01_page;
1331
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1332
	int err;
A
Avi Kivity 已提交
1333

1334 1335
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1336

1337
	err = -ENOMEM;
1338 1339
	vmcb01_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
	if (!vmcb01_page)
1340
		goto out;
A
Avi Kivity 已提交
1341

1342
	if (sev_es_guest(vcpu->kvm)) {
1343 1344 1345 1346 1347 1348 1349
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1350 1351 1352 1353 1354 1355 1356 1357

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
		 * Free the fpu structure to prevent KVM from attempting to
		 * access the FPU state.
		 */
		kvm_free_guest_fpu(vcpu);
1358 1359
	}

1360 1361
	err = avic_init_vcpu(svm);
	if (err)
1362
		goto error_free_vmsa_page;
1363

1364 1365 1366
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1367 1368
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1369

1370
	svm->msrpm = svm_vcpu_alloc_msrpm();
1371 1372
	if (!svm->msrpm) {
		err = -ENOMEM;
1373
		goto error_free_vmsa_page;
1374
	}
1375

1376
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);
A
Alexander Graf 已提交
1377

1378 1379
	svm->vmcb01.ptr = page_address(vmcb01_page);
	svm->vmcb01.pa = __sme_set(page_to_pfn(vmcb01_page) << PAGE_SHIFT);
1380 1381 1382 1383

	if (vmsa_page)
		svm->vmsa = page_address(vmsa_page);

1384
	svm->guest_state_loaded = false;
1385 1386

	svm_switch_vmcb(svm, &svm->vmcb01);
1387
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1388

1389
	svm_init_osvw(vcpu);
1390
	vcpu->arch.microcode_version = 0x01000065;
1391

1392
	if (sev_es_guest(vcpu->kvm))
1393 1394 1395
		/* Perform SEV-ES specific VMCB creation updates */
		sev_es_create_vcpu(svm);

1396
	return 0;
1397

1398 1399 1400
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1401
error_free_vmcb_page:
1402
	__free_page(vmcb01_page);
1403
out:
1404
	return err;
A
Avi Kivity 已提交
1405 1406
}

1407 1408 1409 1410 1411 1412 1413 1414
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1415 1416
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1417 1418
	struct vcpu_svm *svm = to_svm(vcpu);

1419 1420 1421 1422 1423 1424 1425
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1426 1427
	svm_free_nested(svm);

1428 1429
	sev_free_vcpu(vcpu);

1430
	__free_page(pfn_to_page(__sme_clr(svm->vmcb01.pa) >> PAGE_SHIFT));
1431
	__free_pages(virt_to_page(svm->msrpm), get_order(MSRPM_SIZE));
A
Avi Kivity 已提交
1432 1433
}

1434
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1435
{
1436
	struct vcpu_svm *svm = to_svm(vcpu);
1437
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
1438

1439 1440 1441 1442 1443 1444 1445
	if (svm->guest_state_loaded)
		return;

	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1446
	if (sev_es_guest(vcpu->kvm)) {
1447
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1448
	} else {
1449
		vmsave(__sme_page_pa(sd->save_area));
1450
	}
1451

1452 1453 1454 1455 1456 1457
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1458
	}
1459

P
Paolo Bonzini 已提交
1460
	if (static_cpu_has(X86_FEATURE_RDTSCP))
1461
		kvm_set_user_return_msr(TSC_AUX_URET_SLOT, svm->tsc_aux, -1ull);
1462

1463 1464 1465 1466 1467
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
1468
	to_svm(vcpu)->guest_state_loaded = false;
1469 1470 1471 1472 1473 1474 1475
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

A
Ashok Raj 已提交
1476 1477 1478 1479
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1480
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1481 1482 1483 1484
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1485
	avic_vcpu_put(vcpu);
1486
	svm_prepare_host_switch(vcpu);
1487

1488
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1489 1490 1491 1492
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1504 1505 1506 1507
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1508 1509 1510
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1511
       /*
A
Andrea Gelmini 已提交
1512
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1513 1514 1515
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1516
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1517 1518
}

A
Avi Kivity 已提交
1519 1520 1521 1522 1523
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1524
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1525 1526
		break;
	default:
1527
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1528 1529 1530
	}
}

1531
static void svm_set_vintr(struct vcpu_svm *svm)
1532 1533 1534 1535 1536
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1537
	svm_set_intercept(svm, INTERCEPT_VINTR);
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1548
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1549 1550
}

1551 1552
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1553
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1554
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1555

1556 1557 1558
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1559
		svm->vmcb01.ptr->control.int_ctl &= mask;
1560

1561 1562 1563 1564 1565
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1566
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1567 1568
}

A
Avi Kivity 已提交
1569 1570
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1571
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1572
	struct vmcb_save_area *save01 = &to_svm(vcpu)->vmcb01.ptr->save;
A
Avi Kivity 已提交
1573 1574 1575 1576 1577

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
1578 1579
	case VCPU_SREG_FS: return &save01->fs;
	case VCPU_SREG_GS: return &save01->gs;
A
Avi Kivity 已提交
1580
	case VCPU_SREG_SS: return &save->ss;
1581 1582
	case VCPU_SREG_TR: return &save01->tr;
	case VCPU_SREG_LDTR: return &save01->ldtr;
A
Avi Kivity 已提交
1583 1584
	}
	BUG();
A
Al Viro 已提交
1585
	return NULL;
A
Avi Kivity 已提交
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1620

J
Joerg Roedel 已提交
1621 1622
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1623 1624
	 * for cross vendor migration purposes by "not present"
	 */
1625
	var->unusable = !var->present;
1626

1627 1628 1629 1630 1631 1632
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1633
		var->type |= 0x2;
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1649
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1650 1651
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1652 1653 1654 1655 1656 1657
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1658
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1659
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1660
		break;
1661
	}
A
Avi Kivity 已提交
1662 1663
}

1664 1665 1666 1667 1668 1669 1670
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1671
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1672
{
1673 1674
	struct vcpu_svm *svm = to_svm(vcpu);

1675 1676
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1677 1678
}

1679
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1680
{
1681 1682
	struct vcpu_svm *svm = to_svm(vcpu);

1683 1684
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1685
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1686 1687
}

1688
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1689
{
1690 1691
	struct vcpu_svm *svm = to_svm(vcpu);

1692 1693
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1694 1695
}

1696
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1697
{
1698 1699
	struct vcpu_svm *svm = to_svm(vcpu);

1700 1701
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1702
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1703 1704
}

1705
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1706
{
1707
	struct vcpu_svm *svm = to_svm(vcpu);
1708
	u64 hcr0 = cr0;
1709

1710
#ifdef CONFIG_X86_64
1711
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1712
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1713
			vcpu->arch.efer |= EFER_LMA;
1714
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1715 1716
		}

M
Mike Day 已提交
1717
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1718
			vcpu->arch.efer &= ~EFER_LMA;
1719
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1720 1721 1722
		}
	}
#endif
1723
	vcpu->arch.cr0 = cr0;
1724 1725

	if (!npt_enabled)
1726
		hcr0 |= X86_CR0_PG | X86_CR0_WP;
1727

1728 1729 1730 1731 1732 1733
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1734 1735 1736
		hcr0 &= ~(X86_CR0_CD | X86_CR0_NW);

	svm->vmcb->save.cr0 = hcr0;
1737
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
1738 1739 1740 1741 1742

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
1743
	if (sev_es_guest(vcpu->kvm))
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
		return;

	if (hcr0 == cr0) {
		/* Selective CR0 write remains on.  */
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
	} else {
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	}
A
Avi Kivity 已提交
1754 1755
}

1756 1757 1758 1759 1760 1761
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1762
{
1763
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1764
	unsigned long old_cr4 = vcpu->arch.cr4;
1765 1766

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1767
		svm_flush_tlb(vcpu);
1768

1769 1770 1771
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1772
	cr4 |= host_cr4_mce;
1773
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1774
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1775 1776 1777

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1778 1779 1780 1781 1782
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1783
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1784 1785 1786 1787 1788
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1789 1790 1791 1792 1793 1794 1795 1796
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1797 1798 1799 1800 1801 1802 1803 1804

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1805 1806
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1807

1808
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1809 1810
}

1811
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1812
{
J
Jan Kiszka 已提交
1813 1814
	struct vcpu_svm *svm = to_svm(vcpu);

1815
	clr_exception_intercept(svm, BP_VECTOR);
1816

J
Jan Kiszka 已提交
1817 1818
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1819
			set_exception_intercept(svm, BP_VECTOR);
1820
	}
1821 1822
}

1823
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1824
{
1825 1826
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1827
		sd->next_asid = sd->min_asid;
1828
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1829
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1830 1831
	}

1832
	svm->current_vmcb->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1833
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1834 1835
}

1836
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1837
{
1838
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1839

1840 1841 1842
	if (svm->vcpu.arch.guest_state_protected)
		return;

1843 1844
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1845
		vmcb_mark_dirty(vmcb, VMCB_DR);
1846
	}
J
Jan Kiszka 已提交
1847 1848
}

1849 1850 1851 1852
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1853 1854 1855
	if (vcpu->arch.guest_state_protected)
		return;

1856 1857 1858 1859
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1860
	/*
1861
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1862 1863
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1864
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1865 1866 1867 1868 1869
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1870
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1871
{
1872 1873
	struct vcpu_svm *svm = to_svm(vcpu);

1874 1875 1876
	if (vcpu->arch.guest_state_protected)
		return;

1877
	svm->vmcb->save.dr7 = value;
1878
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1879 1880
}

1881
static int pf_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1882
{
1883 1884
	struct vcpu_svm *svm = to_svm(vcpu);

1885
	u64 fault_address = svm->vmcb->control.exit_info_2;
1886
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1887

1888
	return kvm_handle_page_fault(vcpu, error_code, fault_address,
1889 1890
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1891 1892 1893
			svm->vmcb->control.insn_len);
}

1894
static int npf_interception(struct kvm_vcpu *vcpu)
1895
{
1896 1897
	struct vcpu_svm *svm = to_svm(vcpu);

1898
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1899 1900 1901
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
1902
	return kvm_mmu_page_fault(vcpu, fault_address, error_code,
1903 1904
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1905
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1906 1907
}

1908
static int db_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1909
{
1910 1911
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1912

1913
	if (!(vcpu->guest_debug &
1914
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1915
		!svm->nmi_singlestep) {
1916
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
1917
		kvm_queue_exception_p(vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1918 1919
		return 1;
	}
1920

J
Jan Kiszka 已提交
1921
	if (svm->nmi_singlestep) {
1922
		disable_nmi_singlestep(svm);
1923 1924
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1925 1926
	}

1927
	if (vcpu->guest_debug &
J
Joerg Roedel 已提交
1928
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1929
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1930 1931
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1932 1933 1934 1935 1936 1937 1938
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1939 1940
}

1941
static int bp_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1942
{
1943 1944
	struct vcpu_svm *svm = to_svm(vcpu);
	struct kvm_run *kvm_run = vcpu->run;
A
Avi Kivity 已提交
1945

J
Jan Kiszka 已提交
1946 1947 1948 1949 1950 1951
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

1952
static int ud_interception(struct kvm_vcpu *vcpu)
1953
{
1954
	return handle_ud(vcpu);
1955 1956
}

1957
static int ac_interception(struct kvm_vcpu *vcpu)
1958
{
1959
	kvm_queue_exception_e(vcpu, AC_VECTOR, 0);
1960 1961 1962
	return 1;
}

1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

2002
static void svm_handle_mce(struct kvm_vcpu *vcpu)
2003
{
2004 2005 2006 2007 2008 2009 2010
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

2011
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2012 2013 2014 2015

		return;
	}

2016 2017 2018 2019
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2020
	kvm_machine_check();
2021 2022
}

2023
static int mc_interception(struct kvm_vcpu *vcpu)
2024
{
2025 2026 2027
	return 1;
}

2028
static int shutdown_interception(struct kvm_vcpu *vcpu)
2029
{
2030 2031
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2032

2033 2034 2035 2036
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
2037
	if (sev_es_guest(vcpu->kvm))
2038 2039
		return -EINVAL;

2040 2041 2042 2043
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
2044
	clear_page(svm->vmcb);
2045
	init_vmcb(vcpu);
2046 2047 2048 2049 2050

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

2051
static int io_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2052
{
2053
	struct vcpu_svm *svm = to_svm(vcpu);
M
Mike Day 已提交
2054
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2055
	int size, in, string;
2056
	unsigned port;
A
Avi Kivity 已提交
2057

2058
	++vcpu->stat.io_exits;
2059
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2060 2061 2062
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2063 2064 2065 2066 2067 2068 2069 2070

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2071 2072
	svm->next_rip = svm->vmcb->control.exit_info_2;

2073
	return kvm_fast_pio(vcpu, size, port, in);
A
Avi Kivity 已提交
2074 2075
}

2076
static int nmi_interception(struct kvm_vcpu *vcpu)
2077 2078 2079 2080
{
	return 1;
}

2081
static int intr_interception(struct kvm_vcpu *vcpu)
2082
{
2083
	++vcpu->stat.irq_exits;
2084 2085 2086
	return 1;
}

2087
static int vmload_vmsave_interception(struct kvm_vcpu *vcpu, bool vmload)
2088
{
2089
	struct vcpu_svm *svm = to_svm(vcpu);
2090
	struct vmcb *vmcb12;
2091
	struct kvm_host_map map;
2092
	int ret;
2093

2094
	if (nested_svm_check_permissions(vcpu))
2095 2096
		return 1;

2097
	ret = kvm_vcpu_map(vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2098 2099
	if (ret) {
		if (ret == -EINVAL)
2100
			kvm_inject_gp(vcpu, 0);
2101
		return 1;
2102 2103
	}

2104
	vmcb12 = map.hva;
2105

2106
	ret = kvm_skip_emulated_instruction(vcpu);
2107

2108
	if (vmload) {
2109
		nested_svm_vmloadsave(vmcb12, svm->vmcb);
2110 2111 2112
		svm->sysenter_eip_hi = 0;
		svm->sysenter_esp_hi = 0;
	} else
2113 2114
		nested_svm_vmloadsave(svm->vmcb, vmcb12);

2115
	kvm_vcpu_unmap(vcpu, &map, true);
2116

2117
	return ret;
2118 2119
}

2120
static int vmload_interception(struct kvm_vcpu *vcpu)
2121
{
2122 2123
	return vmload_vmsave_interception(vcpu, true);
}
2124

2125 2126 2127
static int vmsave_interception(struct kvm_vcpu *vcpu)
{
	return vmload_vmsave_interception(vcpu, false);
2128 2129
}

2130
static int vmrun_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2131
{
2132
	if (nested_svm_check_permissions(vcpu))
A
Alexander Graf 已提交
2133 2134
		return 1;

2135
	return nested_svm_vmrun(vcpu);
A
Alexander Graf 已提交
2136 2137
}

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2169 2170 2171 2172 2173
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2174
	int (*const svm_instr_handlers[])(struct kvm_vcpu *vcpu) = {
2175 2176 2177 2178 2179
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);
2180
	int ret;
2181

2182
	if (is_guest_mode(vcpu)) {
2183
		/* Returns '1' or -errno on failure, '0' on success. */
2184
		ret = nested_svm_simple_vmexit(svm, guest_mode_exit_codes[opcode]);
2185 2186 2187 2188
		if (ret)
			return ret;
		return 1;
	}
2189
	return svm_instr_handlers[opcode](vcpu);
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
2200
static int gp_interception(struct kvm_vcpu *vcpu)
2201
{
2202
	struct vcpu_svm *svm = to_svm(vcpu);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2224 2225
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2226 2227 2228 2229 2230 2231 2232 2233 2234
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2245 2246
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

2267
static int stgi_interception(struct kvm_vcpu *vcpu)
2268
{
2269 2270
	int ret;

2271
	if (nested_svm_check_permissions(vcpu))
2272 2273
		return 1;

2274 2275
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), true);
2276
	return ret;
2277 2278
}

2279
static int clgi_interception(struct kvm_vcpu *vcpu)
2280
{
2281 2282
	int ret;

2283
	if (nested_svm_check_permissions(vcpu))
2284 2285
		return 1;

2286 2287
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), false);
2288
	return ret;
2289 2290
}

2291
static int invlpga_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2292
{
2293 2294
	trace_kvm_invlpga(to_svm(vcpu)->vmcb->save.rip, kvm_rcx_read(vcpu),
			  kvm_rax_read(vcpu));
2295

A
Alexander Graf 已提交
2296
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2297
	kvm_mmu_invlpg(vcpu, kvm_rax_read(vcpu));
A
Alexander Graf 已提交
2298

2299
	return kvm_skip_emulated_instruction(vcpu);
A
Alexander Graf 已提交
2300 2301
}

2302
static int skinit_interception(struct kvm_vcpu *vcpu)
2303
{
2304
	trace_kvm_skinit(to_svm(vcpu)->vmcb->save.rip, kvm_rax_read(vcpu));
2305

2306
	kvm_queue_exception(vcpu, UD_VECTOR);
2307 2308 2309
	return 1;
}

2310
static int task_switch_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2311
{
2312
	struct vcpu_svm *svm = to_svm(vcpu);
2313
	u16 tss_selector;
2314 2315 2316
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2317
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2318 2319 2320 2321
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2322 2323
	bool has_error_code = false;
	u32 error_code = 0;
2324 2325

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2326

2327 2328
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2329 2330 2331 2332
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2333
	else if (idt_v)
2334 2335 2336 2337
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2338 2339 2340
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
2341
			vcpu->arch.nmi_injected = false;
2342 2343
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2344 2345 2346 2347 2348 2349
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2350
			kvm_clear_exception_queue(vcpu);
2351 2352
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
2353
			kvm_clear_interrupt_queue(vcpu);
2354 2355 2356 2357 2358
			break;
		default:
			break;
		}
	}
2359

2360 2361 2362
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2363
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2364
		if (!skip_emulated_instruction(vcpu))
2365
			return 0;
2366
	}
2367

2368 2369 2370
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2371
	return kvm_task_switch(vcpu, tss_selector, int_vec, reason,
2372
			       has_error_code, error_code);
A
Avi Kivity 已提交
2373 2374
}

2375
static int iret_interception(struct kvm_vcpu *vcpu)
2376
{
2377 2378 2379 2380 2381
	struct vcpu_svm *svm = to_svm(vcpu);

	++vcpu->stat.nmi_window_exits;
	vcpu->arch.hflags |= HF_IRET_MASK;
	if (!sev_es_guest(vcpu->kvm)) {
2382
		svm_clr_intercept(svm, INTERCEPT_IRET);
2383
		svm->nmi_iret_rip = kvm_rip_read(vcpu);
2384
	}
2385
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2386 2387 2388
	return 1;
}

2389
static int invlpg_interception(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
2390
{
2391
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2392
		return kvm_emulate_instruction(vcpu, 0);
2393

2394 2395
	kvm_mmu_invlpg(vcpu, to_svm(vcpu)->vmcb->control.exit_info_1);
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
2396 2397
}

2398
static int emulate_on_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2399
{
2400
	return kvm_emulate_instruction(vcpu, 0);
A
Avi Kivity 已提交
2401 2402
}

2403
static int rsm_interception(struct kvm_vcpu *vcpu)
B
Brijesh Singh 已提交
2404
{
2405
	return kvm_emulate_instruction_from_buffer(vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2406 2407
}

2408
static bool check_selective_cr0_intercepted(struct kvm_vcpu *vcpu,
2409
					    unsigned long val)
2410
{
2411 2412
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long cr0 = vcpu->arch.cr0;
2413 2414
	bool ret = false;

2415
	if (!is_guest_mode(vcpu) ||
2416
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2430 2431
#define CR_VALID (1ULL << 63)

2432
static int cr_interception(struct kvm_vcpu *vcpu)
2433
{
2434
	struct vcpu_svm *svm = to_svm(vcpu);
2435 2436 2437 2438 2439
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2440
		return emulate_on_interception(vcpu);
2441 2442

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2443
		return emulate_on_interception(vcpu);
2444 2445

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2446 2447 2448 2449
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2450 2451 2452 2453

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
2454
		val = kvm_register_read(vcpu, reg);
2455
		trace_kvm_cr_write(cr, val);
2456 2457
		switch (cr) {
		case 0:
2458 2459
			if (!check_selective_cr0_intercepted(vcpu, val))
				err = kvm_set_cr0(vcpu, val);
2460 2461 2462
			else
				return 1;

2463 2464
			break;
		case 3:
2465
			err = kvm_set_cr3(vcpu, val);
2466 2467
			break;
		case 4:
2468
			err = kvm_set_cr4(vcpu, val);
2469 2470
			break;
		case 8:
2471
			err = kvm_set_cr8(vcpu, val);
2472 2473 2474
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
2475
			kvm_queue_exception(vcpu, UD_VECTOR);
2476 2477 2478 2479 2480
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
2481
			val = kvm_read_cr0(vcpu);
2482 2483
			break;
		case 2:
2484
			val = vcpu->arch.cr2;
2485 2486
			break;
		case 3:
2487
			val = kvm_read_cr3(vcpu);
2488 2489
			break;
		case 4:
2490
			val = kvm_read_cr4(vcpu);
2491 2492
			break;
		case 8:
2493
			val = kvm_get_cr8(vcpu);
2494 2495 2496
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
2497
			kvm_queue_exception(vcpu, UD_VECTOR);
2498 2499
			return 1;
		}
2500
		kvm_register_write(vcpu, reg, val);
2501
		trace_kvm_cr_read(cr, val);
2502
	}
2503
	return kvm_complete_insn_gp(vcpu, err);
2504 2505
}

2506
static int cr_trap(struct kvm_vcpu *vcpu)
2507
{
2508
	struct vcpu_svm *svm = to_svm(vcpu);
2509 2510
	unsigned long old_value, new_value;
	unsigned int cr;
2511
	int ret = 0;
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2523 2524 2525 2526 2527 2528
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2529
	case 8:
2530
		ret = kvm_set_cr8(vcpu, new_value);
2531
		break;
2532 2533 2534 2535 2536 2537
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2538
	return kvm_complete_insn_gp(vcpu, ret);
2539 2540
}

2541
static int dr_interception(struct kvm_vcpu *vcpu)
2542
{
2543
	struct vcpu_svm *svm = to_svm(vcpu);
2544 2545
	int reg, dr;
	unsigned long val;
2546
	int err = 0;
2547

2548
	if (vcpu->guest_debug == 0) {
2549 2550 2551 2552 2553 2554
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
2555
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2556 2557 2558
		return 1;
	}

2559
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2560
		return emulate_on_interception(vcpu);
2561 2562 2563

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2564 2565
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2566 2567
		val = kvm_register_read(vcpu, reg);
		err = kvm_set_dr(vcpu, dr, val);
2568
	} else {
2569 2570
		kvm_get_dr(vcpu, dr, &val);
		kvm_register_write(vcpu, reg, val);
2571 2572
	}

2573
	return kvm_complete_insn_gp(vcpu, err);
2574 2575
}

2576
static int cr8_write_interception(struct kvm_vcpu *vcpu)
2577
{
A
Andre Przywara 已提交
2578
	int r;
A
Avi Kivity 已提交
2579

2580
	u8 cr8_prev = kvm_get_cr8(vcpu);
2581
	/* instruction emulation calls kvm_set_cr8() */
2582 2583
	r = cr_interception(vcpu);
	if (lapic_in_kernel(vcpu))
2584
		return r;
2585
	if (cr8_prev <= kvm_get_cr8(vcpu))
2586
		return r;
2587
	vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
2588 2589 2590
	return 0;
}

2591
static int efer_trap(struct kvm_vcpu *vcpu)
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
2604 2605
	msr_info.data = to_svm(vcpu)->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(vcpu, &msr_info);
2606

2607
	return kvm_complete_insn_gp(vcpu, ret);
2608 2609
}

2610 2611
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2612 2613 2614 2615 2616 2617 2618
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2619 2620
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2621
	default:
2622
		return KVM_MSR_RET_INVALID;
2623 2624 2625
	}

	return 0;
2626 2627
}

2628
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2629
{
2630 2631
	struct vcpu_svm *svm = to_svm(vcpu);

2632
	switch (msr_info->index) {
B
Brian Gerst 已提交
2633
	case MSR_STAR:
2634
		msr_info->data = svm->vmcb01.ptr->save.star;
A
Avi Kivity 已提交
2635
		break;
2636
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2637
	case MSR_LSTAR:
2638
		msr_info->data = svm->vmcb01.ptr->save.lstar;
A
Avi Kivity 已提交
2639 2640
		break;
	case MSR_CSTAR:
2641
		msr_info->data = svm->vmcb01.ptr->save.cstar;
A
Avi Kivity 已提交
2642 2643
		break;
	case MSR_KERNEL_GS_BASE:
2644
		msr_info->data = svm->vmcb01.ptr->save.kernel_gs_base;
A
Avi Kivity 已提交
2645 2646
		break;
	case MSR_SYSCALL_MASK:
2647
		msr_info->data = svm->vmcb01.ptr->save.sfmask;
A
Avi Kivity 已提交
2648 2649 2650
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2651
		msr_info->data = svm->vmcb01.ptr->save.sysenter_cs;
A
Avi Kivity 已提交
2652 2653
		break;
	case MSR_IA32_SYSENTER_EIP:
2654 2655 2656
		msr_info->data = (u32)svm->vmcb01.ptr->save.sysenter_eip;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_eip_hi << 32;
A
Avi Kivity 已提交
2657 2658
		break;
	case MSR_IA32_SYSENTER_ESP:
2659 2660 2661
		msr_info->data = svm->vmcb01.ptr->save.sysenter_esp;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_esp_hi << 32;
A
Avi Kivity 已提交
2662
		break;
P
Paolo Bonzini 已提交
2663 2664 2665
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;
2666 2667 2668
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			return 1;
P
Paolo Bonzini 已提交
2669 2670
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2671 2672 2673 2674 2675
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2676
	case MSR_IA32_DEBUGCTLMSR:
2677
		msr_info->data = svm->vmcb->save.dbgctl;
2678 2679
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2680
		msr_info->data = svm->vmcb->save.br_from;
2681 2682
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2683
		msr_info->data = svm->vmcb->save.br_to;
2684 2685
		break;
	case MSR_IA32_LASTINTFROMIP:
2686
		msr_info->data = svm->vmcb->save.last_excp_from;
2687 2688
		break;
	case MSR_IA32_LASTINTTOIP:
2689
		msr_info->data = svm->vmcb->save.last_excp_to;
2690
		break;
A
Alexander Graf 已提交
2691
	case MSR_VM_HSAVE_PA:
2692
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2693
		break;
2694
	case MSR_VM_CR:
2695
		msr_info->data = svm->nested.vm_cr_msr;
2696
		break;
2697 2698
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2699
		    !guest_has_spec_ctrl_msr(vcpu))
2700 2701
			return 1;

2702 2703 2704 2705
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			msr_info->data = svm->vmcb->save.spec_ctrl;
		else
			msr_info->data = svm->spec_ctrl;
2706
		break;
2707 2708 2709 2710 2711 2712 2713
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2731 2732 2733
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2734
	default:
2735
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2736 2737 2738 2739
	}
	return 0;
}

2740 2741 2742
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
2743
	if (!err || !sev_es_guest(vcpu->kvm) || WARN_ON_ONCE(!svm->ghcb))
2744
		return kvm_complete_insn_gp(vcpu, err);
2745 2746 2747 2748 2749 2750 2751 2752 2753

	ghcb_set_sw_exit_info_1(svm->ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->ghcb,
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2779
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2780
{
2781
	struct vcpu_svm *svm = to_svm(vcpu);
2782
	int r;
2783

2784 2785
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2786
	switch (ecx) {
P
Paolo Bonzini 已提交
2787 2788 2789 2790
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
2791 2792 2793
		svm->vmcb01.ptr->save.g_pat = data;
		if (is_guest_mode(vcpu))
			nested_vmcb02_compute_g_pat(svm);
2794
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2795
		break;
2796 2797
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2798
		    !guest_has_spec_ctrl_msr(vcpu))
2799 2800
			return 1;

2801
		if (kvm_spec_ctrl_test_value(data))
2802 2803
			return 1;

2804 2805 2806 2807
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			svm->vmcb->save.spec_ctrl = data;
		else
			svm->spec_ctrl = data;
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2822
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2823
		break;
A
Ashok Raj 已提交
2824 2825
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2826
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2827 2828 2829 2830
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2831
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2832
			return 1;
A
Ashok Raj 已提交
2833 2834 2835 2836
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2837
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2838
		break;
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2849
	case MSR_STAR:
2850
		svm->vmcb01.ptr->save.star = data;
A
Avi Kivity 已提交
2851
		break;
2852
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2853
	case MSR_LSTAR:
2854
		svm->vmcb01.ptr->save.lstar = data;
A
Avi Kivity 已提交
2855 2856
		break;
	case MSR_CSTAR:
2857
		svm->vmcb01.ptr->save.cstar = data;
A
Avi Kivity 已提交
2858 2859
		break;
	case MSR_KERNEL_GS_BASE:
2860
		svm->vmcb01.ptr->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2861 2862
		break;
	case MSR_SYSCALL_MASK:
2863
		svm->vmcb01.ptr->save.sfmask = data;
A
Avi Kivity 已提交
2864 2865 2866
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2867
		svm->vmcb01.ptr->save.sysenter_cs = data;
A
Avi Kivity 已提交
2868 2869
		break;
	case MSR_IA32_SYSENTER_EIP:
2870 2871 2872 2873 2874 2875 2876 2877 2878
		svm->vmcb01.ptr->save.sysenter_eip = (u32)data;
		/*
		 * We only intercept the MSR_IA32_SYSENTER_{EIP|ESP} msrs
		 * when we spoof an Intel vendor ID (for cross vendor migration).
		 * In this case we use this intercept to track the high
		 * 32 bit part of these msrs to support Intel's
		 * implementation of SYSENTER/SYSEXIT.
		 */
		svm->sysenter_eip_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2879 2880
		break;
	case MSR_IA32_SYSENTER_ESP:
2881 2882
		svm->vmcb01.ptr->save.sysenter_esp = (u32)data;
		svm->sysenter_esp_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2883
		break;
P
Paolo Bonzini 已提交
2884 2885 2886 2887
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;

2888 2889 2890 2891
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			return 1;

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
		/*
		 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
		 * incomplete and conflicting architectural behavior.  Current
		 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
		 * reserved and always read as zeros.  Emulate AMD CPU behavior
		 * to avoid explosions if the vCPU is migrated from an AMD host
		 * to an Intel host.
		 */
		data = (u32)data;

P
Paolo Bonzini 已提交
2902
		/*
2903 2904 2905
		 * TSC_AUX is usually changed only during boot and never read
		 * directly.  Intercept TSC_AUX instead of exposing it to the
		 * guest via direct_access_msrs, and switch it via user return.
P
Paolo Bonzini 已提交
2906
		 */
2907 2908 2909 2910 2911 2912
		preempt_disable();
		r = kvm_set_user_return_msr(TSC_AUX_URET_SLOT, data, -1ull);
		preempt_enable();
		if (r)
			return 1;

P
Paolo Bonzini 已提交
2913 2914
		svm->tsc_aux = data;
		break;
2915
	case MSR_IA32_DEBUGCTLMSR:
2916
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2917 2918
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2919 2920 2921 2922 2923 2924
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2925
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2926
		if (data & (1ULL<<0))
2927
			svm_enable_lbrv(vcpu);
2928
		else
2929
			svm_disable_lbrv(vcpu);
2930
		break;
A
Alexander Graf 已提交
2931
	case MSR_VM_HSAVE_PA:
2932
		svm->nested.hsave_msr = data;
2933
		break;
2934
	case MSR_VM_CR:
2935
		return svm_set_vm_cr(vcpu, data);
2936
	case MSR_VM_IGNNE:
2937
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2938
		break;
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2957 2958 2959
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2960
		fallthrough;
A
Avi Kivity 已提交
2961
	default:
2962
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2963 2964 2965 2966
	}
	return 0;
}

2967
static int msr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2968
{
2969
	if (to_svm(vcpu)->vmcb->control.exit_info_1)
2970
		return kvm_emulate_wrmsr(vcpu);
A
Avi Kivity 已提交
2971
	else
2972
		return kvm_emulate_rdmsr(vcpu);
A
Avi Kivity 已提交
2973 2974
}

2975
static int interrupt_window_interception(struct kvm_vcpu *vcpu)
2976
{
2977 2978
	kvm_make_request(KVM_REQ_EVENT, vcpu);
	svm_clear_vintr(to_svm(vcpu));
2979 2980 2981 2982 2983 2984

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
2985
	svm_toggle_avic_for_irq_window(vcpu, true);
2986

2987
	++vcpu->stat.irq_window_exits;
2988 2989 2990
	return 1;
}

2991
static int pause_interception(struct kvm_vcpu *vcpu)
2992
{
2993 2994 2995 2996 2997 2998 2999
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
3000
	in_kernel = !sev_es_guest(vcpu->kvm) && svm_get_cpl(vcpu) == 0;
3001

3002
	if (!kvm_pause_in_guest(vcpu->kvm))
3003 3004
		grow_ple_window(vcpu);

3005
	kvm_vcpu_on_spin(vcpu, in_kernel);
3006
	return kvm_skip_emulated_instruction(vcpu);
3007 3008
}

3009
static int invpcid_interception(struct kvm_vcpu *vcpu)
3010
{
3011
	struct vcpu_svm *svm = to_svm(vcpu);
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

3036
static int (*const svm_exit_handlers[])(struct kvm_vcpu *vcpu) = {
3037 3038 3039 3040
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3041
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3042
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3043 3044
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3045
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3062 3063
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3064
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3065 3066
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3067
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3068
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3069
	[SVM_EXIT_INTR]				= intr_interception,
3070
	[SVM_EXIT_NMI]				= nmi_interception,
3071 3072
	[SVM_EXIT_SMI]				= kvm_emulate_as_nop,
	[SVM_EXIT_INIT]				= kvm_emulate_as_nop,
3073
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
3074
	[SVM_EXIT_RDPMC]			= kvm_emulate_rdpmc,
3075
	[SVM_EXIT_CPUID]			= kvm_emulate_cpuid,
3076
	[SVM_EXIT_IRET]                         = iret_interception,
3077
	[SVM_EXIT_INVD]                         = kvm_emulate_invd,
3078
	[SVM_EXIT_PAUSE]			= pause_interception,
3079
	[SVM_EXIT_HLT]				= kvm_emulate_halt,
M
Marcelo Tosatti 已提交
3080
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3081
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3082
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3083 3084
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3085
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3086
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3087
	[SVM_EXIT_VMMCALL]			= kvm_emulate_hypercall,
3088 3089
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3090 3091
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3092
	[SVM_EXIT_SKINIT]			= skinit_interception,
3093 3094 3095
	[SVM_EXIT_WBINVD]                       = kvm_emulate_wbinvd,
	[SVM_EXIT_MONITOR]			= kvm_emulate_monitor,
	[SVM_EXIT_MWAIT]			= kvm_emulate_mwait,
3096
	[SVM_EXIT_XSETBV]			= kvm_emulate_xsetbv,
3097
	[SVM_EXIT_RDPRU]			= kvm_handle_invalid_op,
3098
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3099
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3100
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3101
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3102
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3103
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3104
	[SVM_EXIT_RSM]                          = rsm_interception,
3105 3106
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3107
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3108 3109
};

3110
static void dump_vmcb(struct kvm_vcpu *vcpu)
3111 3112 3113 3114
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
3115
	struct vmcb_save_area *save01 = &svm->vmcb01.ptr->save;
3116

3117 3118 3119 3120 3121
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3122
	pr_err("VMCB Control Area:\n");
3123 3124
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3125 3126
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3127
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3128 3129 3130
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3131
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3132 3133
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3149
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3150
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3151 3152
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3153
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3154
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3155 3156 3157
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3158
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3159
	pr_err("VMCB State Save Area:\n");
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
3178 3179
	       save01->fs.selector, save01->fs.attrib,
	       save01->fs.limit, save01->fs.base);
3180 3181
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
3182 3183
	       save01->gs.selector, save01->gs.attrib,
	       save01->gs.limit, save01->gs.base);
3184 3185 3186 3187 3188 3189
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
3190 3191
	       save01->ldtr.selector, save01->ldtr.attrib,
	       save01->ldtr.limit, save01->ldtr.base);
3192 3193 3194 3195 3196 3197
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
3198 3199
	       save01->tr.selector, save01->tr.attrib,
	       save01->tr.limit, save01->tr.base);
3200 3201
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
3213
	       "star:", save01->star, "lstar:", save01->lstar);
3214
	pr_err("%-15s %016llx %-13s %016llx\n",
3215
	       "cstar:", save01->cstar, "sfmask:", save01->sfmask);
3216
	pr_err("%-15s %016llx %-13s %016llx\n",
3217 3218
	       "kernel_gs_base:", save01->kernel_gs_base,
	       "sysenter_cs:", save01->sysenter_cs);
3219
	pr_err("%-15s %016llx %-13s %016llx\n",
3220 3221
	       "sysenter_esp:", save01->sysenter_esp,
	       "sysenter_eip:", save01->sysenter_eip);
3222 3223 3224 3225 3226 3227 3228
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3229 3230
}

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
	if (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
	    svm_exit_handlers[exit_code])
		return 0;

	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;

	return -EINVAL;
}

3248
int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code)
3249
{
3250
	if (svm_handle_invalid_exit(vcpu, exit_code))
3251 3252 3253 3254
		return 0;

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
3255
		return msr_interception(vcpu);
3256
	else if (exit_code == SVM_EXIT_VINTR)
3257
		return interrupt_window_interception(vcpu);
3258
	else if (exit_code == SVM_EXIT_INTR)
3259
		return intr_interception(vcpu);
3260
	else if (exit_code == SVM_EXIT_HLT)
3261
		return kvm_emulate_halt(vcpu);
3262
	else if (exit_code == SVM_EXIT_NPF)
3263
		return npf_interception(vcpu);
3264
#endif
3265
	return svm_exit_handlers[exit_code](vcpu);
3266 3267
}

3268 3269
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
3270 3271 3272 3273 3274
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3275 3276 3277 3278 3279 3280
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3281 3282
}

3283
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3284
{
3285
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3286
	struct kvm_run *kvm_run = vcpu->run;
3287
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3288

3289 3290
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

3291 3292 3293 3294 3295 3296 3297
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3298

3299
	if (is_guest_mode(vcpu)) {
3300 3301
		int vmexit;

3302
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3303

3304 3305 3306 3307 3308 3309
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3310 3311 3312
			return 1;
	}

3313 3314 3315 3316
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3317
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3318
		dump_vmcb(vcpu);
3319 3320 3321
		return 0;
	}

3322
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3323
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3324 3325
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3326
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3327
		       "exit_code 0x%x\n",
3328
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3329 3330
		       exit_code);

3331
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3332
		return 1;
3333

3334
	return svm_invoke_exit_handler(vcpu, exit_code);
A
Avi Kivity 已提交
3335 3336 3337 3338
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3339
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3340

3341
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3342 3343 3344
	load_TR_desc();
}

3345
static void pre_svm_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3346
{
3347 3348
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3349

3350
	/*
3351 3352 3353 3354
	 * If the previous vmrun of the vmcb occurred on a different physical
	 * cpu, then mark the vmcb dirty and assign a new asid.  Hardware's
	 * vmcb clean bits are per logical CPU, as are KVM's asid assignments.
	 */
3355
	if (unlikely(svm->current_vmcb->cpu != vcpu->cpu)) {
3356
		svm->current_vmcb->asid_generation = 0;
3357
		vmcb_mark_all_dirty(svm->vmcb);
3358
		svm->current_vmcb->cpu = vcpu->cpu;
3359 3360
        }

3361 3362
	if (sev_guest(vcpu->kvm))
		return pre_sev_run(svm, vcpu->cpu);
3363

3364
	/* FIXME: handle wraparound of asid_generation */
3365
	if (svm->current_vmcb->asid_generation != sd->asid_generation)
3366
		new_asid(svm, sd);
A
Avi Kivity 已提交
3367 3368
}

3369 3370 3371 3372 3373 3374
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3375
	if (!sev_es_guest(vcpu->kvm))
3376
		svm_set_intercept(svm, INTERCEPT_IRET);
3377 3378
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3379

3380
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3381 3382 3383
{
	struct vcpu_svm *svm = to_svm(vcpu);

3384
	BUG_ON(!(gif_set(svm)));
3385

3386 3387 3388
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3389 3390
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3391 3392
}

3393
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3394 3395 3396
{
	struct vcpu_svm *svm = to_svm(vcpu);

3397 3398 3399 3400 3401 3402 3403
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3404
	if (nested_svm_virtualize_tpr(vcpu))
3405 3406
		return;

3407
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3408

3409
	if (irr == -1)
3410 3411
		return;

3412
	if (tpr >= irr)
3413
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3414
}
3415

3416
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3417 3418 3419
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3420
	bool ret;
3421

3422
	if (!gif_set(svm))
3423 3424
		return true;

3425 3426 3427 3428
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3429
	      (vcpu->arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3430 3431

	return ret;
3432 3433
}

3434
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3435 3436 3437
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3438
		return -EBUSY;
3439

3440 3441
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3442
		return -EBUSY;
3443 3444

	return !svm_nmi_blocked(vcpu);
3445 3446
}

J
Jan Kiszka 已提交
3447 3448
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
3449
	return !!(vcpu->arch.hflags & HF_NMI_MASK);
J
Jan Kiszka 已提交
3450 3451 3452 3453 3454 3455 3456
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
3457 3458
		vcpu->arch.hflags |= HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3459
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3460
	} else {
3461 3462
		vcpu->arch.hflags &= ~HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3463
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3464 3465 3466
	}
}

3467
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3468 3469 3470
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3471

3472
	if (!gif_set(svm))
3473
		return true;
3474

3475
	if (sev_es_guest(vcpu->kvm)) {
3476 3477 3478 3479 3480 3481 3482
		/*
		 * SEV-ES guests to not expose RFLAGS. Use the VMCB interrupt mask
		 * bit to determine the state of the IF flag.
		 */
		if (!(vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK))
			return true;
	} else if (is_guest_mode(vcpu)) {
3483
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3484
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3485
		    ? !(svm->vmcb01.ptr->save.rflags & X86_EFLAGS_IF)
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3498 3499
}

3500
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3501 3502 3503
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3504
		return -EBUSY;
3505

3506 3507 3508 3509 3510
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3511
		return -EBUSY;
3512 3513

	return !svm_interrupt_blocked(vcpu);
3514 3515
}

3516
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3517
{
3518 3519
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3520 3521 3522 3523
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3524 3525 3526
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3527
	 */
3528
	if (vgif_enabled(svm) || gif_set(svm)) {
3529 3530 3531 3532 3533 3534 3535
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3536 3537
		svm_set_vintr(svm);
	}
3538 3539
}

3540
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3541
{
3542
	struct vcpu_svm *svm = to_svm(vcpu);
3543

3544
	if ((vcpu->arch.hflags & (HF_NMI_MASK | HF_IRET_MASK)) == HF_NMI_MASK)
3545
		return; /* IRET will cause a vm exit */
3546

3547 3548
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3549
			svm_set_intercept(svm, INTERCEPT_STGI);
3550
		return; /* STGI will cause a vm exit */
3551
	}
3552

J
Joerg Roedel 已提交
3553 3554 3555 3556
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3557
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3558
	svm->nmi_singlestep = true;
3559
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3560 3561
}

3562 3563 3564 3565 3566
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3567 3568 3569 3570 3571
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3572
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3573
{
3574 3575
	struct vcpu_svm *svm = to_svm(vcpu);

3576 3577 3578 3579 3580 3581 3582
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3583 3584 3585
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
3586
		svm->current_vmcb->asid_generation--;
3587 3588
}

3589 3590 3591 3592 3593 3594 3595
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3596 3597 3598 3599
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3600
	if (nested_svm_virtualize_tpr(vcpu))
3601 3602
		return;

3603
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3604
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3605
		kvm_set_cr8(vcpu, cr8);
3606 3607 3608
	}
}

3609 3610 3611 3612 3613
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3614
	if (nested_svm_virtualize_tpr(vcpu) ||
3615
	    kvm_vcpu_apicv_active(vcpu))
3616 3617
		return;

3618 3619 3620 3621 3622
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3623
static void svm_complete_interrupts(struct kvm_vcpu *vcpu)
3624
{
3625
	struct vcpu_svm *svm = to_svm(vcpu);
3626 3627 3628
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3629 3630 3631
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3632

3633 3634 3635 3636
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3637 3638 3639 3640 3641
	if ((vcpu->arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(vcpu->kvm) ||
	     kvm_rip_read(vcpu) != svm->nmi_iret_rip)) {
		vcpu->arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3642
	}
3643

3644 3645 3646
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
3647 3648 3649 3650

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3651
	kvm_make_request(KVM_REQ_EVENT, vcpu);
3652

3653 3654 3655 3656 3657
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
3658
		vcpu->arch.nmi_injected = true;
3659 3660
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3661 3662 3663 3664 3665 3666
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3667 3668 3669 3670 3671 3672 3673
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
3674 3675 3676
			    kvm_is_linear_rip(vcpu, svm->int3_rip))
				kvm_rip_write(vcpu,
					      kvm_rip_read(vcpu) - int3_injected);
3677
			break;
3678
		}
3679 3680
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3681
			kvm_requeue_exception_e(vcpu, vector, err);
3682 3683

		} else
3684
			kvm_requeue_exception(vcpu, vector);
3685 3686
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3687
		kvm_queue_interrupt(vcpu, vector, false);
3688 3689 3690 3691 3692 3693
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3694 3695 3696 3697 3698 3699 3700 3701
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
3702
	svm_complete_interrupts(vcpu);
A
Avi Kivity 已提交
3703 3704
}

3705
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3706
{
3707
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3708 3709 3710 3711 3712 3713
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3714
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu)
3715
{
3716
	struct vcpu_svm *svm = to_svm(vcpu);
3717
	unsigned long vmcb_pa = svm->current_vmcb->pa;
3718

3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
	/*
	 * VMENTER enables interrupts (host state), but the kernel state is
	 * interrupts disabled when this is invoked. Also tell RCU about
	 * it. This is the same logic as for exit_to_user_mode().
	 *
	 * This ensures that e.g. latency analysis on the host observes
	 * guest mode as interrupt enabled.
	 *
	 * guest_enter_irqoff() informs context tracking about the
	 * transition to guest mode and if enabled adjusts RCU state
	 * accordingly.
	 */
	instrumentation_begin();
	trace_hardirqs_on_prepare();
	lockdep_hardirqs_on_prepare(CALLER_ADDR0);
	instrumentation_end();

	guest_enter_irqoff();
	lockdep_hardirqs_on(CALLER_ADDR0);

3739
	if (sev_es_guest(vcpu->kvm)) {
3740
		__svm_sev_es_vcpu_run(vmcb_pa);
3741
	} else {
3742 3743
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3744 3745 3746 3747 3748 3749
		/*
		 * Use a single vmcb (vmcb01 because it's always valid) for
		 * context switching guest state via VMLOAD/VMSAVE, that way
		 * the state doesn't need to be copied between vmcb01 and
		 * vmcb02 when switching vmcbs for nested virtualization.
		 */
3750
		vmload(svm->vmcb01.pa);
3751
		__svm_vcpu_run(vmcb_pa, (unsigned long *)&vcpu->arch.regs);
3752
		vmsave(svm->vmcb01.pa);
3753

3754
		vmload(__sme_page_pa(sd->save_area));
3755
	}
3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776

	/*
	 * VMEXIT disables interrupts (host state), but tracing and lockdep
	 * have them in state 'on' as recorded before entering guest mode.
	 * Same as enter_from_user_mode().
	 *
	 * guest_exit_irqoff() restores host context and reinstates RCU if
	 * enabled and required.
	 *
	 * This needs to be done before the below as native_read_msr()
	 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
	 * into world and some more.
	 */
	lockdep_hardirqs_off(CALLER_ADDR0);
	guest_exit_irqoff();

	instrumentation_begin();
	trace_hardirqs_off_finish();
	instrumentation_end();
}

3777
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3778
{
3779
	struct vcpu_svm *svm = to_svm(vcpu);
3780

3781 3782
	trace_kvm_entry(vcpu);

3783 3784 3785 3786
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

3803
	pre_svm_run(vcpu);
A
Avi Kivity 已提交
3804

3805 3806
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3807 3808 3809 3810
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3811
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3812

3813 3814 3815 3816
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
3817
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3818 3819
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3820
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3821

3822
	clgi();
3823
	kvm_load_guest_xsave_state(vcpu);
3824

3825
	kvm_wait_lapic_expire(vcpu);
3826

3827 3828 3829 3830 3831 3832
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3833 3834
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3835

3836
	svm_vcpu_enter_exit(vcpu);
3837

3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3853 3854
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL) &&
	    unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3855
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3856

3857
	if (!sev_es_guest(vcpu->kvm))
3858
		reload_tss(vcpu);
A
Avi Kivity 已提交
3859

3860 3861
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3862

3863
	if (!sev_es_guest(vcpu->kvm)) {
3864 3865 3866 3867 3868
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3869

3870
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3871
		kvm_before_interrupt(vcpu);
3872

3873
	kvm_load_host_xsave_state(vcpu);
3874 3875 3876 3877 3878
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3879
		kvm_after_interrupt(vcpu);
3880

3881 3882
	sync_cr8_to_lapic(vcpu);

3883
	svm->next_rip = 0;
3884
	if (is_guest_mode(vcpu)) {
3885
		nested_sync_control_from_vmcb02(svm);
3886 3887
		svm->nested.nested_run_pending = 0;
	}
3888

3889
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3890
	vmcb_mark_all_clean(svm->vmcb);
3891

G
Gleb Natapov 已提交
3892 3893
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3894
		vcpu->arch.apf.host_apf_flags =
3895
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3896

A
Avi Kivity 已提交
3897 3898 3899 3900
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3901 3902 3903 3904 3905 3906 3907

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3908
		svm_handle_mce(vcpu);
3909

3910
	svm_complete_interrupts(vcpu);
3911 3912 3913 3914 3915

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3916 3917
}

3918
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3919
			     int root_level)
A
Avi Kivity 已提交
3920
{
3921
	struct vcpu_svm *svm = to_svm(vcpu);
3922
	unsigned long cr3;
3923

3924
	if (npt_enabled) {
3925
		svm->vmcb->control.nested_cr3 = __sme_set(root_hpa);
3926
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3927

3928
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3929 3930 3931
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3932
	} else if (vcpu->arch.mmu->shadow_root_level >= PT64_ROOT_4LEVEL) {
3933
		cr3 = __sme_set(root_hpa) | kvm_get_active_pcid(vcpu);
3934 3935 3936 3937
	} else {
		/* PCID in the guest should be impossible with a 32-bit MMU. */
		WARN_ON_ONCE(kvm_get_active_pcid(vcpu));
		cr3 = root_hpa;
3938
	}
3939

3940
	svm->vmcb->save.cr3 = cr3;
3941
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3942 3943
}

A
Avi Kivity 已提交
3944 3945
static int is_disabled(void)
{
3946 3947 3948 3949 3950 3951
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3952 3953 3954
	return 0;
}

I
Ingo Molnar 已提交
3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3966
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3967
{
3968
	return 0;
Y
Yang, Sheng 已提交
3969 3970
}

3971 3972 3973 3974 3975
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3976 3977 3978 3979 3980
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
3981
{
3982 3983
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3984
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3985
		return false;
3986 3987 3988 3989 3990
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
3991 3992 3993 3994
	default:
		break;
	}

3995 3996 3997
	return true;
}

3998 3999 4000 4001 4002
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

4003
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
4004
{
4005
	struct vcpu_svm *svm = to_svm(vcpu);
4006
	struct kvm_cpuid_entry2 *best;
4007

4008
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4009
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
4010 4011
				    boot_cpu_has(X86_FEATURE_XSAVES);

4012
	/* Update nrips enabled cache */
4013
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
4014
			     guest_cpuid_has(vcpu, X86_FEATURE_NRIPS);
4015

4016 4017 4018
	/* Check again if INVPCID interception if required */
	svm_check_invpcid(svm);

4019 4020 4021 4022
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
4023
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
4024 4025
	}

4026 4027 4028 4029 4030 4031 4032 4033
	if (kvm_vcpu_apicv_active(vcpu)) {
		/*
		 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
		 * is exposed to the guest, disable AVIC.
		 */
		if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_X2APIC);
4034

4035 4036 4037 4038 4039 4040 4041 4042
		/*
		 * Currently, AVIC does not work with nested virtualization.
		 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
		 */
		if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_NESTED);
	}
4043

4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
	if (guest_cpuid_is_intel(vcpu)) {
		/*
		 * We must intercept SYSENTER_EIP and SYSENTER_ESP
		 * accesses because the processor only stores 32 bits.
		 * For the same reason we cannot use virtual VMLOAD/VMSAVE.
		 */
		svm_set_intercept(svm, INTERCEPT_VMLOAD);
		svm_set_intercept(svm, INTERCEPT_VMSAVE);
		svm->vmcb->control.virt_ext &= ~VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;

		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 0, 0);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 0, 0);
	} else {
		/*
		 * If hardware supports Virtual VMLOAD VMSAVE then enable it
		 * in VMCB and clear intercepts to avoid #VMEXIT.
		 */
		if (vls) {
			svm_clr_intercept(svm, INTERCEPT_VMLOAD);
			svm_clr_intercept(svm, INTERCEPT_VMSAVE);
			svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
		}
		/* No need to intercept these MSRs */
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
	}
4070 4071
}

4072 4073 4074 4075 4076
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4077
#define PRE_EX(exit)  { .exit_code = (exit), \
4078
			.stage = X86_ICPT_PRE_EXCEPT, }
4079
#define POST_EX(exit) { .exit_code = (exit), \
4080
			.stage = X86_ICPT_POST_EXCEPT, }
4081
#define POST_MEM(exit) { .exit_code = (exit), \
4082
			.stage = X86_ICPT_POST_MEMACCESS, }
4083

4084
static const struct __x86_intercept {
4085 4086 4087 4088 4089 4090 4091 4092
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4093 4094
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4095 4096 4097 4098 4099 4100 4101 4102
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4103 4104 4105 4106 4107 4108 4109 4110
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4111 4112 4113
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4114 4115 4116 4117 4118 4119 4120 4121 4122
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4123 4124 4125 4126 4127 4128 4129
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4130 4131 4132 4133
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4134
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4135 4136
};

4137
#undef PRE_EX
4138
#undef POST_EX
4139
#undef POST_MEM
4140

4141 4142
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4143 4144
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4145
{
4146 4147 4148 4149 4150 4151 4152 4153 4154 4155
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4156
	if (stage != icpt_info.stage)
4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4170 4171
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4172 4173
			break;

4174 4175
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4194 4195 4196 4197
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4198 4199 4200 4201 4202 4203
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4204 4205 4206 4207 4208 4209 4210
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4211
		break;
4212 4213 4214 4215 4216 4217
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4218 4219
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4220
			bytes = info->dst_bytes;
4221
		} else {
4222
			exit_info = (info->dst_val & 0xffff) << 16;
4223
			bytes = info->src_bytes;
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4244 4245 4246 4247
	default:
		break;
	}

4248 4249 4250
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4251 4252 4253 4254 4255 4256 4257 4258
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4259 4260
}

4261
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4262 4263 4264
{
}

4265 4266
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4267
	if (!kvm_pause_in_guest(vcpu->kvm))
4268
		shrink_ple_window(vcpu);
4269 4270
}

4271 4272 4273 4274 4275 4276
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4277
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4278
{
4279 4280 4281 4282
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4283 4284 4285 4286 4287
		return true;

	return is_smm(vcpu);
}

4288
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4289 4290 4291
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4292
		return -EBUSY;
4293

4294 4295
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4296
		return -EBUSY;
4297

4298
	return !svm_smi_blocked(vcpu);
4299 4300
}

4301 4302
static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
4303 4304 4305 4306 4307 4308 4309
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
4310
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4311 4312 4313 4314 4315 4316 4317 4318 4319

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
4320 4321 4322
	return 0;
}

4323
static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4324
{
4325
	struct vcpu_svm *svm = to_svm(vcpu);
4326
	struct kvm_host_map map;
4327
	int ret = 0;
4328

4329 4330 4331
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
4332
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
4333

4334 4335 4336 4337 4338 4339 4340
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

4341
			if (kvm_vcpu_map(vcpu,
4342
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
4343 4344
				return 1;

4345
			if (svm_allocate_nested(svm))
4346 4347
				return 1;

4348 4349
			ret = enter_svm_guest_mode(vcpu, vmcb12_gpa, map.hva);
			kvm_vcpu_unmap(vcpu, &map, true);
4350
		}
4351
	}
4352 4353

	return ret;
4354 4355
}

4356
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4357 4358 4359 4360 4361
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4362
			svm_set_intercept(svm, INTERCEPT_STGI);
4363
		/* STGI will cause a vm exit */
4364 4365
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4366 4367 4368
	}
}

4369
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4370
{
4371 4372
	bool smep, smap, is_user;
	unsigned long cr4;
4373

4374 4375 4376 4377 4378 4379
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4380
	/*
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
	 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4434
	if (smap && (!smep || is_user)) {
4435 4436 4437
		if (!sev_guest(vcpu->kvm))
			return true;

4438
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4439 4440 4441 4442 4443 4444
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4445 4446 4447 4448 4449 4450 4451
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4452 4453 4454
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4455 4456
	 */
	return !gif_set(svm) ||
4457
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4458 4459
}

4460 4461 4462 4463 4464 4465 4466 4467
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4468 4469 4470 4471 4472 4473 4474 4475
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4476 4477 4478
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
	if (avic) {
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	kvm_apicv_init(kvm, avic);
	return 0;
}

4489
static struct kvm_x86_ops svm_x86_ops __initdata = {
4490
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4491 4492
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4493
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4494
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4495 4496 4497

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4498
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4499

4500
	.vm_size = sizeof(struct kvm_svm),
4501
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4502
	.vm_destroy = svm_vm_destroy,
4503

4504
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4505 4506
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4507 4508
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4509

4510
	.update_exception_bitmap = svm_update_exception_bitmap,
4511
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4512 4513 4514 4515 4516
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4517
	.get_cpl = svm_get_cpl,
4518
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4519
	.set_cr0 = svm_set_cr0,
4520
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4521 4522 4523 4524 4525 4526
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4527
	.set_dr7 = svm_set_dr7,
4528
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4529
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4530 4531
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4532

4533
	.tlb_flush_all = svm_flush_tlb,
4534
	.tlb_flush_current = svm_flush_tlb,
4535
	.tlb_flush_gva = svm_flush_tlb_gva,
4536
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4537 4538

	.run = svm_vcpu_run,
4539
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4540
	.skip_emulated_instruction = skip_emulated_instruction,
4541
	.update_emulated_instruction = NULL,
4542 4543
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4544
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4545
	.set_irq = svm_set_irq,
4546
	.set_nmi = svm_inject_nmi,
4547
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4548
	.cancel_injection = svm_cancel_injection,
4549
	.interrupt_allowed = svm_interrupt_allowed,
4550
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4551 4552
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4553 4554 4555
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4556
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4557
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4558
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4559
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4560
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4561 4562
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4563
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4564
	.apicv_post_state_restore = avic_post_state_restore,
4565 4566

	.set_tss_addr = svm_set_tss_addr,
4567
	.set_identity_map_addr = svm_set_identity_map_addr,
4568
	.get_mt_mask = svm_get_mt_mask,
4569

4570 4571
	.get_exit_info = svm_get_exit_info,

4572
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4573

4574
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4575

4576
	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4577

4578
	.load_mmu_pgd = svm_load_mmu_pgd,
4579 4580

	.check_intercept = svm_check_intercept,
4581
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4582

4583 4584
	.request_immediate_exit = __kvm_request_immediate_exit,

4585
	.sched_in = svm_sched_in,
4586 4587

	.pmu_ops = &amd_pmu_ops,
4588 4589
	.nested_ops = &svm_nested_ops,

4590
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4591
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4592
	.update_pi_irte = svm_update_pi_irte,
4593
	.setup_mce = svm_setup_mce,
4594

4595
	.smi_allowed = svm_smi_allowed,
4596 4597
	.pre_enter_smm = svm_pre_enter_smm,
	.pre_leave_smm = svm_pre_leave_smm,
4598
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4599 4600

	.mem_enc_op = svm_mem_enc_op,
4601 4602
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4603

4604 4605
	.vm_copy_enc_context_from = svm_vm_copy_asid_from,

4606
	.can_emulate_instruction = svm_can_emulate_instruction,
4607 4608

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4609 4610

	.msr_filter_changed = svm_msr_filter_changed,
4611
	.complete_emulated_msr = svm_complete_emulated_msr,
4612 4613

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4614 4615
};

4616 4617 4618 4619 4620 4621 4622
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4623 4624 4625 4626
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4627 4628
	__unused_size_checks();

4629
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4630
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4631 4632 4633 4634
}

static void __exit svm_exit(void)
{
4635
	kvm_exit();
A
Avi Kivity 已提交
4636 4637 4638 4639
}

module_init(svm_init)
module_exit(svm_exit)