intel_dp.c 45.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
struct intel_dp {
	struct intel_encoder base;
47 48 49 50
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
51
	int dpms_mode;
52 53 54 55 56
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[4];
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
57
	bool is_pch_edp;
58 59
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
60 61
};

62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

C
Chris Wilson 已提交
87 88
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
89
	return container_of(encoder, struct intel_dp, base.base);
C
Chris Wilson 已提交
90
}
91

92 93 94 95 96 97
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

117 118
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
119
static void intel_dp_link_down(struct intel_dp *intel_dp);
120

121
void
122
intel_edp_link_config (struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
123
		       int *lane_num, int *link_bw)
124
{
C
Chris Wilson 已提交
125
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
126

C
Chris Wilson 已提交
127 128
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
129
		*link_bw = 162000;
C
Chris Wilson 已提交
130
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
131 132 133
		*link_bw = 270000;
}

134
static int
C
Chris Wilson 已提交
135
intel_dp_max_lane_count(struct intel_dp *intel_dp)
136 137 138
{
	int max_lane_count = 4;

C
Chris Wilson 已提交
139 140
	if (intel_dp->dpcd[0] >= 0x11) {
		max_lane_count = intel_dp->dpcd[2] & 0x1f;
141 142 143 144 145 146 147 148 149 150 151
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
152
intel_dp_max_link_bw(struct intel_dp *intel_dp)
153
{
C
Chris Wilson 已提交
154
	int max_link_bw = intel_dp->dpcd[1];
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

/* I think this is a fiction */
static int
C
Chris Wilson 已提交
178
intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
179
{
180 181
	struct drm_i915_private *dev_priv = dev->dev_private;

182
	if (is_edp(intel_dp))
183
		return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
184 185
	else
		return pixel_clock * 3;
186 187
}

188 189 190 191 192 193
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

194 195 196 197
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
198
	struct intel_dp *intel_dp = intel_attached_dp(connector);
199 200
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
201 202
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
203

204
	if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
205 206 207 208 209 210 211
		if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
			return MODE_PANEL;

		if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
			return MODE_PANEL;
	}

212 213
	/* only refuse the mode on non eDP since we have seen some wierd eDP panels
	   which are outside spec tolerances but somehow work by magic */
214
	if (!is_edp(intel_dp) &&
C
Chris Wilson 已提交
215
	    (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
216
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

278
static int
C
Chris Wilson 已提交
279
intel_dp_aux_ch(struct intel_dp *intel_dp,
280 281 282
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
283
	uint32_t output_reg = intel_dp->output_reg;
284
	struct drm_device *dev = intel_dp->base.base.dev;
285 286 287 288 289 290
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
291
	uint32_t aux_clock_divider;
292
	int try, precharge;
293 294

	/* The clock divider is based off the hrawclk,
295 296
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
297 298 299
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
300
	 */
301
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
302 303 304 305 306
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
307
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
308 309 310
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

311 312 313 314 315
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

316 317 318 319 320 321
	if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
		DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
			  I915_READ(ch_ctl));
		return -EBUSY;
	}

322 323 324
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
325 326 327
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
328 329
	
		/* Send the command and wait for it to complete */
330 331 332 333 334 335 336 337 338
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
339 340 341 342
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
343
			udelay(100);
344 345 346
		}
	
		/* Clear done status and any errors */
347 348 349 350 351 352
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
353 354 355 356
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
357
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
358
		return -EBUSY;
359 360 361 362 363
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
364
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
365
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
366 367
		return -EIO;
	}
368 369 370

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
371
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
372
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
373
		return -ETIMEDOUT;
374 375 376 377 378 379 380 381
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
	
382 383 384
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
385 386 387 388 389 390

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
391
intel_dp_aux_native_write(struct intel_dp *intel_dp,
392 393 394 395 396 397 398 399 400 401 402
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
403
	msg[2] = address & 0xff;
404 405 406 407
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
408
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
409 410 411 412 413 414 415
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
416
			return -EIO;
417 418 419 420 421 422
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
423
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
424 425
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
426
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
427 428 429 430
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
431
intel_dp_aux_native_read(struct intel_dp *intel_dp,
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
450
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
451
				      reply, reply_bytes);
452 453 454
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
455 456 457 458 459 460 461 462 463
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
464
			return -EIO;
465 466 467 468
	}
}

static int
469 470
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
471
{
472
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
473 474 475
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
	int msg_bytes;
	int reply_bytes;
	int ret;

	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
491

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

	for (;;) {
C
Chris Wilson 已提交
514
	  ret = intel_dp_aux_ch(intel_dp,
515 516 517
				msg, msg_bytes,
				reply, reply_bytes);
		if (ret < 0) {
518
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
519 520 521 522 523 524 525 526 527
			return ret;
		}
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
528
			DRM_DEBUG_KMS("aux_ch nack\n");
529 530
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
531
			DRM_DEBUG_KMS("aux_ch defer\n");
532 533 534 535 536 537 538
			udelay(100);
			break;
		default:
			DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
			return -EREMOTEIO;
		}
	}
539 540 541
}

static int
C
Chris Wilson 已提交
542
intel_dp_i2c_init(struct intel_dp *intel_dp,
543
		  struct intel_connector *intel_connector, const char *name)
544
{
Z
Zhenyu Wang 已提交
545
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
546 547 548 549 550 551 552 553 554 555 556 557 558
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

	memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
	strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

	return i2c_dp_aux_add_bus(&intel_dp->adapter);
559 560 561 562 563 564
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
565 566
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
567
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
568
	int lane_count, clock;
C
Chris Wilson 已提交
569 570
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
571 572
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

573
	if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
574 575 576
		intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
577 578 579 580 581 582 583
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
		mode->clock = dev_priv->panel_fixed_mode->clock;
	}

584 585
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
586
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
587

C
Chris Wilson 已提交
588
			if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
589
					<= link_avail) {
C
Chris Wilson 已提交
590 591 592
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
593 594
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
595
				       intel_dp->link_bw, intel_dp->lane_count,
596 597 598 599 600
				       adjusted_mode->clock);
				return true;
			}
		}
	}
601

602
	if (is_edp(intel_dp)) {
603
		/* okay we failed just pick the highest */
C
Chris Wilson 已提交
604 605 606
		intel_dp->lane_count = max_lane_count;
		intel_dp->link_bw = bws[max_clock];
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
607 608
		DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
			      "count %d clock %d\n",
C
Chris Wilson 已提交
609
			      intel_dp->link_bw, intel_dp->lane_count,
610
			      adjusted_mode->clock);
611

612 613
		return true;
	}
614

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
636
intel_dp_compute_m_n(int bpp,
637 638 639 640 641 642
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
643
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
644 645 646 647 648 649 650 651 652 653 654 655 656
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
657
	struct drm_encoder *encoder;
658 659
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
660
	int lane_count = 4, bpp = 24;
661 662 663
	struct intel_dp_m_n m_n;

	/*
664
	 * Find the lane count in the intel_encoder private
665
	 */
666
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
667
		struct intel_dp *intel_dp;
668

669
		if (encoder->crtc != crtc)
670 671
			continue;

C
Chris Wilson 已提交
672 673 674
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
675 676 677 678
			break;
		} else if (is_edp(intel_dp)) {
			lane_count = dev_priv->edp.lanes;
			bpp = dev_priv->edp.bpp;
679 680 681 682 683 684 685 686 687
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
688
	intel_dp_compute_m_n(bpp, lane_count,
689 690
			     mode->clock, adjusted_mode->clock, &m_n);

691
	if (HAS_PCH_SPLIT(dev)) {
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
		if (intel_crtc->pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
		} else {
			I915_WRITE(TRANSB_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
		}
707
	} else {
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
		if (intel_crtc->pipe == 0) {
			I915_WRITE(PIPEA_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEA_GMCH_DATA_N,
				   m_n.gmch_n);
			I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
		} else {
			I915_WRITE(PIPEB_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEB_GMCH_DATA_N,
					m_n.gmch_n);
			I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
		}
725 726 727 728 729 730 731
	}
}

static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
732
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
733
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
734
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
735 736
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

C
Chris Wilson 已提交
737
	intel_dp->DP = (DP_VOLTAGE_0_4 |
738 739 740
		       DP_PRE_EMPHASIS_0);

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
741
		intel_dp->DP |= DP_SYNC_HS_HIGH;
742
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
743
		intel_dp->DP |= DP_SYNC_VS_HIGH;
744

745
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
C
Chris Wilson 已提交
746
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
747
	else
C
Chris Wilson 已提交
748
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
749

C
Chris Wilson 已提交
750
	switch (intel_dp->lane_count) {
751
	case 1:
C
Chris Wilson 已提交
752
		intel_dp->DP |= DP_PORT_WIDTH_1;
753 754
		break;
	case 2:
C
Chris Wilson 已提交
755
		intel_dp->DP |= DP_PORT_WIDTH_2;
756 757
		break;
	case 4:
C
Chris Wilson 已提交
758
		intel_dp->DP |= DP_PORT_WIDTH_4;
759 760
		break;
	}
C
Chris Wilson 已提交
761 762
	if (intel_dp->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
763

C
Chris Wilson 已提交
764 765 766
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
767 768

	/*
769
	 * Check for DPCD version > 1.1 and enhanced framing support
770
	 */
C
Chris Wilson 已提交
771 772 773
	if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
774 775
	}

776 777
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
778
		intel_dp->DP |= DP_PIPEB_SELECT;
779

780
	if (is_edp(intel_dp)) {
781
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
782
		intel_dp->DP |= DP_PLL_ENABLE;
783
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
784
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
785
		else
C
Chris Wilson 已提交
786
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
787
	}
788 789
}

J
Jesse Barnes 已提交
790
/* Returns true if the panel was already on when called */
791
static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
792
{
793
	struct drm_device *dev = intel_dp->base.base.dev;
794
	struct drm_i915_private *dev_priv = dev->dev_private;
795
	u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
796

797
	if (I915_READ(PCH_PP_STATUS) & PP_ON)
J
Jesse Barnes 已提交
798
		return true;
799 800

	pp = I915_READ(PCH_PP_CONTROL);
801 802 803 804 805 806

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

807
	pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
808
	I915_WRITE(PCH_PP_CONTROL, pp);
809
	POSTING_READ(PCH_PP_CONTROL);
810

811 812 813 814 815
	/* Ouch. We need to wait here for some panels, like Dell e6510
	 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
	 */
	msleep(300);

816 817
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
		     5000))
818 819
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
820

821
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
822
	I915_WRITE(PCH_PP_CONTROL, pp);
823
	POSTING_READ(PCH_PP_CONTROL);
J
Jesse Barnes 已提交
824 825

	return false;
826 827 828 829 830
}

static void ironlake_edp_panel_off (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
831 832
	u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
		PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
833 834

	pp = I915_READ(PCH_PP_CONTROL);
835 836 837 838 839 840

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

841 842
	pp &= ~POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);
843
	POSTING_READ(PCH_PP_CONTROL);
844

845
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
846 847
		DRM_ERROR("panel off wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
848

849
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
850
	I915_WRITE(PCH_PP_CONTROL, pp);
851
	POSTING_READ(PCH_PP_CONTROL);
852 853 854 855 856

	/* Ouch. We need to wait here for some panels, like Dell e6510
	 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
	 */
	msleep(300);
857 858
}

859
static void ironlake_edp_backlight_on (struct drm_device *dev)
860 861 862 863
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

864
	DRM_DEBUG_KMS("\n");
865 866 867 868 869 870 871
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
	msleep(300);
872 873 874 875 876
	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}

877
static void ironlake_edp_backlight_off (struct drm_device *dev)
878 879 880 881
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

882
	DRM_DEBUG_KMS("\n");
883 884 885 886
	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}
887

888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
	dpa_ctl |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
909
	POSTING_READ(DP_A);
910 911 912 913 914 915 916 917 918 919
	udelay(200);
}

static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);

920
	if (is_edp(intel_dp)) {
921
		ironlake_edp_backlight_off(dev);
922 923 924 925 926
		ironlake_edp_panel_on(intel_dp);
		if (!is_pch_edp(intel_dp))
			ironlake_edp_pll_on(encoder);
		else
			ironlake_edp_pll_off(encoder);
927 928 929 930 931 932 933 934 935 936
	}
	if (dp_reg & DP_PORT_EN)
		intel_dp_link_down(intel_dp);
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;

937 938
	intel_dp_start_link_train(intel_dp);

939
	if (is_edp(intel_dp))
940
		ironlake_edp_panel_on(intel_dp);
941 942 943

	intel_dp_complete_link_train(intel_dp);

944
	if (is_edp(intel_dp))
945 946 947
		ironlake_edp_backlight_on(dev);
}

948 949 950
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
951
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
952
	struct drm_device *dev = encoder->dev;
953
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
954
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
955 956

	if (mode != DRM_MODE_DPMS_ON) {
957
		if (is_edp(intel_dp))
958 959 960
			ironlake_edp_backlight_off(dev);
		if (dp_reg & DP_PORT_EN)
			intel_dp_link_down(intel_dp);
961
		if (is_edp(intel_dp))
962 963
			ironlake_edp_panel_off(dev);
		if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
964
			ironlake_edp_pll_off(encoder);
965
	} else {
966
		if (!(dp_reg & DP_PORT_EN)) {
967
			if (is_edp(intel_dp))
968 969
				ironlake_edp_panel_on(intel_dp);
			intel_dp_start_link_train(intel_dp);
970
			intel_dp_complete_link_train(intel_dp);
971
			if (is_edp(intel_dp))
972
				ironlake_edp_backlight_on(dev);
973
		}
974
	}
C
Chris Wilson 已提交
975
	intel_dp->dpms_mode = mode;
976 977 978 979 980 981 982
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
983
intel_dp_get_link_status(struct intel_dp *intel_dp)
984 985 986
{
	int ret;

C
Chris Wilson 已提交
987
	ret = intel_dp_aux_native_read(intel_dp,
988
				       DP_LANE0_1_STATUS,
989
				       intel_dp->link_status, DP_LINK_STATUS_SIZE);
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	if (ret != DP_LINK_STATUS_SIZE)
		return false;
	return true;
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1064
intel_get_adjust_train(struct intel_dp *intel_dp)
1065 1066 1067 1068 1069
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1070 1071 1072
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1087
		intel_dp->train_set[lane] = v | p;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
}

static uint32_t
intel_dp_signal_levels(uint8_t train_set, int lane_count)
{
	uint32_t	signal_levels = 0;

	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
	switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	}
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1178
intel_channel_eq_ok(struct intel_dp *intel_dp)
1179 1180 1181 1182 1183
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1184
	lane_align = intel_dp_link_status(intel_dp->link_status,
1185 1186 1187
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1188 1189
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1190 1191 1192 1193 1194 1195 1196
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1197
intel_dp_set_link_train(struct intel_dp *intel_dp,
1198
			uint32_t dp_reg_value,
1199
			uint8_t dp_train_pat)
1200
{
1201
	struct drm_device *dev = intel_dp->base.base.dev;
1202 1203 1204
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1205 1206
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1207

C
Chris Wilson 已提交
1208
	intel_dp_aux_native_write_1(intel_dp,
1209 1210 1211
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1212
	ret = intel_dp_aux_native_write(intel_dp,
1213 1214
					DP_TRAINING_LANE0_SET,
					intel_dp->train_set, 4);
1215 1216 1217 1218 1219 1220
	if (ret != 4)
		return false;

	return true;
}

1221
/* Enable corresponding port and start training pattern 1 */
1222
static void
1223
intel_dp_start_link_train(struct intel_dp *intel_dp)
1224
{
1225
	struct drm_device *dev = intel_dp->base.base.dev;
1226
	struct drm_i915_private *dev_priv = dev->dev_private;
1227
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1228 1229 1230 1231
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	int tries;
1232
	u32 reg;
C
Chris Wilson 已提交
1233
	uint32_t DP = intel_dp->DP;
1234

1235 1236 1237 1238
	/* Enable output, wait for it to become active */
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
	intel_wait_for_vblank(dev, intel_crtc->pipe);
1239 1240

	/* Write the link configuration data */
C
Chris Wilson 已提交
1241 1242 1243
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1244 1245

	DP |= DP_PORT_EN;
1246
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1247 1248 1249
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1250
	memset(intel_dp->train_set, 0, 4);
1251 1252 1253 1254
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1255
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1256
		uint32_t    signal_levels;
1257
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1258
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1259 1260
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1261
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1262 1263
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1264

1265
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1266 1267 1268 1269
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1270
		if (!intel_dp_set_link_train(intel_dp, reg,
1271
					     DP_TRAINING_PATTERN_1))
1272 1273 1274 1275
			break;
		/* Set training pattern 1 */

		udelay(100);
1276
		if (!intel_dp_get_link_status(intel_dp))
1277 1278
			break;

1279
		if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1280 1281 1282 1283 1284
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
C
Chris Wilson 已提交
1285
		for (i = 0; i < intel_dp->lane_count; i++)
1286
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1287
				break;
C
Chris Wilson 已提交
1288
		if (i == intel_dp->lane_count)
1289 1290 1291
			break;

		/* Check to see if we've tried the same voltage 5 times */
1292
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1293 1294 1295 1296 1297
			++tries;
			if (tries == 5)
				break;
		} else
			tries = 0;
1298
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1299

1300 1301
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1302 1303
	}

1304 1305 1306 1307 1308 1309
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1310
	struct drm_device *dev = intel_dp->base.base.dev;
1311 1312 1313 1314 1315 1316
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
	int tries;
	u32 reg;
	uint32_t DP = intel_dp->DP;

1317 1318 1319 1320
	/* channel equalization */
	tries = 0;
	channel_eq = false;
	for (;;) {
1321
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1322 1323
		uint32_t    signal_levels;

1324
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1325
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1326 1327
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1328
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1329 1330 1331
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1332
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1333 1334 1335
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1336 1337

		/* channel eq pattern */
C
Chris Wilson 已提交
1338
		if (!intel_dp_set_link_train(intel_dp, reg,
1339
					     DP_TRAINING_PATTERN_2))
1340 1341 1342
			break;

		udelay(400);
1343
		if (!intel_dp_get_link_status(intel_dp))
1344 1345
			break;

1346
		if (intel_channel_eq_ok(intel_dp)) {
1347 1348 1349 1350 1351 1352 1353 1354
			channel_eq = true;
			break;
		}

		/* Try 5 times */
		if (tries > 5)
			break;

1355 1356
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1357 1358 1359
		++tries;
	}

1360
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1361 1362 1363 1364
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1365 1366 1367
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1368 1369 1370 1371
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1372
intel_dp_link_down(struct intel_dp *intel_dp)
1373
{
1374
	struct drm_device *dev = intel_dp->base.base.dev;
1375
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1376
	uint32_t DP = intel_dp->DP;
1377

1378
	DRM_DEBUG_KMS("\n");
1379

1380
	if (is_edp(intel_dp)) {
1381
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1382 1383
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1384 1385 1386
		udelay(100);
	}

1387
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
1388
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1389
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1390 1391
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1392
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1393
	}
1394
	POSTING_READ(intel_dp->output_reg);
1395

1396
	msleep(17);
1397

1398
	if (is_edp(intel_dp))
1399
		DP |= DP_LINK_TRAIN_OFF;
C
Chris Wilson 已提交
1400 1401
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
}

/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1414
intel_dp_check_link_status(struct intel_dp *intel_dp)
1415
{
1416
	if (!intel_dp->base.base.crtc)
1417 1418
		return;

1419
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1420
		intel_dp_link_down(intel_dp);
1421 1422 1423
		return;
	}

1424 1425 1426 1427
	if (!intel_channel_eq_ok(intel_dp)) {
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1428 1429
}

1430
static enum drm_connector_status
1431
ironlake_dp_detect(struct drm_connector *connector)
1432
{
1433
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1434 1435
	enum drm_connector_status status;

1436
	/* Can't disconnect eDP */
1437
	if (is_edp(intel_dp))
1438 1439
		return connector_status_connected;

1440
	status = connector_status_disconnected;
C
Chris Wilson 已提交
1441 1442 1443
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1444
	{
C
Chris Wilson 已提交
1445
		if (intel_dp->dpcd[0] != 0)
1446 1447
			status = connector_status_connected;
	}
C
Chris Wilson 已提交
1448 1449
	DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
		      intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
1450 1451 1452
	return status;
}

1453 1454 1455 1456 1457 1458 1459
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
1460
intel_dp_detect(struct drm_connector *connector, bool force)
1461
{
1462
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1463
	struct drm_device *dev = intel_dp->base.base.dev;
1464 1465 1466 1467
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp, bit;
	enum drm_connector_status status;

C
Chris Wilson 已提交
1468
	intel_dp->has_audio = false;
1469

1470
	if (HAS_PCH_SPLIT(dev))
1471
		return ironlake_dp_detect(connector);
1472

C
Chris Wilson 已提交
1473
	switch (intel_dp->output_reg) {
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

	status = connector_status_disconnected;
C
Chris Wilson 已提交
1493 1494 1495
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1496
	{
C
Chris Wilson 已提交
1497
		if (intel_dp->dpcd[0] != 0)
1498 1499 1500 1501 1502 1503 1504
			status = connector_status_connected;
	}
	return status;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1505
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1506
	struct drm_device *dev = intel_dp->base.base.dev;
1507 1508
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1509 1510 1511 1512

	/* We should parse the EDID data and find out if it has an audio sink
	 */

1513
	ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
1514
	if (ret) {
1515
		if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
				if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
					dev_priv->panel_fixed_mode =
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}

1527
		return ret;
1528
	}
1529 1530

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
1531
	if (is_edp(intel_dp)) {
1532 1533 1534 1535 1536 1537 1538 1539
		if (dev_priv->panel_fixed_mode != NULL) {
			struct drm_display_mode *mode;
			mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1540 1541 1542 1543 1544 1545 1546
}

static void
intel_dp_destroy (struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
1547
	kfree(connector);
1548 1549
}

1550 1551 1552 1553 1554 1555 1556 1557 1558
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
	kfree(intel_dp);
}

1559 1560 1561
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
1562
	.prepare = intel_dp_prepare,
1563
	.mode_set = intel_dp_mode_set,
1564
	.commit = intel_dp_commit,
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
1577
	.best_encoder = intel_best_encoder,
1578 1579 1580
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1581
	.destroy = intel_dp_encoder_destroy,
1582 1583
};

1584
static void
1585
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
1586
{
C
Chris Wilson 已提交
1587
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
1588

C
Chris Wilson 已提交
1589 1590
	if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
		intel_dp_check_link_status(intel_dp);
1591
}
1592

1593 1594 1595 1596 1597 1598 1599 1600 1601
/* Return which DP Port should be selected for Transcoder DP control */
int
intel_trans_dp_port_sel (struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
1602 1603
		struct intel_dp *intel_dp;

1604
		if (encoder->crtc != crtc)
1605 1606
			continue;

C
Chris Wilson 已提交
1607 1608 1609
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
1610
	}
C
Chris Wilson 已提交
1611

1612 1613 1614
	return -1;
}

1615
/* check the VBT to see whether the eDP is on DP-D port */
1616
bool intel_dpd_is_edp(struct drm_device *dev)
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

1635 1636 1637 1638 1639
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
1640
	struct intel_dp *intel_dp;
1641
	struct intel_encoder *intel_encoder;
1642
	struct intel_connector *intel_connector;
1643
	const char *name = NULL;
1644
	int type;
1645

C
Chris Wilson 已提交
1646 1647
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
1648 1649
		return;

1650 1651
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
1652
		kfree(intel_dp);
1653 1654
		return;
	}
C
Chris Wilson 已提交
1655
	intel_encoder = &intel_dp->base;
1656

C
Chris Wilson 已提交
1657
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
1658
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
1659
			intel_dp->is_pch_edp = true;
1660

1661
	if (output_reg == DP_A || is_pch_edp(intel_dp)) {
1662 1663 1664 1665 1666 1667 1668
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

1669
	connector = &intel_connector->base;
1670
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
1671 1672
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

1673 1674
	connector->polled = DRM_CONNECTOR_POLL_HPD;

1675
	if (output_reg == DP_B || output_reg == PCH_DP_B)
1676
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
1677
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
1678
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
1679
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
1680
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
1681

1682
	if (is_edp(intel_dp))
1683
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Z
Zhenyu Wang 已提交
1684

1685
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1686 1687 1688
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

C
Chris Wilson 已提交
1689 1690 1691
	intel_dp->output_reg = output_reg;
	intel_dp->has_audio = false;
	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1692

1693
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
1694
			 DRM_MODE_ENCODER_TMDS);
1695
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
1696

1697
	intel_connector_attach_encoder(intel_connector, intel_encoder);
1698 1699 1700
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
1701
	switch (output_reg) {
1702 1703 1704
		case DP_A:
			name = "DPDDC-A";
			break;
1705 1706
		case DP_B:
		case PCH_DP_B:
1707 1708
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
1709 1710 1711 1712
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
1713 1714
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
1715 1716 1717 1718
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
1719 1720
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
1721 1722 1723 1724
			name = "DPDDC-D";
			break;
	}

C
Chris Wilson 已提交
1725
	intel_dp_i2c_init(intel_dp, intel_connector, name);
1726

1727
	intel_encoder->hot_plug = intel_dp_hot_plug;
1728

1729
	if (is_edp(intel_dp)) {
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
		/* initialize panel mode from VBT if available for eDP */
		if (dev_priv->lfp_lvds_vbt_mode) {
			dev_priv->panel_fixed_mode =
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (dev_priv->panel_fixed_mode) {
				dev_priv->panel_fixed_mode->type |=
					DRM_MODE_TYPE_PREFERRED;
			}
		}
	}

1741 1742 1743 1744 1745 1746 1747 1748 1749
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}