tx.c 70.0 KB
Newer Older
1
/******************************************************************************
2 3 4 5 6
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
7
 *
8
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
9
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11
 * Copyright(c) 2018 - 2019 Intel Corporation
12 13 14 15 16 17 18 19 20 21 22
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * The full GNU General Public License is included in this distribution in the
23
 * file called COPYING.
24 25
 *
 * Contact Information:
26
 *  Intel Linux Wireless <linuxwifi@intel.com>
27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
29 30 31 32 33
 * BSD LICENSE
 *
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
34
 * Copyright(c) 2018 - 2019 Intel Corporation
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
63
 *****************************************************************************/
64
#include <linux/etherdevice.h>
65
#include <linux/ieee80211.h>
66
#include <linux/slab.h>
67
#include <linux/sched.h>
68 69
#include <net/ip6_checksum.h>
#include <net/tso.h>
70

71 72 73
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
74
#include "iwl-io.h"
75
#include "iwl-scd.h"
76
#include "iwl-op-mode.h"
77
#include "internal.h"
J
Johannes Berg 已提交
78
#include "fw/api/tx.h"
79

80 81 82
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
104

105
int iwl_queue_space(struct iwl_trans *trans, const struct iwl_txq *q)
106
{
107 108
	unsigned int max;
	unsigned int used;
109

110 111
	/*
	 * To avoid ambiguity between empty and completely full queues, there
112 113
	 * should always be less than max_tfd_queue_size elements in the queue.
	 * If q->n_window is smaller than max_tfd_queue_size, there is no need
114
	 * to reserve any queue entries for this purpose.
115
	 */
116
	if (q->n_window < trans->cfg->trans.base_params->max_tfd_queue_size)
117 118
		max = q->n_window;
	else
119
		max = trans->cfg->trans.base_params->max_tfd_queue_size - 1;
120

121
	/*
122 123
	 * max_tfd_queue_size is a power of 2, so the following is equivalent to
	 * modulo by max_tfd_queue_size and is well defined.
124
	 */
125
	used = (q->write_ptr - q->read_ptr) &
126
		(trans->cfg->trans.base_params->max_tfd_queue_size - 1);
127 128 129 130 131

	if (WARN_ON(used > max))
		return 0;

	return max - used;
132 133 134 135 136
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
137
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
138 139 140 141
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
142
	 * iwl_pcie_get_cmd_index is broken. */
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

160 161
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
162 163 164 165 166 167 168 169 170 171 172 173
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

174
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
175 176 177 178 179 180 181 182
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

183
static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
184
{
185
	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
186 187 188 189 190
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
191
	if (txq->read_ptr == txq->write_ptr) {
192 193 194 195 196
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

197
	iwl_trans_pcie_log_scd_error(trans, txq);
198

L
Liad Kaufman 已提交
199
	iwl_force_nmi(trans);
200 201
}

202 203
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
204
 */
205
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
206 207
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
208
{
209
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
210
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
211 212
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
213 214 215
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
216
	struct iwl_tx_cmd *tx_cmd =
217
		(void *)txq->entries[txq->write_ptr].cmd->payload;
218
	u8 sta_id = tx_cmd->sta_id;
219

220 221
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

222
	sec_ctl = tx_cmd->sec_ctl;
223 224 225

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
226
		len += IEEE80211_CCMP_MIC_LEN;
227 228
		break;
	case TX_CMD_SEC_TKIP:
229
		len += IEEE80211_TKIP_ICV_LEN;
230 231
		break;
	case TX_CMD_SEC_WEP:
232
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
233 234
		break;
	}
235 236 237
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

238 239 240
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

241
	bc_ent = cpu_to_le16(len | (sta_id << 12));
242 243 244 245 246 247 248 249

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

250 251 252 253 254 255
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
256 257
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
258 259 260
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
261
		(void *)txq->entries[read_ptr].cmd->payload;
262 263 264 265 266 267 268

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
269

270 271 272 273 274 275 276
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

277 278
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
279
 */
280 281
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
282
{
283
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
284
	u32 reg = 0;
285
	int txq_id = txq->id;
286

287
	lockdep_assert_held(&txq->lock);
288

289 290 291 292 293 294
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
295
	if (!trans->cfg->trans.base_params->shadow_reg_enable &&
296 297
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
298
		/*
299 300 301
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
302
		 */
303 304 305 306 307 308
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
309
				    BIT(trans->cfg->trans.csr->flag_mac_access_req));
310
			txq->need_update = true;
311 312
			return;
		}
W
Wey-Yi Guy 已提交
313
	}
314 315 316 317 318

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
319
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
320 321
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
322
			    txq->write_ptr | (txq_id << 8));
323
}
324

325 326 327 328 329
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

330
	for (i = 0; i < trans->cfg->trans.base_params->num_of_queues; i++) {
331
		struct iwl_txq *txq = trans_pcie->txq[i];
332

333 334 335
		if (!test_bit(i, trans_pcie->queue_used))
			continue;

336
		spin_lock_bh(&txq->lock);
337
		if (txq->need_update) {
338
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
339
			txq->need_update = false;
340
		}
341
		spin_unlock_bh(&txq->lock);
342
	}
343 344
}

345
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
346
						  void *_tfd, u8 idx)
347 348
{

349
	if (trans->cfg->trans.use_tfh) {
350 351
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
352 353

		return (dma_addr_t)(le64_to_cpu(tb->addr));
354 355 356 357 358
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
359

360 361
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
362

363
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
364

365 366 367 368 369 370 371
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
372 373
}

374 375
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
376
{
377 378
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
379

380
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
381

382 383
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
384

385
	tb->hi_n_len = cpu_to_le16(hi_n_len);
386

387
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
388 389
}

390
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
391
{
392
	if (trans->cfg->trans.use_tfh) {
393
		struct iwl_tfh_tfd *tfd = _tfd;
394

395 396 397
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
398

399 400
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
401 402
}

403
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
404
			       struct iwl_cmd_meta *meta,
405
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
406
{
407 408
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
409
	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
J
Johannes Berg 已提交
410 411

	/* Sanity check on number of chunks */
412
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
413

414
	if (num_tbs > trans_pcie->max_tbs) {
415
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
416 417 418 419
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

420
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
421

J
Johannes Berg 已提交
422
	for (i = 1; i < num_tbs; i++) {
423
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
424
			dma_unmap_page(trans->dev,
425 426
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
427 428 429
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
430 431 432 433
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
434 435
					 DMA_TO_DEVICE);
	}
436

437 438
	meta->tbs = 0;

439
	if (trans->cfg->trans.use_tfh) {
440 441 442 443 444 445 446 447 448
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

449 450
}

451 452
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
453
 * @trans - transport private data
454
 * @txq - tx queue
455
 * @dma_dir - the direction of the DMA mapping
456 457 458 459
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
460
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
461
{
462 463 464
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
465
	int rd_ptr = txq->read_ptr;
466
	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
467

468 469
	lockdep_assert_held(&txq->lock);

470 471 472
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
473
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
474 475

	/* free SKB */
476
	if (txq->entries) {
J
Johannes Berg 已提交
477 478
		struct sk_buff *skb;

479
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
480

481 482 483 484
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
485
		if (skb) {
486
			iwl_op_mode_free_skb(trans->op_mode, skb);
487
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
488 489 490 491
		}
	}
}

492
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
493
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
494
{
495
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
496
	void *tfd;
J
Johannes Berg 已提交
497 498
	u32 num_tbs;

499
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
500

501
	if (reset)
502
		memset(tfd, 0, trans_pcie->tfd_size);
503

504
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
505

506
	/* Each TFD can point to a maximum max_tbs Tx buffers */
507
	if (num_tbs >= trans_pcie->max_tbs) {
508
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
509
			trans_pcie->max_tbs);
510 511 512
		return -EINVAL;
	}

513 514
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
515 516
		return -EINVAL;

517
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
518

J
Johannes Berg 已提交
519
	return num_tbs;
520 521
}

522
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
523
		       int slots_num, bool cmd_queue)
524 525
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
526
	size_t tfd_sz = trans_pcie->tfd_size *
527
		trans->cfg->trans.base_params->max_tfd_queue_size;
528
	size_t tb0_buf_sz;
529 530 531 532 533
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

534
	if (trans->cfg->trans.use_tfh)
535 536
		tfd_sz = trans_pcie->tfd_size * slots_num;

537
	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
538 539
	txq->trans_pcie = trans_pcie;

540
	txq->n_window = slots_num;
541 542 543 544 545 546 547 548

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

549
	if (cmd_queue)
550 551 552 553 554 555 556 557 558 559 560
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
561
				       &txq->dma_addr, GFP_KERNEL);
562
	if (!txq->tfds)
563
		goto error;
564

565
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
566

567
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
568

569 570
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
571
					      GFP_KERNEL);
572
	if (!txq->first_tb_bufs)
573 574
		goto err_free_tfds;

575
	return 0;
576
err_free_tfds:
577
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
578
error:
579
	if (txq->entries && cmd_queue)
580 581 582 583 584 585 586 587 588
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

589
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
590
		      int slots_num, bool cmd_queue)
591 592
{
	int ret;
593 594
	u32 tfd_queue_max_size =
		trans->cfg->trans.base_params->max_tfd_queue_size;
595

596
	txq->need_update = false;
597

598
	/* max_tfd_queue_size must be power-of-two size, otherwise
599
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
600 601 602 603
	if (WARN_ONCE(tfd_queue_max_size & (tfd_queue_max_size - 1),
		      "Max tfd queue size must be a power of two, but is %d",
		      tfd_queue_max_size))
		return -EINVAL;
604 605

	/* Initialize queue's high/low-water marks, and head/tail indexes */
606
	ret = iwl_queue_init(txq, slots_num);
607 608 609 610
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
611

612
	if (cmd_queue) {
613 614 615 616 617
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

618
	__skb_queue_head_init(&txq->overflow_q);
619 620 621 622

	return 0;
}

623 624
void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
			    struct sk_buff *skb)
625
{
626
	struct page **page_ptr;
627

628
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
629

630 631 632
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
633 634 635
	}
}

636 637 638 639 640 641
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

642
	if (!trans->cfg->trans.base_params->apmg_wake_up_wa)
643 644 645 646 647 648
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
649
				   BIT(trans->cfg->trans.csr->flag_mac_access_req));
650 651
}

652 653 654 655 656 657
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
658
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
659 660

	spin_lock_bh(&txq->lock);
661
	while (txq->write_ptr != txq->read_ptr) {
662
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
663
				   txq_id, txq->read_ptr);
664 665

		if (txq_id != trans_pcie->cmd_queue) {
666
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
667 668 669 670

			if (WARN_ON_ONCE(!skb))
				continue;

671
			iwl_pcie_free_tso_page(trans_pcie, skb);
672
		}
673
		iwl_pcie_txq_free_tfd(trans, txq);
674
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
675

676
		if (txq->read_ptr == txq->write_ptr) {
677 678 679
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
680
			if (txq_id == trans_pcie->cmd_queue)
681 682 683
				iwl_pcie_clear_cmd_in_flight(trans);
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
684
	}
685 686 687 688 689 690 691

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

692
	spin_unlock_bh(&txq->lock);
693 694 695

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
696 697 698 699 700 701 702 703 704 705 706 707 708
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
709
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
710 711 712 713 714 715 716 717 718 719
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
720
		for (i = 0; i < txq->n_window; i++) {
721 722
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
723 724 725
		}

	/* De-alloc circular buffer of TFDs */
726 727
	if (txq->tfds) {
		dma_free_coherent(dev,
728
				  trans_pcie->tfd_size *
729
				  trans->cfg->trans.base_params->max_tfd_queue_size,
730 731
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
732
		txq->tfds = NULL;
733 734

		dma_free_coherent(dev,
735
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
736
				  txq->first_tb_bufs, txq->first_tb_dma);
737 738 739 740 741 742 743 744 745 746 747 748 749 750
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
751
	int nq = trans->cfg->trans.base_params->num_of_queues;
752 753
	int chan;
	u32 reg_val;
754 755
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
756 757 758 759 760 761 762 763 764 765 766

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

767 768 769 770
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
771 772 773 774 775 776 777

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
778
	if (trans->cfg->trans.base_params->scd_chain_ext_wa)
779
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
780 781

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
782 783
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
784 785

	/* Activate all Tx DMA/FIFO channels */
786
	iwl_scd_activate_fifos(trans);
787 788 789 790 791 792 793 794 795 796 797 798 799

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
800
	if (trans->cfg->trans.device_family < IWL_DEVICE_FAMILY_8000)
801 802
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
803 804
}

805 806 807 808 809
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

810 811 812 813
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
814
	if (WARN_ON_ONCE(trans->cfg->trans.gen2))
815 816
		return;

817
	for (txq_id = 0; txq_id < trans->cfg->trans.base_params->num_of_queues;
818
	     txq_id++) {
819
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
820
		if (trans->cfg->trans.use_tfh)
821 822
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
823
					   txq->dma_addr);
824 825 826
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
827
					   txq->dma_addr >> 8);
828
		iwl_pcie_txq_unmap(trans, txq_id);
829 830
		txq->read_ptr = 0;
		txq->write_ptr = 0;
831 832 833 834 835 836
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

837 838 839 840 841 842
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
843 844
}

845 846 847 848 849 850 851 852 853
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

854
	if (!iwl_trans_grab_nic_access(trans, &flags))
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

876 877 878 879 880 881
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
882
	int txq_id;
883 884

	/* Turn off all Tx DMA fifos */
885
	iwl_scd_deactivate_fifos(trans);
886

887 888
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
889

890 891 892 893 894 895 896 897 898
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
899
	if (!trans_pcie->txq_memory)
900 901 902
		return 0;

	/* Unmap DMA from host system and free skb's */
903
	for (txq_id = 0; txq_id < trans->cfg->trans.base_params->num_of_queues;
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

920 921
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

922
	/* Tx queues */
923
	if (trans_pcie->txq_memory) {
924
		for (txq_id = 0;
925
		     txq_id < trans->cfg->trans.base_params->num_of_queues;
926
		     txq_id++) {
927
			iwl_pcie_txq_free(trans, txq_id);
928 929
			trans_pcie->txq[txq_id] = NULL;
		}
930 931
	}

932 933
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
949
	u16 bc_tbls_size = trans->cfg->trans.base_params->num_of_queues;
950

951 952
	bc_tbls_size *= (trans->cfg->trans.device_family >=
			 IWL_DEVICE_FAMILY_22560) ?
953 954
		sizeof(struct iwl_gen3_bc_tbl) :
		sizeof(struct iwlagn_scd_bc_tbl);
955 956 957

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
958
	if (WARN_ON(trans_pcie->txq_memory)) {
959 960 961 962 963
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
964
				     bc_tbls_size);
965 966 967 968 969 970 971 972 973 974 975 976
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

977 978 979
	trans_pcie->txq_memory =
		kcalloc(trans->cfg->trans.base_params->num_of_queues,
			sizeof(struct iwl_txq), GFP_KERNEL);
980
	if (!trans_pcie->txq_memory) {
981
		IWL_ERR(trans, "Not enough memory for txq\n");
982
		ret = -ENOMEM;
983 984 985 986
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
987
	for (txq_id = 0; txq_id < trans->cfg->trans.base_params->num_of_queues;
988
	     txq_id++) {
989 990
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

991
		if (cmd_queue)
992
			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
993 994
					  trans->cfg->min_txq_size);
		else
995
			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
996
					  trans->cfg->min_256_ba_txq_size);
997 998
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
999
					 slots_num, cmd_queue);
1000 1001 1002 1003
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
1004
		trans_pcie->txq[txq_id]->id = txq_id;
1005 1006 1007 1008 1009 1010 1011 1012 1013
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
1014

1015 1016 1017 1018 1019 1020 1021
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

1022
	if (!trans_pcie->txq_memory) {
1023 1024 1025 1026 1027 1028
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

1029
	spin_lock(&trans_pcie->irq_lock);
1030 1031

	/* Turn off all Tx DMA fifos */
1032
	iwl_scd_deactivate_fifos(trans);
1033 1034 1035 1036 1037

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

1038
	spin_unlock(&trans_pcie->irq_lock);
1039 1040

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
1041
	for (txq_id = 0; txq_id < trans->cfg->trans.base_params->num_of_queues;
1042
	     txq_id++) {
1043 1044
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1045
		if (cmd_queue)
1046
			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
1047 1048
					  trans->cfg->min_txq_size);
		else
1049
			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
1050
					  trans->cfg->min_256_ba_txq_size);
1051
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1052
					slots_num, cmd_queue);
1053 1054 1055 1056 1057
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1058 1059 1060 1061 1062 1063 1064
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1065
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1066
	}
1067

1068
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1069
	if (trans->cfg->trans.base_params->num_of_queues > 20)
1070 1071 1072
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1073 1074 1075 1076 1077 1078 1079 1080
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1081
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1082
{
1083 1084
	lockdep_assert_held(&txq->lock);

1085
	if (!txq->wd_timeout)
1086 1087
		return;

1088 1089 1090 1091 1092 1093 1094
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1095 1096 1097 1098
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1099
	if (txq->read_ptr == txq->write_ptr)
1100 1101
		del_timer(&txq->stuck_timer);
	else
1102
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1103 1104 1105
}

/* Frees buffers until index _not_ inclusive */
1106 1107
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1108 1109
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1110
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1111 1112
	int tfd_num = iwl_pcie_get_cmd_index(txq, ssn);
	int read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1113 1114 1115 1116
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1117
		return;
J
Johannes Berg 已提交
1118

1119
	spin_lock_bh(&txq->lock);
1120

1121
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1122 1123 1124 1125 1126
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1127
	if (read_ptr == tfd_num)
1128 1129 1130
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1131
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1132

1133 1134
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1135
	last_to_free = iwl_queue_dec_wrap(trans, tfd_num);
1136

1137
	if (!iwl_queue_used(txq, last_to_free)) {
1138
		IWL_ERR(trans,
1139
			"%s: Read index for txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1140
			__func__, txq_id, last_to_free,
1141
			trans->cfg->trans.base_params->max_tfd_queue_size,
1142
			txq->write_ptr, txq->read_ptr);
1143
		goto out;
J
Johannes Berg 已提交
1144 1145
	}

1146
	if (WARN_ON(!skb_queue_empty(skbs)))
1147
		goto out;
J
Johannes Berg 已提交
1148

1149
	for (;
1150 1151 1152 1153
	     read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr),
	     read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr)) {
		struct sk_buff *skb = txq->entries[read_ptr].skb;
J
Johannes Berg 已提交
1154

1155
		if (WARN_ON_ONCE(!skb))
1156
			continue;
J
Johannes Berg 已提交
1157

1158
		iwl_pcie_free_tso_page(trans_pcie, skb);
1159 1160

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1161

1162
		txq->entries[read_ptr].skb = NULL;
1163

1164
		if (!trans->cfg->trans.use_tfh)
1165
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1166

1167
		iwl_pcie_txq_free_tfd(trans, txq);
1168
	}
1169

1170
	iwl_pcie_txq_progress(txq);
1171

1172
	if (iwl_queue_space(trans, txq) > txq->low_mark &&
1173
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1174
		struct sk_buff_head overflow_skbs;
1175

1176 1177
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1178

1179 1180 1181 1182 1183 1184 1185 1186 1187
		/*
		 * We are going to transmit from the overflow queue.
		 * Remember this state so that wait_for_txq_empty will know we
		 * are adding more packets to the TFD queue. It cannot rely on
		 * the state of &txq->overflow_q, as we just emptied it, but
		 * haven't TXed the content yet.
		 */
		txq->overflow_tx = true;

1188 1189 1190 1191 1192 1193 1194 1195 1196
		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1197 1198
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1199 1200 1201 1202
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1203 1204 1205 1206 1207 1208

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1209
			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1210 1211
		}

1212
		if (iwl_queue_space(trans, txq) > txq->low_mark)
1213
			iwl_wake_queue(trans, txq);
1214 1215

		spin_lock_bh(&txq->lock);
1216
		txq->overflow_tx = false;
1217
	}
1218

1219
out:
1220
	spin_unlock_bh(&txq->lock);
1221 1222
}

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
/* Set wr_ptr of specific device and txq  */
void iwl_trans_pcie_set_q_ptrs(struct iwl_trans *trans, int txq_id, int ptr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = trans_pcie->txq[txq_id];

	spin_lock_bh(&txq->lock);

	txq->write_ptr = ptr;
	txq->read_ptr = txq->write_ptr;

	spin_unlock_bh(&txq->lock);
}

1237 1238
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1239 1240
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1241
	const struct iwl_cfg *cfg = trans->cfg;
1242 1243 1244 1245
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1246
	/* Make sure the NIC is still alive in the bus */
1247 1248
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
1249

1250 1251 1252 1253 1254 1255
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1256
	if (cfg->trans.base_params->apmg_wake_up_wa &&
1257
	    !trans_pcie->cmd_hold_nic_awake) {
1258
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1259
					 BIT(cfg->trans.csr->flag_mac_access_req));
1260 1261

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1262 1263
				   BIT(cfg->trans.csr->flag_val_mac_access_en),
				   (BIT(cfg->trans.csr->flag_mac_clock_ready) |
1264 1265 1266 1267
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1268
					BIT(cfg->trans.csr->flag_mac_access_req));
1269 1270 1271
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1272
		trans_pcie->cmd_hold_nic_awake = true;
1273 1274 1275 1276 1277
	}

	return 0;
}

1278 1279 1280 1281 1282 1283 1284
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
1285
void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1286
{
1287
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1288
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1289
	unsigned long flags;
1290
	int nfreed = 0;
1291
	u16 r;
1292

1293
	lockdep_assert_held(&txq->lock);
1294

1295 1296 1297
	idx = iwl_pcie_get_cmd_index(txq, idx);
	r = iwl_pcie_get_cmd_index(txq, txq->read_ptr);

1298
	if (idx >= trans->cfg->trans.base_params->max_tfd_queue_size ||
1299
	    (!iwl_queue_used(txq, idx))) {
S
Sara Sharon 已提交
1300 1301 1302
		WARN_ONCE(test_bit(txq_id, trans_pcie->queue_used),
			  "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, idx,
1303
			  trans->cfg->trans.base_params->max_tfd_queue_size,
S
Sara Sharon 已提交
1304
			  txq->write_ptr, txq->read_ptr);
1305 1306
		return;
	}
1307

1308 1309 1310
	for (idx = iwl_queue_inc_wrap(trans, idx); r != idx;
	     r = iwl_queue_inc_wrap(trans, r)) {
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
1311

1312 1313
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1314
				idx, txq->write_ptr, r);
L
Liad Kaufman 已提交
1315
			iwl_force_nmi(trans);
1316 1317 1318
		}
	}

1319
	if (txq->read_ptr == txq->write_ptr) {
1320
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1321
		iwl_pcie_clear_cmd_in_flight(trans);
1322 1323 1324
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1325
	iwl_pcie_txq_progress(txq);
1326 1327
}

1328
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1329
				 u16 txq_id)
1330
{
1331
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1332 1333 1334 1335 1336 1337
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1338
	tbl_dw_addr = trans_pcie->scd_base_addr +
1339 1340
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1341
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1342 1343 1344 1345 1346 1347

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1348
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1349 1350 1351 1352

	return 0;
}

1353 1354 1355 1356
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1357
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1358 1359
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1360
{
1361
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1362
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1363
	int fifo = -1;
1364
	bool scd_bug = false;
1365

1366 1367
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1368

1369 1370
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1371 1372
	if (cfg) {
		fifo = cfg->fifo;
1373

1374
		/* Disable the scheduler prior configuring the cmd queue */
1375 1376
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1377 1378
			iwl_scd_enable_set_active(trans, 0);

1379 1380
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1381

1382 1383 1384
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1385

1386
		if (cfg->aggregate) {
1387
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1388

1389 1390
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1391

1392 1393
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1394
			txq->ampdu = true;
1395 1396 1397 1398 1399 1400 1401 1402
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1403
			ssn = txq->read_ptr;
1404
		}
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
1417
		scd_bug = !trans->cfg->trans.mq_rx_supported &&
1418 1419 1420 1421
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1422
	}
1423 1424 1425

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1426 1427
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1428 1429
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1430

1431 1432
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1433

1434 1435 1436 1437 1438 1439 1440
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1441
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1442 1443
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1444 1445 1446 1447 1448 1449 1450

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1451 1452

		/* enable the scheduler for this queue (only) */
1453 1454
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1455
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1456 1457 1458 1459 1460 1461 1462 1463

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1464
	}
1465 1466

	return scd_bug;
1467 1468
}

1469 1470 1471 1472
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1473
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1474 1475 1476 1477

	txq->ampdu = !shared_mode;
}

1478 1479
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1480
{
1481
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1482 1483 1484
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1485

1486 1487
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1488

1489 1490 1491 1492 1493 1494
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1495
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1496 1497
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1498
		return;
1499 1500
	}

1501 1502
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1503

1504 1505 1506
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1507

1508
	iwl_pcie_txq_unmap(trans, txq_id);
1509
	trans_pcie->txq[txq_id]->ampdu = false;
1510

1511
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1512 1513
}

1514 1515
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1516
/*
1517
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1518
 * @priv: device private data point
1519
 * @cmd: a pointer to the ucode command structure
1520
 *
1521 1522
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1523 1524
 * command queue.
 */
1525 1526
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1527
{
1528
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1529
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1530 1531
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1532
	unsigned long flags;
1533
	void *dup_buf = NULL;
1534
	dma_addr_t phys_addr;
1535
	int idx;
1536
	u16 copy_size, cmd_size, tb0_size;
1537
	bool had_nocopy = false;
1538
	u8 group_id = iwl_cmd_groupid(cmd->id);
1539
	int i, ret;
1540
	u32 cmd_pos;
1541 1542
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1543

1544
	if (WARN(!trans->wide_cmd_header &&
1545
		 group_id > IWL_ALWAYS_LONG_GROUP,
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1556 1557

	/* need one for the header if the first is NOCOPY */
1558
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1559

1560
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1561 1562 1563
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1564 1565
		if (!cmd->len[i])
			continue;
1566

1567 1568 1569
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1570 1571 1572 1573 1574 1575 1576 1577

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1578 1579
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1597
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1598 1599 1600
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1601 1602
		} else {
			/* NOCOPY must not be followed by normal! */
1603 1604 1605 1606
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1607
			copy_size += cmdlen[i];
1608 1609 1610
		}
		cmd_size += cmd->len[i];
	}
1611

1612 1613
	/*
	 * If any of the command structures end up being larger than
1614 1615 1616
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1617
	 */
1618 1619
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1620 1621
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1622 1623 1624
		idx = -EINVAL;
		goto free_dup_buf;
	}
1625

1626
	spin_lock_bh(&txq->lock);
1627

1628
	if (iwl_queue_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1629
		spin_unlock_bh(&txq->lock);
1630

1631
		IWL_ERR(trans, "No space in command queue\n");
1632
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1633 1634
		idx = -ENOSPC;
		goto free_dup_buf;
1635 1636
	}

1637
	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1638 1639
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1640

1641
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1642 1643
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1644

1645
	/* set up the header */
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1656
						 INDEX_TO_SEQ(txq->write_ptr));
1657 1658 1659 1660 1661 1662 1663

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1664
						 INDEX_TO_SEQ(txq->write_ptr));
1665 1666 1667 1668 1669
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1670 1671

	/* and copy the data that needs to be copied */
1672
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1673
		int copy;
1674

1675
		if (!cmd->len[i])
1676
			continue;
1677 1678 1679

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1680
					   IWL_HCMD_DFL_DUP))) {
1681 1682 1683 1684 1685
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1686 1687 1688 1689
			continue;
		}

		/*
1690 1691
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1692 1693 1694 1695 1696 1697 1698 1699
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1700 1701
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1702 1703 1704 1705

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1706
		}
1707 1708
	}

J
Johannes Berg 已提交
1709
	IWL_DEBUG_HC(trans,
1710
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1711
		     iwl_get_cmd_string(trans, cmd->id),
1712 1713
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1714
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1715

1716 1717 1718
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1719
	iwl_pcie_txq_build_tfd(trans, txq,
1720 1721
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1722 1723

	/* map first command fragment, if any remains */
1724
	if (copy_size > tb0_size) {
1725
		phys_addr = dma_map_single(trans->dev,
1726 1727
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1728 1729
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1730 1731
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1732 1733 1734
			idx = -ENOMEM;
			goto out;
		}
1735

1736
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1737
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1738 1739
	}

1740
	/* map the remaining (adjusted) nocopy/dup fragments */
1741
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1742
		const void *data = cmddata[i];
1743

1744
		if (!cmdlen[i])
1745
			continue;
1746 1747
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1748
			continue;
1749 1750 1751
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1752
					   cmdlen[i], DMA_TO_DEVICE);
1753
		if (dma_mapping_error(trans->dev, phys_addr)) {
1754 1755
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1756 1757 1758 1759
			idx = -ENOMEM;
			goto out;
		}

1760
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1761
	}
R
Reinette Chatre 已提交
1762

1763
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1764
	out_meta->flags = cmd->flags;
1765
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1766
		kzfree(txq->entries[idx].free_buf);
1767
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1768

1769
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1770

1771
	/* start timer if queue currently empty */
1772
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1773
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1774

1775
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1776
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1777 1778 1779 1780
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1781 1782
	}

1783
	/* Increment and update queue's write index */
1784
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
1785
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1786

1787 1788
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1789
 out:
1790
	spin_unlock_bh(&txq->lock);
1791 1792 1793
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1794
	return idx;
1795 1796
}

1797 1798
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1799 1800
 * @rxb: Rx buffer to reclaim
 */
1801
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1802
			    struct iwl_rx_cmd_buffer *rxb)
1803
{
Z
Zhu Yi 已提交
1804
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1805
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1806
	u8 group_id;
1807
	u32 cmd_id;
1808 1809 1810
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1811 1812
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1813
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1814
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1815 1816 1817 1818

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1819
	if (WARN(txq_id != trans_pcie->cmd_queue,
1820
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1821 1822
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1823
		iwl_print_hex_error(trans, pkt, 32);
1824
		return;
1825
	}
1826

1827
	spin_lock_bh(&txq->lock);
1828

1829
	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1830 1831
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1832
	group_id = cmd->hdr.group_id;
1833
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1834

1835
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1836

1837
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1838
	if (meta->flags & CMD_WANT_SKB) {
1839
		struct page *p = rxb_steal_page(rxb);
1840 1841 1842

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1843
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1844
	}
1845

1846 1847 1848
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1849
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1850

J
Johannes Berg 已提交
1851
	if (!(meta->flags & CMD_ASYNC)) {
1852
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1853 1854
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1855
				 iwl_get_cmd_string(trans, cmd_id));
1856
		}
1857
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1858
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1859
			       iwl_get_cmd_string(trans, cmd_id));
1860
		wake_up(&trans_pcie->wait_command_queue);
1861
	}
1862

Z
Zhu Yi 已提交
1863
	meta->flags = 0;
1864

1865
	spin_unlock_bh(&txq->lock);
1866
}
1867

1868
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1869

1870 1871
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1872 1873 1874 1875 1876 1877 1878
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1879
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1880
	if (ret < 0) {
1881
		IWL_ERR(trans,
1882
			"Error sending %s: enqueue_hcmd failed: %d\n",
1883
			iwl_get_cmd_string(trans, cmd->id), ret);
1884 1885 1886 1887 1888
		return ret;
	}
	return 0;
}

1889 1890
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1891
{
1892
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1893
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1894 1895 1896
	int cmd_idx;
	int ret;

1897
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1898
		       iwl_get_cmd_string(trans, cmd->id));
1899

1900 1901
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1902
		 "Command %s: a command is already active!\n",
1903
		 iwl_get_cmd_string(trans, cmd->id)))
1904 1905
		return -EIO;

1906
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1907
		       iwl_get_cmd_string(trans, cmd->id));
1908

1909
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1910 1911
	if (cmd_idx < 0) {
		ret = cmd_idx;
1912
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1913
		IWL_ERR(trans,
1914
			"Error sending %s: enqueue_hcmd failed: %d\n",
1915
			iwl_get_cmd_string(trans, cmd->id), ret);
1916 1917 1918
		return ret;
	}

1919 1920 1921 1922
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1923
	if (!ret) {
1924
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1925
			iwl_get_cmd_string(trans, cmd->id),
1926
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1927

1928
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1929
			txq->read_ptr, txq->write_ptr);
1930

1931
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1932
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1933
			       iwl_get_cmd_string(trans, cmd->id));
1934
		ret = -ETIMEDOUT;
1935

1936
		iwl_trans_pcie_sync_nmi(trans);
1937
		goto cancel;
1938 1939
	}

1940
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1941
		iwl_trans_pcie_dump_regs(trans);
1942
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1943
			iwl_get_cmd_string(trans, cmd->id));
1944
		dump_stack();
1945 1946 1947 1948
		ret = -EIO;
		goto cancel;
	}

1949
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1950
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1951 1952 1953 1954 1955
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1956
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1957
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1958
			iwl_get_cmd_string(trans, cmd->id));
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1973
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1974
	}
1975

1976 1977 1978
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1979 1980 1981 1982 1983
	}

	return ret;
}

1984
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1985
{
1986
	/* Make sure the NIC is still alive in the bus */
1987 1988
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
1989

1990
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1991
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1992 1993
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
1994
		return -ERFKILL;
1995
	}
1996

1997
	if (cmd->flags & CMD_ASYNC)
1998
		return iwl_pcie_send_hcmd_async(trans, cmd);
1999

2000
	/* We still can fail on RFKILL that can be asserted while we wait */
2001
	return iwl_pcie_send_hcmd_sync(trans, cmd);
2002 2003
}

2004 2005
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
2006
			     struct iwl_cmd_meta *out_meta)
2007
{
2008
	u16 head_tb_len;
2009 2010 2011 2012 2013 2014
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
2015
	head_tb_len = skb_headlen(skb) - hdr_len;
2016

2017 2018 2019 2020 2021
	if (head_tb_len > 0) {
		dma_addr_t tb_phys = dma_map_single(trans->dev,
						    skb->data + hdr_len,
						    head_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2022
			return -EINVAL;
2023 2024 2025
		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
					skb->data + hdr_len,
					head_tb_len);
2026
		iwl_pcie_txq_build_tfd(trans, txq, tb_phys, head_tb_len, false);
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

2041
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2042
			return -EINVAL;
2043 2044 2045
		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
					skb_frag_address(frag),
					skb_frag_size(frag));
2046 2047
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);
2048 2049
		if (tb_idx < 0)
			return tb_idx;
2050

2051
		out_meta->tbs |= BIT(tb_idx);
2052 2053 2054 2055 2056
	}

	return 0;
}

2057
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2058
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2100 2101 2102 2103
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2104
{
2105
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2106 2107 2108 2109 2110 2111 2112
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2113
	struct page **page_ptr;
2114 2115 2116 2117 2118 2119 2120 2121
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2122
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2123
			     trans_pcie->tfd_size,
2124
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2142 2143
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2144 2145 2146 2147 2148 2149 2150 2151 2152
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2153 2154 2155 2156 2157 2158 2159
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2170
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
2199 2200
			if (!csum_skb)
				return -ENOMEM;
2201 2202 2203 2204 2205 2206

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2207
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2208
			skb_reset_transport_header(csum_skb);
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
2221
			return -EINVAL;
2222 2223 2224
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
2225 2226
		trace_iwlwifi_dev_tx_tb(trans->dev, skb, start_hdr,
					hdr_tb_len);
2227 2228
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2240
				skb_put_data(csum_skb, tso.data, size);
2241 2242 2243 2244 2245

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
2246
				return -EINVAL;
2247 2248 2249 2250
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
2251 2252
			trace_iwlwifi_dev_tx_tb(trans->dev, skb, tso.data,
						size);
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2294 2295
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2296
{
2297
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2298
	struct ieee80211_hdr *hdr;
2299 2300 2301
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2302 2303
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2304
	void *tfd;
2305
	u16 len, tb1_len;
2306
	bool wait_write_ptr;
J
Johannes Berg 已提交
2307 2308
	__le16 fc;
	u8 hdr_len;
2309
	u16 wifi_seq;
2310
	bool amsdu;
2311

2312
	txq = trans_pcie->txq[txq_id];
2313

2314 2315
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2316
		return -EINVAL;
2317

2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2329 2330

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2331 2332
	}

J
Johannes Berg 已提交
2333
	if (skb_is_nonlinear(skb) &&
2334
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2345
	spin_lock(&txq->lock);
2346

2347
	if (iwl_queue_space(trans, txq) < txq->high_mark) {
2348 2349 2350
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2351
		if (unlikely(iwl_queue_space(trans, txq) < 3)) {
2352 2353 2354 2355
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2356

2357
			*dev_cmd_ptr = dev_cmd;
2358 2359 2360 2361 2362 2363 2364
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2365 2366 2367 2368 2369
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2370
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2371
	WARN_ONCE(txq->ampdu &&
2372
		  (wifi_seq & 0xff) != txq->write_ptr,
2373
		  "Q: %d WiFi Seq %d tfdNum %d",
2374
		  txq_id, wifi_seq, txq->write_ptr);
2375 2376

	/* Set up driver data for this TFD */
2377 2378
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2379 2380 2381

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2382
			    INDEX_TO_SEQ(txq->write_ptr)));
2383

2384
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2385 2386 2387 2388 2389 2390
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2391
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2392
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2393
	out_meta->flags = 0;
2394

2395
	/*
2396 2397 2398 2399
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2400
	 */
2401
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2402
	      hdr_len - IWL_FIRST_TB_SIZE;
2403 2404 2405 2406 2407 2408 2409 2410
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
2411
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2412 2413 2414
	} else {
		tb1_len = len;
	}
2415

2416 2417 2418 2419
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2420
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2421
			       IWL_FIRST_TB_SIZE, true);
2422

2423
	/* there must be data left over for TB1 or this code must be changed */
2424
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2425 2426

	/* map the data for TB1 */
2427
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2428 2429 2430
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2431
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2432

2433 2434 2435 2436 2437 2438 2439
	trace_iwlwifi_dev_tx(trans->dev, skb,
			     iwl_pcie_get_tfd(trans, txq,
					      txq->write_ptr),
			     trans_pcie->tfd_size,
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
			     hdr_len);

2440 2441 2442 2443 2444 2445 2446
	/*
	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
	 * (adding subframes, etc.).
	 * This can happen in some testing flows when the amsdu was already
	 * pre-built, and we just need to send the resulting skb.
	 */
	if (amsdu && skb_shinfo(skb)->gso_size) {
2447 2448 2449 2450
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
2451
	} else {
2452 2453
		struct sk_buff *frag;

2454 2455 2456 2457
		if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
					       out_meta)))
			goto out_err;

2458 2459 2460 2461 2462
		skb_walk_frags(skb, frag) {
			if (unlikely(iwl_fill_data_tbs(trans, frag, txq, 0,
						       out_meta)))
				goto out_err;
		}
2463
	}
J
Johannes Berg 已提交
2464

2465
	/* building the A-MSDU might have changed this data, so memcpy it now */
2466
	memcpy(&txq->first_tb_bufs[txq->write_ptr], dev_cmd, IWL_FIRST_TB_SIZE);
2467

2468
	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2469
	/* Set up entry for this TFD in Tx byte-count array */
2470 2471
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2472

2473
	wait_write_ptr = ieee80211_has_morefrags(fc);
2474

2475
	/* start timer if queue currently empty */
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout) {
		/*
		 * If the TXQ is active, then set the timer, if not,
		 * set the timer in remainder so that the timer will
		 * be armed with the right value when the station will
		 * wake up.
		 */
		if (!txq->frozen)
			mod_timer(&txq->stuck_timer,
				  jiffies + txq->wd_timeout);
		else
			txq->frozen_expiry_remainder = txq->wd_timeout;
2488
	}
2489 2490

	/* Tell device the write index *just past* this latest filled TFD */
2491
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
2492 2493
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2494 2495 2496

	/*
	 * At this point the frame is "transmitted" successfully
2497
	 * and we will get a TX status notification eventually.
2498 2499 2500 2501
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
2502
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2503 2504
	spin_unlock(&txq->lock);
	return -1;
2505
}