tx.c 70.3 KB
Newer Older
1
/******************************************************************************
2 3 4 5 6
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
7
 *
8
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
9
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11
 * Copyright(c) 2018 Intel Corporation
12 13 14 15 16 17 18 19 20 21 22
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * The full GNU General Public License is included in this distribution in the
23
 * file called COPYING.
24 25
 *
 * Contact Information:
26
 *  Intel Linux Wireless <linuxwifi@intel.com>
27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * BSD LICENSE
 *
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
 * Copyright(c) 2018 Intel Corporation
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
63
 *****************************************************************************/
64
#include <linux/etherdevice.h>
65
#include <linux/ieee80211.h>
66
#include <linux/slab.h>
67
#include <linux/sched.h>
68
#include <linux/pm_runtime.h>
69 70
#include <net/ip6_checksum.h>
#include <net/tso.h>
71

72 73 74
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-io.h"
76
#include "iwl-scd.h"
77
#include "iwl-op-mode.h"
78
#include "internal.h"
J
Johannes Berg 已提交
79
#include "fw/api/tx.h"
80

81 82 83
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
105

106
int iwl_queue_space(struct iwl_trans *trans, const struct iwl_txq *q)
107
{
108 109
	unsigned int max;
	unsigned int used;
110

111 112
	/*
	 * To avoid ambiguity between empty and completely full queues, there
113 114
	 * should always be less than max_tfd_queue_size elements in the queue.
	 * If q->n_window is smaller than max_tfd_queue_size, there is no need
115
	 * to reserve any queue entries for this purpose.
116
	 */
117
	if (q->n_window < trans->cfg->base_params->max_tfd_queue_size)
118 119
		max = q->n_window;
	else
120
		max = trans->cfg->base_params->max_tfd_queue_size - 1;
121

122
	/*
123 124
	 * max_tfd_queue_size is a power of 2, so the following is equivalent to
	 * modulo by max_tfd_queue_size and is well defined.
125
	 */
126 127
	used = (q->write_ptr - q->read_ptr) &
		(trans->cfg->base_params->max_tfd_queue_size - 1);
128 129 130 131 132

	if (WARN_ON(used > max))
		return 0;

	return max - used;
133 134 135 136 137
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
138
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
139 140 141 142
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
143
	 * iwl_pcie_get_cmd_index is broken. */
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

161 162
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
163 164 165 166 167 168 169 170 171 172 173 174
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

175
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
176 177 178 179 180 181 182 183
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

184
static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
185
{
186
	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
187 188 189 190 191
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
192
	if (txq->read_ptr == txq->write_ptr) {
193 194 195 196 197
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

198
	iwl_trans_pcie_log_scd_error(trans, txq);
199

L
Liad Kaufman 已提交
200
	iwl_force_nmi(trans);
201 202
}

203 204
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
205
 */
206
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
207 208
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
209
{
210
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
211
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
212 213
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
214 215 216
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
217
	struct iwl_tx_cmd *tx_cmd =
218
		(void *)txq->entries[txq->write_ptr].cmd->payload;
219
	u8 sta_id = tx_cmd->sta_id;
220

221 222
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

223
	sec_ctl = tx_cmd->sec_ctl;
224 225 226

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
227
		len += IEEE80211_CCMP_MIC_LEN;
228 229
		break;
	case TX_CMD_SEC_TKIP:
230
		len += IEEE80211_TKIP_ICV_LEN;
231 232
		break;
	case TX_CMD_SEC_WEP:
233
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
234 235
		break;
	}
236 237 238
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

239 240 241
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

242
	bc_ent = cpu_to_le16(len | (sta_id << 12));
243 244 245 246 247 248 249 250

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

251 252 253 254 255 256
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
257 258
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
259 260 261
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
262
		(void *)txq->entries[read_ptr].cmd->payload;
263 264 265 266 267 268 269

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
270

271 272 273 274 275 276 277
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

278 279
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
280
 */
281 282
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
283
{
284
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
285
	u32 reg = 0;
286
	int txq_id = txq->id;
287

288
	lockdep_assert_held(&txq->lock);
289

290 291 292 293 294 295 296 297 298
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
299
		/*
300 301 302
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
303
		 */
304 305 306 307 308 309
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
310
				    BIT(trans->cfg->csr->flag_mac_access_req));
311
			txq->need_update = true;
312 313
			return;
		}
W
Wey-Yi Guy 已提交
314
	}
315 316 317 318 319

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
320
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
321 322
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
323
			    txq->write_ptr | (txq_id << 8));
324
}
325

326 327 328 329 330 331
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
332
		struct iwl_txq *txq = trans_pcie->txq[i];
333

334 335 336
		if (!test_bit(i, trans_pcie->queue_used))
			continue;

337
		spin_lock_bh(&txq->lock);
338
		if (txq->need_update) {
339
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
340
			txq->need_update = false;
341
		}
342
		spin_unlock_bh(&txq->lock);
343
	}
344 345
}

346
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
347
						  void *_tfd, u8 idx)
348 349 350
{

	if (trans->cfg->use_tfh) {
351 352
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
353 354

		return (dma_addr_t)(le64_to_cpu(tb->addr));
355 356 357 358 359
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
360

361 362
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
363

364
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
365

366 367 368 369 370 371 372
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
373 374
}

375 376
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
377
{
378 379
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
380

381
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
382

383 384
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
385

386
	tb->hi_n_len = cpu_to_le16(hi_n_len);
387

388
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
389 390
}

391
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
392
{
393
	if (trans->cfg->use_tfh) {
394
		struct iwl_tfh_tfd *tfd = _tfd;
395

396 397 398
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
399

400 401
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
402 403
}

404
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
405
			       struct iwl_cmd_meta *meta,
406
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
407
{
408 409
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
410
	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
J
Johannes Berg 已提交
411 412

	/* Sanity check on number of chunks */
413
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
414

415
	if (num_tbs > trans_pcie->max_tbs) {
416
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
417 418 419 420
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

421
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
422

J
Johannes Berg 已提交
423
	for (i = 1; i < num_tbs; i++) {
424
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
425
			dma_unmap_page(trans->dev,
426 427
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
428 429 430
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
431 432 433 434
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
435 436
					 DMA_TO_DEVICE);
	}
437 438 439 440 441 442 443 444 445 446 447

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

448 449
}

450 451
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
452
 * @trans - transport private data
453
 * @txq - tx queue
454
 * @dma_dir - the direction of the DMA mapping
455 456 457 458
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
459
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
460
{
461 462 463
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
464
	int rd_ptr = txq->read_ptr;
465
	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
466

467 468
	lockdep_assert_held(&txq->lock);

469 470 471
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
472
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
473 474

	/* free SKB */
475
	if (txq->entries) {
J
Johannes Berg 已提交
476 477
		struct sk_buff *skb;

478
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
479

480 481 482 483
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
484
		if (skb) {
485
			iwl_op_mode_free_skb(trans->op_mode, skb);
486
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
487 488 489 490
		}
	}
}

491
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
492
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
493
{
494
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
495
	void *tfd;
J
Johannes Berg 已提交
496 497
	u32 num_tbs;

498
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
499

500
	if (reset)
501
		memset(tfd, 0, trans_pcie->tfd_size);
502

503
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
504

505
	/* Each TFD can point to a maximum max_tbs Tx buffers */
506
	if (num_tbs >= trans_pcie->max_tbs) {
507
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
508
			trans_pcie->max_tbs);
509 510 511
		return -EINVAL;
	}

512 513
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
514 515
		return -EINVAL;

516
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
517

J
Johannes Berg 已提交
518
	return num_tbs;
519 520
}

521
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
522
		       int slots_num, bool cmd_queue)
523 524
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
525 526
	size_t tfd_sz = trans_pcie->tfd_size *
		trans->cfg->base_params->max_tfd_queue_size;
527
	size_t tb0_buf_sz;
528 529 530 531 532
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

533 534 535
	if (trans->cfg->use_tfh)
		tfd_sz = trans_pcie->tfd_size * slots_num;

536
	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
537 538
	txq->trans_pcie = trans_pcie;

539
	txq->n_window = slots_num;
540 541 542 543 544 545 546 547

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

548
	if (cmd_queue)
549 550 551 552 553 554 555 556 557 558 559
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
560
				       &txq->dma_addr, GFP_KERNEL);
561
	if (!txq->tfds)
562
		goto error;
563

564
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
565

566
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
567

568 569
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
570
					      GFP_KERNEL);
571
	if (!txq->first_tb_bufs)
572 573
		goto err_free_tfds;

574
	return 0;
575
err_free_tfds:
576
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
577
error:
578
	if (txq->entries && cmd_queue)
579 580 581 582 583 584 585 586 587
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

588
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
589
		      int slots_num, bool cmd_queue)
590 591
{
	int ret;
592
	u32 tfd_queue_max_size = trans->cfg->base_params->max_tfd_queue_size;
593

594
	txq->need_update = false;
595

596
	/* max_tfd_queue_size must be power-of-two size, otherwise
597
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
598 599 600 601
	if (WARN_ONCE(tfd_queue_max_size & (tfd_queue_max_size - 1),
		      "Max tfd queue size must be a power of two, but is %d",
		      tfd_queue_max_size))
		return -EINVAL;
602 603

	/* Initialize queue's high/low-water marks, and head/tail indexes */
604
	ret = iwl_queue_init(txq, slots_num);
605 606 607 608
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
609

610
	if (cmd_queue) {
611 612 613 614 615
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

616
	__skb_queue_head_init(&txq->overflow_q);
617 618 619 620

	return 0;
}

621 622
void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
			    struct sk_buff *skb)
623
{
624
	struct page **page_ptr;
625

626
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
627

628 629 630
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
631 632 633
	}
}

634 635 636 637 638 639 640 641 642
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
643
		iwl_trans_unref(trans);
644 645 646 647 648 649 650 651 652
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
653
				   BIT(trans->cfg->csr->flag_mac_access_req));
654 655
}

656 657 658 659 660 661
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
662
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
663 664

	spin_lock_bh(&txq->lock);
665
	while (txq->write_ptr != txq->read_ptr) {
666
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
667
				   txq_id, txq->read_ptr);
668 669

		if (txq_id != trans_pcie->cmd_queue) {
670
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
671 672 673 674

			if (WARN_ON_ONCE(!skb))
				continue;

675
			iwl_pcie_free_tso_page(trans_pcie, skb);
676
		}
677
		iwl_pcie_txq_free_tfd(trans, txq);
678
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
679

680
		if (txq->read_ptr == txq->write_ptr) {
681 682 683 684 685
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
686
					      txq->id);
687
				iwl_trans_unref(trans);
688 689 690 691 692
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
693
	}
694 695 696 697 698 699 700

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

701
	spin_unlock_bh(&txq->lock);
702 703 704

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
705 706 707 708 709 710 711 712 713 714 715 716 717
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
718
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
719 720 721 722 723 724 725 726 727 728
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
729
		for (i = 0; i < txq->n_window; i++) {
730 731
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
732 733 734
		}

	/* De-alloc circular buffer of TFDs */
735 736
	if (txq->tfds) {
		dma_free_coherent(dev,
737 738
				  trans_pcie->tfd_size *
				  trans->cfg->base_params->max_tfd_queue_size,
739 740
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
741
		txq->tfds = NULL;
742 743

		dma_free_coherent(dev,
744
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
745
				  txq->first_tb_bufs, txq->first_tb_dma);
746 747 748 749 750 751 752 753 754 755 756 757 758 759
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
760
	int nq = trans->cfg->base_params->num_of_queues;
761 762
	int chan;
	u32 reg_val;
763 764
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
765 766 767 768 769 770 771 772 773 774 775

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

776 777 778 779
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
780 781 782 783 784 785 786

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
787 788
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
789 790

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
791 792
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
793 794

	/* Activate all Tx DMA/FIFO channels */
795
	iwl_scd_activate_fifos(trans);
796 797 798 799 800 801 802 803 804 805 806 807 808

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
809
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
810 811
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
812 813
}

814 815 816 817 818
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

819 820 821 822 823 824 825
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
	if (WARN_ON_ONCE(trans->cfg->gen2))
		return;

826 827
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
828
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
829 830 831
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
832
					   txq->dma_addr);
833 834 835
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
836
					   txq->dma_addr >> 8);
837
		iwl_pcie_txq_unmap(trans, txq_id);
838 839
		txq->read_ptr = 0;
		txq->write_ptr = 0;
840 841 842 843 844 845
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

846 847 848 849 850 851
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
852 853
}

854 855 856 857 858 859 860 861 862
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

863
	if (!iwl_trans_grab_nic_access(trans, &flags))
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

885 886 887 888 889 890
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
891
	int txq_id;
892 893

	/* Turn off all Tx DMA fifos */
894
	iwl_scd_deactivate_fifos(trans);
895

896 897
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
898

899 900 901 902 903 904 905 906 907
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
908
	if (!trans_pcie->txq_memory)
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

929 930
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

931
	/* Tx queues */
932
	if (trans_pcie->txq_memory) {
933
		for (txq_id = 0;
934 935
		     txq_id < trans->cfg->base_params->num_of_queues;
		     txq_id++) {
936
			iwl_pcie_txq_free(trans, txq_id);
937 938
			trans_pcie->txq[txq_id] = NULL;
		}
939 940
	}

941 942
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
958
	u16 bc_tbls_size = trans->cfg->base_params->num_of_queues;
959

960 961 962
	bc_tbls_size *= (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560) ?
		sizeof(struct iwl_gen3_bc_tbl) :
		sizeof(struct iwlagn_scd_bc_tbl);
963 964 965

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
966
	if (WARN_ON(trans_pcie->txq_memory)) {
967 968 969 970 971
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
972
				     bc_tbls_size);
973 974 975 976 977 978 979 980 981 982 983 984
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

985 986 987
	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
					 sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq_memory) {
988
		IWL_ERR(trans, "Not enough memory for txq\n");
989
		ret = -ENOMEM;
990 991 992 993 994 995
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
996 997
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

998
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
999 1000
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
1001
					 slots_num, cmd_queue);
1002 1003 1004 1005
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
1006
		trans_pcie->txq[txq_id]->id = txq_id;
1007 1008 1009 1010 1011 1012 1013 1014 1015
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
1016

1017 1018 1019 1020 1021 1022 1023
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

1024
	if (!trans_pcie->txq_memory) {
1025 1026 1027 1028 1029 1030
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

1031
	spin_lock(&trans_pcie->irq_lock);
1032 1033

	/* Turn off all Tx DMA fifos */
1034
	iwl_scd_deactivate_fifos(trans);
1035 1036 1037 1038 1039

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

1040
	spin_unlock(&trans_pcie->irq_lock);
1041 1042 1043 1044

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
1045 1046
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1047
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1048
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1049
					slots_num, cmd_queue);
1050 1051 1052 1053 1054
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1055 1056 1057 1058 1059 1060 1061
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1062
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1063
	}
1064

1065
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1066 1067 1068 1069
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1070 1071 1072 1073 1074 1075 1076 1077
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1078
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1079
{
1080 1081
	lockdep_assert_held(&txq->lock);

1082
	if (!txq->wd_timeout)
1083 1084
		return;

1085 1086 1087 1088 1089 1090 1091
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1092 1093 1094 1095
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1096
	if (txq->read_ptr == txq->write_ptr)
1097 1098
		del_timer(&txq->stuck_timer);
	else
1099
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1100 1101 1102
}

/* Frees buffers until index _not_ inclusive */
1103 1104
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1105 1106
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1107
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1108 1109
	int tfd_num = iwl_pcie_get_cmd_index(txq, ssn);
	int read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1110 1111 1112 1113
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1114
		return;
J
Johannes Berg 已提交
1115

1116
	spin_lock_bh(&txq->lock);
1117

1118
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1119 1120 1121 1122 1123
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1124
	if (read_ptr == tfd_num)
1125 1126 1127
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1128
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1129

1130 1131
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1132
	last_to_free = iwl_queue_dec_wrap(trans, tfd_num);
1133

1134
	if (!iwl_queue_used(txq, last_to_free)) {
1135
		IWL_ERR(trans,
1136
			"%s: Read index for txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1137 1138
			__func__, txq_id, last_to_free,
			trans->cfg->base_params->max_tfd_queue_size,
1139
			txq->write_ptr, txq->read_ptr);
1140
		goto out;
J
Johannes Berg 已提交
1141 1142
	}

1143
	if (WARN_ON(!skb_queue_empty(skbs)))
1144
		goto out;
J
Johannes Berg 已提交
1145

1146
	for (;
1147 1148 1149 1150
	     read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr),
	     read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr)) {
		struct sk_buff *skb = txq->entries[read_ptr].skb;
J
Johannes Berg 已提交
1151

1152
		if (WARN_ON_ONCE(!skb))
1153
			continue;
J
Johannes Berg 已提交
1154

1155
		iwl_pcie_free_tso_page(trans_pcie, skb);
1156 1157

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1158

1159
		txq->entries[read_ptr].skb = NULL;
1160

1161 1162
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1163

1164
		iwl_pcie_txq_free_tfd(trans, txq);
1165
	}
1166

1167
	iwl_pcie_txq_progress(txq);
1168

1169
	if (iwl_queue_space(trans, txq) > txq->low_mark &&
1170
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1171
		struct sk_buff_head overflow_skbs;
1172

1173 1174
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184

		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1185 1186
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1187 1188 1189 1190
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1191 1192 1193 1194 1195 1196

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1197
			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1198 1199
		}

1200
		if (iwl_queue_space(trans, txq) > txq->low_mark)
1201
			iwl_wake_queue(trans, txq);
1202 1203

		spin_lock_bh(&txq->lock);
1204
	}
1205

1206 1207
	if (txq->read_ptr == txq->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1208
		iwl_trans_unref(trans);
1209 1210
	}

1211
out:
1212
	spin_unlock_bh(&txq->lock);
1213 1214
}

1215 1216
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1217 1218
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1219
	const struct iwl_cfg *cfg = trans->cfg;
1220 1221 1222 1223
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1224
	/* Make sure the NIC is still alive in the bus */
1225 1226
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
1227

1228 1229 1230 1231
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1232
		iwl_trans_ref(trans);
1233 1234
	}

1235 1236 1237 1238 1239 1240
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1241
	if (cfg->base_params->apmg_wake_up_wa &&
1242
	    !trans_pcie->cmd_hold_nic_awake) {
1243
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1244
					 BIT(cfg->csr->flag_mac_access_req));
1245 1246

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1247 1248
				   BIT(cfg->csr->flag_val_mac_access_en),
				   (BIT(cfg->csr->flag_mac_clock_ready) |
1249 1250 1251 1252
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1253
					BIT(cfg->csr->flag_mac_access_req));
1254 1255 1256
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1257
		trans_pcie->cmd_hold_nic_awake = true;
1258 1259 1260 1261 1262
	}

	return 0;
}

1263 1264 1265 1266 1267 1268 1269
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
1270
void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1271
{
1272
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1273
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1274
	unsigned long flags;
1275
	int nfreed = 0;
1276
	u16 r;
1277

1278
	lockdep_assert_held(&txq->lock);
1279

1280 1281 1282
	idx = iwl_pcie_get_cmd_index(txq, idx);
	r = iwl_pcie_get_cmd_index(txq, txq->read_ptr);

1283 1284
	if (idx >= trans->cfg->base_params->max_tfd_queue_size ||
	    (!iwl_queue_used(txq, idx))) {
S
Sara Sharon 已提交
1285 1286 1287 1288 1289
		WARN_ONCE(test_bit(txq_id, trans_pcie->queue_used),
			  "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, idx,
			  trans->cfg->base_params->max_tfd_queue_size,
			  txq->write_ptr, txq->read_ptr);
1290 1291
		return;
	}
1292

1293 1294 1295
	for (idx = iwl_queue_inc_wrap(trans, idx); r != idx;
	     r = iwl_queue_inc_wrap(trans, r)) {
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
1296

1297 1298
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1299
				idx, txq->write_ptr, r);
L
Liad Kaufman 已提交
1300
			iwl_force_nmi(trans);
1301 1302 1303
		}
	}

1304
	if (txq->read_ptr == txq->write_ptr) {
1305
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1306
		iwl_pcie_clear_cmd_in_flight(trans);
1307 1308 1309
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1310
	iwl_pcie_txq_progress(txq);
1311 1312
}

1313
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1314
				 u16 txq_id)
1315
{
1316
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1317 1318 1319 1320 1321 1322
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1323
	tbl_dw_addr = trans_pcie->scd_base_addr +
1324 1325
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1326
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1327 1328 1329 1330 1331 1332

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1333
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1334 1335 1336 1337

	return 0;
}

1338 1339 1340 1341
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1342
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1343 1344
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1345
{
1346
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1347
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1348
	int fifo = -1;
1349
	bool scd_bug = false;
1350

1351 1352
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1353

1354 1355
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1356 1357
	if (cfg) {
		fifo = cfg->fifo;
1358

1359
		/* Disable the scheduler prior configuring the cmd queue */
1360 1361
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1362 1363
			iwl_scd_enable_set_active(trans, 0);

1364 1365
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1366

1367 1368 1369
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1370

1371
		if (cfg->aggregate) {
1372
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1373

1374 1375
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1376

1377 1378
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1379
			txq->ampdu = true;
1380 1381 1382 1383 1384 1385 1386 1387
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1388
			ssn = txq->read_ptr;
1389
		}
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
		scd_bug = !trans->cfg->mq_rx_supported &&
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1407
	}
1408 1409 1410

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1411 1412
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1413 1414
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1415

1416 1417
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1418

1419 1420 1421 1422 1423 1424 1425
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1426
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1427 1428
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1429 1430 1431 1432 1433 1434 1435

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1436 1437

		/* enable the scheduler for this queue (only) */
1438 1439
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1440
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1441 1442 1443 1444 1445 1446 1447 1448

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1449
	}
1450 1451

	return scd_bug;
1452 1453
}

1454 1455 1456 1457
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1458
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1459 1460 1461 1462

	txq->ampdu = !shared_mode;
}

1463 1464
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1465
{
1466
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1467 1468 1469
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1470

1471 1472
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1473

1474 1475 1476 1477 1478 1479
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1480
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1481 1482
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1483
		return;
1484 1485
	}

1486 1487
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1488

1489 1490 1491
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1492

1493
	iwl_pcie_txq_unmap(trans, txq_id);
1494
	trans_pcie->txq[txq_id]->ampdu = false;
1495

1496
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1497 1498
}

1499 1500
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1501
/*
1502
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1503
 * @priv: device private data point
1504
 * @cmd: a pointer to the ucode command structure
1505
 *
1506 1507
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1508 1509
 * command queue.
 */
1510 1511
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1512
{
1513
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1514
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1515 1516
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1517
	unsigned long flags;
1518
	void *dup_buf = NULL;
1519
	dma_addr_t phys_addr;
1520
	int idx;
1521
	u16 copy_size, cmd_size, tb0_size;
1522
	bool had_nocopy = false;
1523
	u8 group_id = iwl_cmd_groupid(cmd->id);
1524
	int i, ret;
1525
	u32 cmd_pos;
1526 1527
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1528

1529
	if (WARN(!trans->wide_cmd_header &&
1530
		 group_id > IWL_ALWAYS_LONG_GROUP,
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1541 1542

	/* need one for the header if the first is NOCOPY */
1543
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1544

1545
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1546 1547 1548
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1549 1550
		if (!cmd->len[i])
			continue;
1551

1552 1553 1554
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1555 1556 1557 1558 1559 1560 1561 1562

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1563 1564
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1582
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1583 1584 1585
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1586 1587
		} else {
			/* NOCOPY must not be followed by normal! */
1588 1589 1590 1591
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1592
			copy_size += cmdlen[i];
1593 1594 1595
		}
		cmd_size += cmd->len[i];
	}
1596

1597 1598
	/*
	 * If any of the command structures end up being larger than
1599 1600 1601
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1602
	 */
1603 1604
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1605 1606
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1607 1608 1609
		idx = -EINVAL;
		goto free_dup_buf;
	}
1610

1611
	spin_lock_bh(&txq->lock);
1612

1613
	if (iwl_queue_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1614
		spin_unlock_bh(&txq->lock);
1615

1616
		IWL_ERR(trans, "No space in command queue\n");
1617
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1618 1619
		idx = -ENOSPC;
		goto free_dup_buf;
1620 1621
	}

1622
	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1623 1624
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1625

1626
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1627 1628
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1629

1630
	/* set up the header */
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1641
						 INDEX_TO_SEQ(txq->write_ptr));
1642 1643 1644 1645 1646 1647 1648

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1649
						 INDEX_TO_SEQ(txq->write_ptr));
1650 1651 1652 1653 1654
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1655 1656

	/* and copy the data that needs to be copied */
1657
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1658
		int copy;
1659

1660
		if (!cmd->len[i])
1661
			continue;
1662 1663 1664

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1665
					   IWL_HCMD_DFL_DUP))) {
1666 1667 1668 1669 1670
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1671 1672 1673 1674
			continue;
		}

		/*
1675 1676
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1677 1678 1679 1680 1681 1682 1683 1684
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1685 1686
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1687 1688 1689 1690

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1691
		}
1692 1693
	}

J
Johannes Berg 已提交
1694
	IWL_DEBUG_HC(trans,
1695
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1696
		     iwl_get_cmd_string(trans, cmd->id),
1697 1698
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1699
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1700

1701 1702 1703
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1704
	iwl_pcie_txq_build_tfd(trans, txq,
1705 1706
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1707 1708

	/* map first command fragment, if any remains */
1709
	if (copy_size > tb0_size) {
1710
		phys_addr = dma_map_single(trans->dev,
1711 1712
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1713 1714
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1715 1716
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1717 1718 1719
			idx = -ENOMEM;
			goto out;
		}
1720

1721
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1722
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1723 1724
	}

1725
	/* map the remaining (adjusted) nocopy/dup fragments */
1726
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1727
		const void *data = cmddata[i];
1728

1729
		if (!cmdlen[i])
1730
			continue;
1731 1732
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1733
			continue;
1734 1735 1736
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1737
					   cmdlen[i], DMA_TO_DEVICE);
1738
		if (dma_mapping_error(trans->dev, phys_addr)) {
1739 1740
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1741 1742 1743 1744
			idx = -ENOMEM;
			goto out;
		}

1745
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1746
	}
R
Reinette Chatre 已提交
1747

1748
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1749
	out_meta->flags = cmd->flags;
1750
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1751
		kzfree(txq->entries[idx].free_buf);
1752
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1753

1754
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1755

1756
	/* start timer if queue currently empty */
1757
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1758
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1759

1760
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1761
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1762 1763 1764 1765
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1766 1767
	}

1768
	/* Increment and update queue's write index */
1769
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
1770
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1771

1772 1773
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1774
 out:
1775
	spin_unlock_bh(&txq->lock);
1776 1777 1778
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1779
	return idx;
1780 1781
}

1782 1783
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1784 1785
 * @rxb: Rx buffer to reclaim
 */
1786
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1787
			    struct iwl_rx_cmd_buffer *rxb)
1788
{
Z
Zhu Yi 已提交
1789
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1790
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1791
	u8 group_id;
1792
	u32 cmd_id;
1793 1794 1795
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1796 1797
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1798
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1799
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1800 1801 1802 1803

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1804
	if (WARN(txq_id != trans_pcie->cmd_queue,
1805
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1806 1807
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1808
		iwl_print_hex_error(trans, pkt, 32);
1809
		return;
1810
	}
1811

1812
	spin_lock_bh(&txq->lock);
1813

1814
	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1815 1816
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1817
	group_id = cmd->hdr.group_id;
1818
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1819

1820
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1821

1822
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1823
	if (meta->flags & CMD_WANT_SKB) {
1824
		struct page *p = rxb_steal_page(rxb);
1825 1826 1827

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1828
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1829
	}
1830

1831 1832 1833
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1834
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1835

J
Johannes Berg 已提交
1836
	if (!(meta->flags & CMD_ASYNC)) {
1837
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1838 1839
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1840
				 iwl_get_cmd_string(trans, cmd_id));
1841
		}
1842
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1843
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1844
			       iwl_get_cmd_string(trans, cmd_id));
1845
		wake_up(&trans_pcie->wait_command_queue);
1846
	}
1847

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1862
	meta->flags = 0;
1863

1864
	spin_unlock_bh(&txq->lock);
1865
}
1866

1867
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1868

1869 1870
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1871 1872 1873 1874 1875 1876 1877
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1878
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1879
	if (ret < 0) {
1880
		IWL_ERR(trans,
1881
			"Error sending %s: enqueue_hcmd failed: %d\n",
1882
			iwl_get_cmd_string(trans, cmd->id), ret);
1883 1884 1885 1886 1887
		return ret;
	}
	return 0;
}

1888 1889
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1890
{
1891
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1892
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1893 1894 1895
	int cmd_idx;
	int ret;

1896
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1897
		       iwl_get_cmd_string(trans, cmd->id));
1898

1899 1900
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1901
		 "Command %s: a command is already active!\n",
1902
		 iwl_get_cmd_string(trans, cmd->id)))
1903 1904
		return -EIO;

1905
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1906
		       iwl_get_cmd_string(trans, cmd->id));
1907

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1918
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1919 1920
	if (cmd_idx < 0) {
		ret = cmd_idx;
1921
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1922
		IWL_ERR(trans,
1923
			"Error sending %s: enqueue_hcmd failed: %d\n",
1924
			iwl_get_cmd_string(trans, cmd->id), ret);
1925 1926 1927
		return ret;
	}

1928 1929 1930 1931
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1932
	if (!ret) {
1933
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1934
			iwl_get_cmd_string(trans, cmd->id),
1935
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1936

1937
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1938
			txq->read_ptr, txq->write_ptr);
1939

1940
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1941
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1942
			       iwl_get_cmd_string(trans, cmd->id));
1943
		ret = -ETIMEDOUT;
1944

L
Liad Kaufman 已提交
1945
		iwl_force_nmi(trans);
1946
		iwl_trans_fw_error(trans);
1947

1948
		goto cancel;
1949 1950
	}

1951
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1952
		iwl_trans_pcie_dump_regs(trans);
1953
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1954
			iwl_get_cmd_string(trans, cmd->id));
1955
		dump_stack();
1956 1957 1958 1959
		ret = -EIO;
		goto cancel;
	}

1960
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1961
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1962 1963 1964 1965 1966
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1967
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1968
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1969
			iwl_get_cmd_string(trans, cmd->id));
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1984
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1985
	}
1986

1987 1988 1989
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1990 1991 1992 1993 1994
	}

	return ret;
}

1995
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1996
{
1997
	/* Make sure the NIC is still alive in the bus */
1998 1999
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
2000

2001
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
2002
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
2003 2004
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
2005
		return -ERFKILL;
2006
	}
2007

2008
	if (cmd->flags & CMD_ASYNC)
2009
		return iwl_pcie_send_hcmd_async(trans, cmd);
2010

2011
	/* We still can fail on RFKILL that can be asserted while we wait */
2012
	return iwl_pcie_send_hcmd_sync(trans, cmd);
2013 2014
}

2015 2016
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
2017
			     struct iwl_cmd_meta *out_meta)
2018
{
2019
	u16 head_tb_len;
2020 2021 2022 2023 2024 2025
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
2026
	head_tb_len = skb_headlen(skb) - hdr_len;
2027

2028 2029 2030 2031 2032
	if (head_tb_len > 0) {
		dma_addr_t tb_phys = dma_map_single(trans->dev,
						    skb->data + hdr_len,
						    head_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2033
			return -EINVAL;
2034 2035 2036
		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
					skb->data + hdr_len,
					head_tb_len);
2037
		iwl_pcie_txq_build_tfd(trans, txq, tb_phys, head_tb_len, false);
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

2052
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2053
			return -EINVAL;
2054 2055 2056
		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
					skb_frag_address(frag),
					skb_frag_size(frag));
2057 2058
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);
2059 2060
		if (tb_idx < 0)
			return tb_idx;
2061

2062
		out_meta->tbs |= BIT(tb_idx);
2063 2064 2065 2066 2067
	}

	return 0;
}

2068
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2069
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2111 2112 2113 2114
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2115
{
2116
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2117 2118 2119 2120 2121 2122 2123
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2124
	struct page **page_ptr;
2125 2126 2127 2128 2129 2130 2131 2132
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2133
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2134
			     trans_pcie->tfd_size,
2135
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2153 2154
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2155 2156 2157 2158 2159 2160 2161 2162 2163
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2164 2165 2166 2167 2168 2169 2170
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2181
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
2210 2211
			if (!csum_skb)
				return -ENOMEM;
2212 2213 2214 2215 2216 2217

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2218
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2219
			skb_reset_transport_header(csum_skb);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
2232
			return -EINVAL;
2233 2234 2235
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
2236 2237
		trace_iwlwifi_dev_tx_tb(trans->dev, skb, start_hdr,
					hdr_tb_len);
2238 2239
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2251
				skb_put_data(csum_skb, tso.data, size);
2252 2253 2254 2255 2256

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
2257
				return -EINVAL;
2258 2259 2260 2261
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
2262 2263
			trace_iwlwifi_dev_tx_tb(trans->dev, skb, tso.data,
						size);
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2305 2306
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2307
{
2308
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2309
	struct ieee80211_hdr *hdr;
2310 2311 2312
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2313 2314
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2315
	void *tfd;
2316
	u16 len, tb1_len;
2317
	bool wait_write_ptr;
J
Johannes Berg 已提交
2318 2319
	__le16 fc;
	u8 hdr_len;
2320
	u16 wifi_seq;
2321
	bool amsdu;
2322

2323
	txq = trans_pcie->txq[txq_id];
2324

2325 2326
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2327
		return -EINVAL;
2328

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2340 2341

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2342 2343
	}

J
Johannes Berg 已提交
2344
	if (skb_is_nonlinear(skb) &&
2345
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2356
	spin_lock(&txq->lock);
2357

2358
	if (iwl_queue_space(trans, txq) < txq->high_mark) {
2359 2360 2361
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2362
		if (unlikely(iwl_queue_space(trans, txq) < 3)) {
2363 2364 2365 2366
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2367

2368
			*dev_cmd_ptr = dev_cmd;
2369 2370 2371 2372 2373 2374 2375
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2376 2377 2378 2379 2380
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2381
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2382
	WARN_ONCE(txq->ampdu &&
2383
		  (wifi_seq & 0xff) != txq->write_ptr,
2384
		  "Q: %d WiFi Seq %d tfdNum %d",
2385
		  txq_id, wifi_seq, txq->write_ptr);
2386 2387

	/* Set up driver data for this TFD */
2388 2389
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2390 2391 2392

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2393
			    INDEX_TO_SEQ(txq->write_ptr)));
2394

2395
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2396 2397 2398 2399 2400 2401
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2402
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2403
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2404
	out_meta->flags = 0;
2405

2406
	/*
2407 2408 2409 2410
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2411
	 */
2412
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2413
	      hdr_len - IWL_FIRST_TB_SIZE;
2414 2415 2416 2417 2418 2419 2420 2421
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
2422
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2423 2424 2425
	} else {
		tb1_len = len;
	}
2426

2427 2428 2429 2430
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2431
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2432
			       IWL_FIRST_TB_SIZE, true);
2433

2434
	/* there must be data left over for TB1 or this code must be changed */
2435
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2436 2437

	/* map the data for TB1 */
2438
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2439 2440 2441
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2442
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2443

2444 2445 2446 2447 2448 2449 2450
	trace_iwlwifi_dev_tx(trans->dev, skb,
			     iwl_pcie_get_tfd(trans, txq,
					      txq->write_ptr),
			     trans_pcie->tfd_size,
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
			     hdr_len);

2451 2452 2453 2454 2455 2456 2457
	/*
	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
	 * (adding subframes, etc.).
	 * This can happen in some testing flows when the amsdu was already
	 * pre-built, and we just need to send the resulting skb.
	 */
	if (amsdu && skb_shinfo(skb)->gso_size) {
2458 2459 2460 2461
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
2462
	} else {
2463 2464
		struct sk_buff *frag;

2465 2466 2467 2468
		if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
					       out_meta)))
			goto out_err;

2469 2470 2471 2472 2473
		skb_walk_frags(skb, frag) {
			if (unlikely(iwl_fill_data_tbs(trans, frag, txq, 0,
						       out_meta)))
				goto out_err;
		}
2474
	}
J
Johannes Berg 已提交
2475

2476
	/* building the A-MSDU might have changed this data, so memcpy it now */
2477
	memcpy(&txq->first_tb_bufs[txq->write_ptr], dev_cmd, IWL_FIRST_TB_SIZE);
2478

2479
	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2480
	/* Set up entry for this TFD in Tx byte-count array */
2481 2482
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2483

2484
	wait_write_ptr = ieee80211_has_morefrags(fc);
2485

2486
	/* start timer if queue currently empty */
2487
	if (txq->read_ptr == txq->write_ptr) {
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2501
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2502
		iwl_trans_ref(trans);
2503
	}
2504 2505

	/* Tell device the write index *just past* this latest filled TFD */
2506
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
2507 2508
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2509 2510 2511

	/*
	 * At this point the frame is "transmitted" successfully
2512
	 * and we will get a TX status notification eventually.
2513 2514 2515 2516
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
2517
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2518 2519
	spin_unlock(&txq->lock);
	return -1;
2520
}