tx.c 71.3 KB
Newer Older
1
/******************************************************************************
2 3 4 5 6
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
7
 *
8
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
9
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11
 * Copyright(c) 2018 - 2019 Intel Corporation
12 13 14 15 16 17 18 19 20 21 22
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * The full GNU General Public License is included in this distribution in the
23
 * file called COPYING.
24 25
 *
 * Contact Information:
26
 *  Intel Linux Wireless <linuxwifi@intel.com>
27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
29 30 31 32 33
 * BSD LICENSE
 *
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
34
 * Copyright(c) 2018 - 2019 Intel Corporation
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
63
 *****************************************************************************/
64
#include <linux/etherdevice.h>
65
#include <linux/ieee80211.h>
66
#include <linux/slab.h>
67
#include <linux/sched.h>
68
#include <linux/pm_runtime.h>
69 70
#include <net/ip6_checksum.h>
#include <net/tso.h>
71

72 73 74
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-io.h"
76
#include "iwl-scd.h"
77
#include "iwl-op-mode.h"
78
#include "internal.h"
J
Johannes Berg 已提交
79
#include "fw/api/tx.h"
80

81 82 83
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
105

106
int iwl_queue_space(struct iwl_trans *trans, const struct iwl_txq *q)
107
{
108 109
	unsigned int max;
	unsigned int used;
110

111 112
	/*
	 * To avoid ambiguity between empty and completely full queues, there
113 114
	 * should always be less than max_tfd_queue_size elements in the queue.
	 * If q->n_window is smaller than max_tfd_queue_size, there is no need
115
	 * to reserve any queue entries for this purpose.
116
	 */
117
	if (q->n_window < trans->cfg->base_params->max_tfd_queue_size)
118 119
		max = q->n_window;
	else
120
		max = trans->cfg->base_params->max_tfd_queue_size - 1;
121

122
	/*
123 124
	 * max_tfd_queue_size is a power of 2, so the following is equivalent to
	 * modulo by max_tfd_queue_size and is well defined.
125
	 */
126 127
	used = (q->write_ptr - q->read_ptr) &
		(trans->cfg->base_params->max_tfd_queue_size - 1);
128 129 130 131 132

	if (WARN_ON(used > max))
		return 0;

	return max - used;
133 134 135 136 137
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
138
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
139 140 141 142
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
143
	 * iwl_pcie_get_cmd_index is broken. */
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

161 162
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
163 164 165 166 167 168 169 170 171 172 173 174
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

175
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
176 177 178 179 180 181 182 183
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

184
static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
185
{
186
	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
187 188 189 190 191
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
192
	if (txq->read_ptr == txq->write_ptr) {
193 194 195 196 197
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

198
	iwl_trans_pcie_log_scd_error(trans, txq);
199

L
Liad Kaufman 已提交
200
	iwl_force_nmi(trans);
201 202
}

203 204
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
205
 */
206
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
207 208
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
209
{
210
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
211
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
212 213
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
214 215 216
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
217
	struct iwl_tx_cmd *tx_cmd =
218
		(void *)txq->entries[txq->write_ptr].cmd->payload;
219
	u8 sta_id = tx_cmd->sta_id;
220

221 222
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

223
	sec_ctl = tx_cmd->sec_ctl;
224 225 226

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
227
		len += IEEE80211_CCMP_MIC_LEN;
228 229
		break;
	case TX_CMD_SEC_TKIP:
230
		len += IEEE80211_TKIP_ICV_LEN;
231 232
		break;
	case TX_CMD_SEC_WEP:
233
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
234 235
		break;
	}
236 237 238
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

239 240 241
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

242
	bc_ent = cpu_to_le16(len | (sta_id << 12));
243 244 245 246 247 248 249 250

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

251 252 253 254 255 256
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
257 258
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
259 260 261
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
262
		(void *)txq->entries[read_ptr].cmd->payload;
263 264 265 266 267 268 269

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
270

271 272 273 274 275 276 277
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

278 279
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
280
 */
281 282
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
283
{
284
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
285
	u32 reg = 0;
286
	int txq_id = txq->id;
287

288
	lockdep_assert_held(&txq->lock);
289

290 291 292 293 294 295 296 297 298
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
299
		/*
300 301 302
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
303
		 */
304 305 306 307 308 309
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
310
				    BIT(trans->cfg->csr->flag_mac_access_req));
311
			txq->need_update = true;
312 313
			return;
		}
W
Wey-Yi Guy 已提交
314
	}
315 316 317 318 319

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
320
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
321 322
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
323
			    txq->write_ptr | (txq_id << 8));
324
}
325

326 327 328 329 330 331
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
332
		struct iwl_txq *txq = trans_pcie->txq[i];
333

334 335 336
		if (!test_bit(i, trans_pcie->queue_used))
			continue;

337
		spin_lock_bh(&txq->lock);
338
		if (txq->need_update) {
339
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
340
			txq->need_update = false;
341
		}
342
		spin_unlock_bh(&txq->lock);
343
	}
344 345
}

346
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
347
						  void *_tfd, u8 idx)
348 349 350
{

	if (trans->cfg->use_tfh) {
351 352
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
353 354

		return (dma_addr_t)(le64_to_cpu(tb->addr));
355 356 357 358 359
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
360

361 362
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
363

364
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
365

366 367 368 369 370 371 372
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
373 374
}

375 376
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
377
{
378 379
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
380

381
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
382

383 384
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
385

386
	tb->hi_n_len = cpu_to_le16(hi_n_len);
387

388
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
389 390
}

391
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
392
{
393
	if (trans->cfg->use_tfh) {
394
		struct iwl_tfh_tfd *tfd = _tfd;
395

396 397 398
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
399

400 401
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
402 403
}

404
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
405
			       struct iwl_cmd_meta *meta,
406
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
407
{
408 409
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
410
	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
J
Johannes Berg 已提交
411 412

	/* Sanity check on number of chunks */
413
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
414

415
	if (num_tbs > trans_pcie->max_tbs) {
416
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
417 418 419 420
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

421
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
422

J
Johannes Berg 已提交
423
	for (i = 1; i < num_tbs; i++) {
424
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
425
			dma_unmap_page(trans->dev,
426 427
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
428 429 430
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
431 432 433 434
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
435 436
					 DMA_TO_DEVICE);
	}
437

438 439
	meta->tbs = 0;

440 441 442 443 444 445 446 447 448 449
	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

450 451
}

452 453
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
454
 * @trans - transport private data
455
 * @txq - tx queue
456
 * @dma_dir - the direction of the DMA mapping
457 458 459 460
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
461
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
462
{
463 464 465
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
466
	int rd_ptr = txq->read_ptr;
467
	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
468

469 470
	lockdep_assert_held(&txq->lock);

471 472 473
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
474
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
475 476

	/* free SKB */
477
	if (txq->entries) {
J
Johannes Berg 已提交
478 479
		struct sk_buff *skb;

480
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
481

482 483 484 485
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
486
		if (skb) {
487
			iwl_op_mode_free_skb(trans->op_mode, skb);
488
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
489 490 491 492
		}
	}
}

493
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
494
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
495
{
496
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
497
	void *tfd;
J
Johannes Berg 已提交
498 499
	u32 num_tbs;

500
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
501

502
	if (reset)
503
		memset(tfd, 0, trans_pcie->tfd_size);
504

505
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
506

507
	/* Each TFD can point to a maximum max_tbs Tx buffers */
508
	if (num_tbs >= trans_pcie->max_tbs) {
509
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
510
			trans_pcie->max_tbs);
511 512 513
		return -EINVAL;
	}

514 515
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
516 517
		return -EINVAL;

518
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
519

J
Johannes Berg 已提交
520
	return num_tbs;
521 522
}

523
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
524
		       int slots_num, bool cmd_queue)
525 526
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
527 528
	size_t tfd_sz = trans_pcie->tfd_size *
		trans->cfg->base_params->max_tfd_queue_size;
529
	size_t tb0_buf_sz;
530 531 532 533 534
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

535 536 537
	if (trans->cfg->use_tfh)
		tfd_sz = trans_pcie->tfd_size * slots_num;

538
	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
539 540
	txq->trans_pcie = trans_pcie;

541
	txq->n_window = slots_num;
542 543 544 545 546 547 548 549

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

550
	if (cmd_queue)
551 552 553 554 555 556 557 558 559 560 561
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
562
				       &txq->dma_addr, GFP_KERNEL);
563
	if (!txq->tfds)
564
		goto error;
565

566
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
567

568
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
569

570 571
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
572
					      GFP_KERNEL);
573
	if (!txq->first_tb_bufs)
574 575
		goto err_free_tfds;

576
	return 0;
577
err_free_tfds:
578
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
579
error:
580
	if (txq->entries && cmd_queue)
581 582 583 584 585 586 587 588 589
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

590
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
591
		      int slots_num, bool cmd_queue)
592 593
{
	int ret;
594
	u32 tfd_queue_max_size = trans->cfg->base_params->max_tfd_queue_size;
595

596
	txq->need_update = false;
597

598
	/* max_tfd_queue_size must be power-of-two size, otherwise
599
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
600 601 602 603
	if (WARN_ONCE(tfd_queue_max_size & (tfd_queue_max_size - 1),
		      "Max tfd queue size must be a power of two, but is %d",
		      tfd_queue_max_size))
		return -EINVAL;
604 605

	/* Initialize queue's high/low-water marks, and head/tail indexes */
606
	ret = iwl_queue_init(txq, slots_num);
607 608 609 610
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
611

612
	if (cmd_queue) {
613 614 615 616 617
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

618
	__skb_queue_head_init(&txq->overflow_q);
619 620 621 622

	return 0;
}

623 624
void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
			    struct sk_buff *skb)
625
{
626
	struct page **page_ptr;
627

628
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
629

630 631 632
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
633 634 635
	}
}

636 637 638 639 640 641 642 643 644
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
645
		iwl_trans_unref(trans);
646 647 648 649 650 651 652 653 654
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
655
				   BIT(trans->cfg->csr->flag_mac_access_req));
656 657
}

658 659 660 661 662 663
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
664
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
665 666

	spin_lock_bh(&txq->lock);
667
	while (txq->write_ptr != txq->read_ptr) {
668
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
669
				   txq_id, txq->read_ptr);
670 671

		if (txq_id != trans_pcie->cmd_queue) {
672
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
673 674 675 676

			if (WARN_ON_ONCE(!skb))
				continue;

677
			iwl_pcie_free_tso_page(trans_pcie, skb);
678
		}
679
		iwl_pcie_txq_free_tfd(trans, txq);
680
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
681

682
		if (txq->read_ptr == txq->write_ptr) {
683 684 685 686 687
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
688
					      txq->id);
689
				iwl_trans_unref(trans);
690 691 692 693 694
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
695
	}
696 697 698 699 700 701 702

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

703
	spin_unlock_bh(&txq->lock);
704 705 706

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
707 708 709 710 711 712 713 714 715 716 717 718 719
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
720
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
721 722 723 724 725 726 727 728 729 730
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
731
		for (i = 0; i < txq->n_window; i++) {
732 733
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
734 735 736
		}

	/* De-alloc circular buffer of TFDs */
737 738
	if (txq->tfds) {
		dma_free_coherent(dev,
739 740
				  trans_pcie->tfd_size *
				  trans->cfg->base_params->max_tfd_queue_size,
741 742
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
743
		txq->tfds = NULL;
744 745

		dma_free_coherent(dev,
746
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
747
				  txq->first_tb_bufs, txq->first_tb_dma);
748 749 750 751 752 753 754 755 756 757 758 759 760 761
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
762
	int nq = trans->cfg->base_params->num_of_queues;
763 764
	int chan;
	u32 reg_val;
765 766
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
767 768 769 770 771 772 773 774 775 776 777

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

778 779 780 781
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
782 783 784 785 786 787 788

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
789 790
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
791 792

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
793 794
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
795 796

	/* Activate all Tx DMA/FIFO channels */
797
	iwl_scd_activate_fifos(trans);
798 799 800 801 802 803 804 805 806 807 808 809 810

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
811
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
812 813
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
814 815
}

816 817 818 819 820
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

821 822 823 824 825 826 827
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
	if (WARN_ON_ONCE(trans->cfg->gen2))
		return;

828 829
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
830
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
831 832 833
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
834
					   txq->dma_addr);
835 836 837
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
838
					   txq->dma_addr >> 8);
839
		iwl_pcie_txq_unmap(trans, txq_id);
840 841
		txq->read_ptr = 0;
		txq->write_ptr = 0;
842 843 844 845 846 847
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

848 849 850 851 852 853
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
854 855
}

856 857 858 859 860 861 862 863 864
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

865
	if (!iwl_trans_grab_nic_access(trans, &flags))
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

887 888 889 890 891 892
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
893
	int txq_id;
894 895

	/* Turn off all Tx DMA fifos */
896
	iwl_scd_deactivate_fifos(trans);
897

898 899
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
900

901 902 903 904 905 906 907 908 909
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
910
	if (!trans_pcie->txq_memory)
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

931 932
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

933
	/* Tx queues */
934
	if (trans_pcie->txq_memory) {
935
		for (txq_id = 0;
936 937
		     txq_id < trans->cfg->base_params->num_of_queues;
		     txq_id++) {
938
			iwl_pcie_txq_free(trans, txq_id);
939 940
			trans_pcie->txq[txq_id] = NULL;
		}
941 942
	}

943 944
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
960
	u16 bc_tbls_size = trans->cfg->base_params->num_of_queues;
961

962 963 964
	bc_tbls_size *= (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560) ?
		sizeof(struct iwl_gen3_bc_tbl) :
		sizeof(struct iwlagn_scd_bc_tbl);
965 966 967

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
968
	if (WARN_ON(trans_pcie->txq_memory)) {
969 970 971 972 973
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
974
				     bc_tbls_size);
975 976 977 978 979 980 981 982 983 984 985 986
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

987 988 989
	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
					 sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq_memory) {
990
		IWL_ERR(trans, "Not enough memory for txq\n");
991
		ret = -ENOMEM;
992 993 994 995 996 997
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
998 999
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1000
		if (cmd_queue)
1001
			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
1002 1003
					  trans->cfg->min_txq_size);
		else
1004
			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
1005
					  trans->cfg->min_256_ba_txq_size);
1006 1007
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
1008
					 slots_num, cmd_queue);
1009 1010 1011 1012
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
1013
		trans_pcie->txq[txq_id]->id = txq_id;
1014 1015 1016 1017 1018 1019 1020 1021 1022
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
1023

1024 1025 1026 1027 1028 1029 1030
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

1031
	if (!trans_pcie->txq_memory) {
1032 1033 1034 1035 1036 1037
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

1038
	spin_lock(&trans_pcie->irq_lock);
1039 1040

	/* Turn off all Tx DMA fifos */
1041
	iwl_scd_deactivate_fifos(trans);
1042 1043 1044 1045 1046

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

1047
	spin_unlock(&trans_pcie->irq_lock);
1048 1049 1050 1051

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
1052 1053
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1054
		if (cmd_queue)
1055
			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
1056 1057
					  trans->cfg->min_txq_size);
		else
1058
			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
1059
					  trans->cfg->min_256_ba_txq_size);
1060
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1061
					slots_num, cmd_queue);
1062 1063 1064 1065 1066
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1067 1068 1069 1070 1071 1072 1073
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1074
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1075
	}
1076

1077
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1078 1079 1080 1081
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1082 1083 1084 1085 1086 1087 1088 1089
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1090
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1091
{
1092 1093
	lockdep_assert_held(&txq->lock);

1094
	if (!txq->wd_timeout)
1095 1096
		return;

1097 1098 1099 1100 1101 1102 1103
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1104 1105 1106 1107
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1108
	if (txq->read_ptr == txq->write_ptr)
1109 1110
		del_timer(&txq->stuck_timer);
	else
1111
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1112 1113 1114
}

/* Frees buffers until index _not_ inclusive */
1115 1116
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1117 1118
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1119
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1120 1121
	int tfd_num = iwl_pcie_get_cmd_index(txq, ssn);
	int read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1122 1123 1124 1125
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1126
		return;
J
Johannes Berg 已提交
1127

1128
	spin_lock_bh(&txq->lock);
1129

1130
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1131 1132 1133 1134 1135
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1136
	if (read_ptr == tfd_num)
1137 1138 1139
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1140
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1141

1142 1143
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1144
	last_to_free = iwl_queue_dec_wrap(trans, tfd_num);
1145

1146
	if (!iwl_queue_used(txq, last_to_free)) {
1147
		IWL_ERR(trans,
1148
			"%s: Read index for txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1149 1150
			__func__, txq_id, last_to_free,
			trans->cfg->base_params->max_tfd_queue_size,
1151
			txq->write_ptr, txq->read_ptr);
1152
		goto out;
J
Johannes Berg 已提交
1153 1154
	}

1155
	if (WARN_ON(!skb_queue_empty(skbs)))
1156
		goto out;
J
Johannes Berg 已提交
1157

1158
	for (;
1159 1160 1161 1162
	     read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr),
	     read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr)) {
		struct sk_buff *skb = txq->entries[read_ptr].skb;
J
Johannes Berg 已提交
1163

1164
		if (WARN_ON_ONCE(!skb))
1165
			continue;
J
Johannes Berg 已提交
1166

1167
		iwl_pcie_free_tso_page(trans_pcie, skb);
1168 1169

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1170

1171
		txq->entries[read_ptr].skb = NULL;
1172

1173 1174
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1175

1176
		iwl_pcie_txq_free_tfd(trans, txq);
1177
	}
1178

1179
	iwl_pcie_txq_progress(txq);
1180

1181
	if (iwl_queue_space(trans, txq) > txq->low_mark &&
1182
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1183
		struct sk_buff_head overflow_skbs;
1184

1185 1186
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1187

1188 1189 1190 1191 1192 1193 1194 1195 1196
		/*
		 * We are going to transmit from the overflow queue.
		 * Remember this state so that wait_for_txq_empty will know we
		 * are adding more packets to the TFD queue. It cannot rely on
		 * the state of &txq->overflow_q, as we just emptied it, but
		 * haven't TXed the content yet.
		 */
		txq->overflow_tx = true;

1197 1198 1199 1200 1201 1202 1203 1204 1205
		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1206 1207
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1208 1209 1210 1211
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1212 1213 1214 1215 1216 1217

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1218
			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1219 1220
		}

1221
		if (iwl_queue_space(trans, txq) > txq->low_mark)
1222
			iwl_wake_queue(trans, txq);
1223 1224

		spin_lock_bh(&txq->lock);
1225
		txq->overflow_tx = false;
1226
	}
1227

1228 1229
	if (txq->read_ptr == txq->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1230
		iwl_trans_unref(trans);
1231 1232
	}

1233
out:
1234
	spin_unlock_bh(&txq->lock);
1235 1236
}

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
/* Set wr_ptr of specific device and txq  */
void iwl_trans_pcie_set_q_ptrs(struct iwl_trans *trans, int txq_id, int ptr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = trans_pcie->txq[txq_id];

	spin_lock_bh(&txq->lock);

	txq->write_ptr = ptr;
	txq->read_ptr = txq->write_ptr;

	spin_unlock_bh(&txq->lock);
}

1251 1252
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1253 1254
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1255
	const struct iwl_cfg *cfg = trans->cfg;
1256 1257 1258 1259
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1260
	/* Make sure the NIC is still alive in the bus */
1261 1262
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
1263

1264 1265 1266 1267
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1268
		iwl_trans_ref(trans);
1269 1270
	}

1271 1272 1273 1274 1275 1276
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1277
	if (cfg->base_params->apmg_wake_up_wa &&
1278
	    !trans_pcie->cmd_hold_nic_awake) {
1279
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1280
					 BIT(cfg->csr->flag_mac_access_req));
1281 1282

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1283 1284
				   BIT(cfg->csr->flag_val_mac_access_en),
				   (BIT(cfg->csr->flag_mac_clock_ready) |
1285 1286 1287 1288
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1289
					BIT(cfg->csr->flag_mac_access_req));
1290 1291 1292
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1293
		trans_pcie->cmd_hold_nic_awake = true;
1294 1295 1296 1297 1298
	}

	return 0;
}

1299 1300 1301 1302 1303 1304 1305
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
1306
void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1307
{
1308
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1309
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1310
	unsigned long flags;
1311
	int nfreed = 0;
1312
	u16 r;
1313

1314
	lockdep_assert_held(&txq->lock);
1315

1316 1317 1318
	idx = iwl_pcie_get_cmd_index(txq, idx);
	r = iwl_pcie_get_cmd_index(txq, txq->read_ptr);

1319 1320
	if (idx >= trans->cfg->base_params->max_tfd_queue_size ||
	    (!iwl_queue_used(txq, idx))) {
S
Sara Sharon 已提交
1321 1322 1323 1324 1325
		WARN_ONCE(test_bit(txq_id, trans_pcie->queue_used),
			  "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, idx,
			  trans->cfg->base_params->max_tfd_queue_size,
			  txq->write_ptr, txq->read_ptr);
1326 1327
		return;
	}
1328

1329 1330 1331
	for (idx = iwl_queue_inc_wrap(trans, idx); r != idx;
	     r = iwl_queue_inc_wrap(trans, r)) {
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
1332

1333 1334
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1335
				idx, txq->write_ptr, r);
L
Liad Kaufman 已提交
1336
			iwl_force_nmi(trans);
1337 1338 1339
		}
	}

1340
	if (txq->read_ptr == txq->write_ptr) {
1341
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1342
		iwl_pcie_clear_cmd_in_flight(trans);
1343 1344 1345
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1346
	iwl_pcie_txq_progress(txq);
1347 1348
}

1349
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1350
				 u16 txq_id)
1351
{
1352
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1353 1354 1355 1356 1357 1358
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1359
	tbl_dw_addr = trans_pcie->scd_base_addr +
1360 1361
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1362
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1363 1364 1365 1366 1367 1368

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1369
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1370 1371 1372 1373

	return 0;
}

1374 1375 1376 1377
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1378
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1379 1380
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1381
{
1382
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1383
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1384
	int fifo = -1;
1385
	bool scd_bug = false;
1386

1387 1388
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1389

1390 1391
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1392 1393
	if (cfg) {
		fifo = cfg->fifo;
1394

1395
		/* Disable the scheduler prior configuring the cmd queue */
1396 1397
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1398 1399
			iwl_scd_enable_set_active(trans, 0);

1400 1401
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1402

1403 1404 1405
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1406

1407
		if (cfg->aggregate) {
1408
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1409

1410 1411
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1412

1413 1414
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1415
			txq->ampdu = true;
1416 1417 1418 1419 1420 1421 1422 1423
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1424
			ssn = txq->read_ptr;
1425
		}
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
		scd_bug = !trans->cfg->mq_rx_supported &&
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1443
	}
1444 1445 1446

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1447 1448
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1449 1450
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1451

1452 1453
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1454

1455 1456 1457 1458 1459 1460 1461
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1462
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1463 1464
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1465 1466 1467 1468 1469 1470 1471

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1472 1473

		/* enable the scheduler for this queue (only) */
1474 1475
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1476
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1477 1478 1479 1480 1481 1482 1483 1484

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1485
	}
1486 1487

	return scd_bug;
1488 1489
}

1490 1491 1492 1493
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1494
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1495 1496 1497 1498

	txq->ampdu = !shared_mode;
}

1499 1500
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1501
{
1502
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1503 1504 1505
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1506

1507 1508
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1509

1510 1511 1512 1513 1514 1515
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1516
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1517 1518
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1519
		return;
1520 1521
	}

1522 1523
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1524

1525 1526 1527
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1528

1529
	iwl_pcie_txq_unmap(trans, txq_id);
1530
	trans_pcie->txq[txq_id]->ampdu = false;
1531

1532
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1533 1534
}

1535 1536
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1537
/*
1538
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1539
 * @priv: device private data point
1540
 * @cmd: a pointer to the ucode command structure
1541
 *
1542 1543
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1544 1545
 * command queue.
 */
1546 1547
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1548
{
1549
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1550
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1551 1552
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1553
	unsigned long flags;
1554
	void *dup_buf = NULL;
1555
	dma_addr_t phys_addr;
1556
	int idx;
1557
	u16 copy_size, cmd_size, tb0_size;
1558
	bool had_nocopy = false;
1559
	u8 group_id = iwl_cmd_groupid(cmd->id);
1560
	int i, ret;
1561
	u32 cmd_pos;
1562 1563
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1564

1565
	if (WARN(!trans->wide_cmd_header &&
1566
		 group_id > IWL_ALWAYS_LONG_GROUP,
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1577 1578

	/* need one for the header if the first is NOCOPY */
1579
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1580

1581
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1582 1583 1584
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1585 1586
		if (!cmd->len[i])
			continue;
1587

1588 1589 1590
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1591 1592 1593 1594 1595 1596 1597 1598

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1599 1600
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1618
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1619 1620 1621
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1622 1623
		} else {
			/* NOCOPY must not be followed by normal! */
1624 1625 1626 1627
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1628
			copy_size += cmdlen[i];
1629 1630 1631
		}
		cmd_size += cmd->len[i];
	}
1632

1633 1634
	/*
	 * If any of the command structures end up being larger than
1635 1636 1637
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1638
	 */
1639 1640
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1641 1642
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1643 1644 1645
		idx = -EINVAL;
		goto free_dup_buf;
	}
1646

1647
	spin_lock_bh(&txq->lock);
1648

1649
	if (iwl_queue_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1650
		spin_unlock_bh(&txq->lock);
1651

1652
		IWL_ERR(trans, "No space in command queue\n");
1653
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1654 1655
		idx = -ENOSPC;
		goto free_dup_buf;
1656 1657
	}

1658
	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1659 1660
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1661

1662
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1663 1664
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1665

1666
	/* set up the header */
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1677
						 INDEX_TO_SEQ(txq->write_ptr));
1678 1679 1680 1681 1682 1683 1684

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1685
						 INDEX_TO_SEQ(txq->write_ptr));
1686 1687 1688 1689 1690
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1691 1692

	/* and copy the data that needs to be copied */
1693
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1694
		int copy;
1695

1696
		if (!cmd->len[i])
1697
			continue;
1698 1699 1700

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1701
					   IWL_HCMD_DFL_DUP))) {
1702 1703 1704 1705 1706
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1707 1708 1709 1710
			continue;
		}

		/*
1711 1712
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1713 1714 1715 1716 1717 1718 1719 1720
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1721 1722
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1723 1724 1725 1726

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1727
		}
1728 1729
	}

J
Johannes Berg 已提交
1730
	IWL_DEBUG_HC(trans,
1731
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1732
		     iwl_get_cmd_string(trans, cmd->id),
1733 1734
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1735
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1736

1737 1738 1739
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1740
	iwl_pcie_txq_build_tfd(trans, txq,
1741 1742
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1743 1744

	/* map first command fragment, if any remains */
1745
	if (copy_size > tb0_size) {
1746
		phys_addr = dma_map_single(trans->dev,
1747 1748
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1749 1750
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1751 1752
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1753 1754 1755
			idx = -ENOMEM;
			goto out;
		}
1756

1757
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1758
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1759 1760
	}

1761
	/* map the remaining (adjusted) nocopy/dup fragments */
1762
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1763
		const void *data = cmddata[i];
1764

1765
		if (!cmdlen[i])
1766
			continue;
1767 1768
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1769
			continue;
1770 1771 1772
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1773
					   cmdlen[i], DMA_TO_DEVICE);
1774
		if (dma_mapping_error(trans->dev, phys_addr)) {
1775 1776
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1777 1778 1779 1780
			idx = -ENOMEM;
			goto out;
		}

1781
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1782
	}
R
Reinette Chatre 已提交
1783

1784
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1785
	out_meta->flags = cmd->flags;
1786
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1787
		kzfree(txq->entries[idx].free_buf);
1788
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1789

1790
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1791

1792
	/* start timer if queue currently empty */
1793
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1794
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1795

1796
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1797
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1798 1799 1800 1801
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1802 1803
	}

1804
	/* Increment and update queue's write index */
1805
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
1806
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1807

1808 1809
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1810
 out:
1811
	spin_unlock_bh(&txq->lock);
1812 1813 1814
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1815
	return idx;
1816 1817
}

1818 1819
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1820 1821
 * @rxb: Rx buffer to reclaim
 */
1822
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1823
			    struct iwl_rx_cmd_buffer *rxb)
1824
{
Z
Zhu Yi 已提交
1825
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1826
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1827
	u8 group_id;
1828
	u32 cmd_id;
1829 1830 1831
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1832 1833
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1834
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1835
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1836 1837 1838 1839

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1840
	if (WARN(txq_id != trans_pcie->cmd_queue,
1841
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1842 1843
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1844
		iwl_print_hex_error(trans, pkt, 32);
1845
		return;
1846
	}
1847

1848
	spin_lock_bh(&txq->lock);
1849

1850
	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1851 1852
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1853
	group_id = cmd->hdr.group_id;
1854
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1855

1856
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1857

1858
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1859
	if (meta->flags & CMD_WANT_SKB) {
1860
		struct page *p = rxb_steal_page(rxb);
1861 1862 1863

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1864
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1865
	}
1866

1867 1868 1869
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1870
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1871

J
Johannes Berg 已提交
1872
	if (!(meta->flags & CMD_ASYNC)) {
1873
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1874 1875
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1876
				 iwl_get_cmd_string(trans, cmd_id));
1877
		}
1878
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1879
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1880
			       iwl_get_cmd_string(trans, cmd_id));
1881
		wake_up(&trans_pcie->wait_command_queue);
1882
	}
1883

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1898
	meta->flags = 0;
1899

1900
	spin_unlock_bh(&txq->lock);
1901
}
1902

1903
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1904

1905 1906
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1907 1908 1909 1910 1911 1912 1913
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1914
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1915
	if (ret < 0) {
1916
		IWL_ERR(trans,
1917
			"Error sending %s: enqueue_hcmd failed: %d\n",
1918
			iwl_get_cmd_string(trans, cmd->id), ret);
1919 1920 1921 1922 1923
		return ret;
	}
	return 0;
}

1924 1925
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1926
{
1927
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1928
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1929 1930 1931
	int cmd_idx;
	int ret;

1932
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1933
		       iwl_get_cmd_string(trans, cmd->id));
1934

1935 1936
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1937
		 "Command %s: a command is already active!\n",
1938
		 iwl_get_cmd_string(trans, cmd->id)))
1939 1940
		return -EIO;

1941
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1942
		       iwl_get_cmd_string(trans, cmd->id));
1943

1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1954
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1955 1956
	if (cmd_idx < 0) {
		ret = cmd_idx;
1957
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1958
		IWL_ERR(trans,
1959
			"Error sending %s: enqueue_hcmd failed: %d\n",
1960
			iwl_get_cmd_string(trans, cmd->id), ret);
1961 1962 1963
		return ret;
	}

1964 1965 1966 1967
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1968
	if (!ret) {
1969
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1970
			iwl_get_cmd_string(trans, cmd->id),
1971
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1972

1973
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1974
			txq->read_ptr, txq->write_ptr);
1975

1976
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1977
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1978
			       iwl_get_cmd_string(trans, cmd->id));
1979
		ret = -ETIMEDOUT;
1980

1981
		iwl_trans_pcie_sync_nmi(trans);
1982
		goto cancel;
1983 1984
	}

1985
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1986
		iwl_trans_pcie_dump_regs(trans);
1987
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1988
			iwl_get_cmd_string(trans, cmd->id));
1989
		dump_stack();
1990 1991 1992 1993
		ret = -EIO;
		goto cancel;
	}

1994
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1995
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1996 1997 1998 1999 2000
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

2001
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
2002
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
2003
			iwl_get_cmd_string(trans, cmd->id));
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
2018
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
2019
	}
2020

2021 2022 2023
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
2024 2025 2026 2027 2028
	}

	return ret;
}

2029
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
2030
{
2031
	/* Make sure the NIC is still alive in the bus */
2032 2033
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
2034

2035
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
2036
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
2037 2038
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
2039
		return -ERFKILL;
2040
	}
2041

2042
	if (cmd->flags & CMD_ASYNC)
2043
		return iwl_pcie_send_hcmd_async(trans, cmd);
2044

2045
	/* We still can fail on RFKILL that can be asserted while we wait */
2046
	return iwl_pcie_send_hcmd_sync(trans, cmd);
2047 2048
}

2049 2050
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
2051
			     struct iwl_cmd_meta *out_meta)
2052
{
2053
	u16 head_tb_len;
2054 2055 2056 2057 2058 2059
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
2060
	head_tb_len = skb_headlen(skb) - hdr_len;
2061

2062 2063 2064 2065 2066
	if (head_tb_len > 0) {
		dma_addr_t tb_phys = dma_map_single(trans->dev,
						    skb->data + hdr_len,
						    head_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2067
			return -EINVAL;
2068 2069 2070
		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
					skb->data + hdr_len,
					head_tb_len);
2071
		iwl_pcie_txq_build_tfd(trans, txq, tb_phys, head_tb_len, false);
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

2086
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2087
			return -EINVAL;
2088 2089 2090
		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
					skb_frag_address(frag),
					skb_frag_size(frag));
2091 2092
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);
2093 2094
		if (tb_idx < 0)
			return tb_idx;
2095

2096
		out_meta->tbs |= BIT(tb_idx);
2097 2098 2099 2100 2101
	}

	return 0;
}

2102
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2103
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2145 2146 2147 2148
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2149
{
2150
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2151 2152 2153 2154 2155 2156 2157
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2158
	struct page **page_ptr;
2159 2160 2161 2162 2163 2164 2165 2166
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2167
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2168
			     trans_pcie->tfd_size,
2169
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2187 2188
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2189 2190 2191 2192 2193 2194 2195 2196 2197
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2198 2199 2200 2201 2202 2203 2204
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2215
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
2244 2245
			if (!csum_skb)
				return -ENOMEM;
2246 2247 2248 2249 2250 2251

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2252
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2253
			skb_reset_transport_header(csum_skb);
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
2266
			return -EINVAL;
2267 2268 2269
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
2270 2271
		trace_iwlwifi_dev_tx_tb(trans->dev, skb, start_hdr,
					hdr_tb_len);
2272 2273
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2285
				skb_put_data(csum_skb, tso.data, size);
2286 2287 2288 2289 2290

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
2291
				return -EINVAL;
2292 2293 2294 2295
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
2296 2297
			trace_iwlwifi_dev_tx_tb(trans->dev, skb, tso.data,
						size);
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2339 2340
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2341
{
2342
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2343
	struct ieee80211_hdr *hdr;
2344 2345 2346
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2347 2348
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2349
	void *tfd;
2350
	u16 len, tb1_len;
2351
	bool wait_write_ptr;
J
Johannes Berg 已提交
2352 2353
	__le16 fc;
	u8 hdr_len;
2354
	u16 wifi_seq;
2355
	bool amsdu;
2356

2357
	txq = trans_pcie->txq[txq_id];
2358

2359 2360
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2361
		return -EINVAL;
2362

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2374 2375

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2376 2377
	}

J
Johannes Berg 已提交
2378
	if (skb_is_nonlinear(skb) &&
2379
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2390
	spin_lock(&txq->lock);
2391

2392
	if (iwl_queue_space(trans, txq) < txq->high_mark) {
2393 2394 2395
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2396
		if (unlikely(iwl_queue_space(trans, txq) < 3)) {
2397 2398 2399 2400
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2401

2402
			*dev_cmd_ptr = dev_cmd;
2403 2404 2405 2406 2407 2408 2409
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2410 2411 2412 2413 2414
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2415
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2416
	WARN_ONCE(txq->ampdu &&
2417
		  (wifi_seq & 0xff) != txq->write_ptr,
2418
		  "Q: %d WiFi Seq %d tfdNum %d",
2419
		  txq_id, wifi_seq, txq->write_ptr);
2420 2421

	/* Set up driver data for this TFD */
2422 2423
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2424 2425 2426

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2427
			    INDEX_TO_SEQ(txq->write_ptr)));
2428

2429
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2430 2431 2432 2433 2434 2435
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2436
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2437
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2438
	out_meta->flags = 0;
2439

2440
	/*
2441 2442 2443 2444
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2445
	 */
2446
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2447
	      hdr_len - IWL_FIRST_TB_SIZE;
2448 2449 2450 2451 2452 2453 2454 2455
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
2456
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2457 2458 2459
	} else {
		tb1_len = len;
	}
2460

2461 2462 2463 2464
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2465
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2466
			       IWL_FIRST_TB_SIZE, true);
2467

2468
	/* there must be data left over for TB1 or this code must be changed */
2469
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2470 2471

	/* map the data for TB1 */
2472
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2473 2474 2475
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2476
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2477

2478 2479 2480 2481 2482 2483 2484
	trace_iwlwifi_dev_tx(trans->dev, skb,
			     iwl_pcie_get_tfd(trans, txq,
					      txq->write_ptr),
			     trans_pcie->tfd_size,
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
			     hdr_len);

2485 2486 2487 2488 2489 2490 2491
	/*
	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
	 * (adding subframes, etc.).
	 * This can happen in some testing flows when the amsdu was already
	 * pre-built, and we just need to send the resulting skb.
	 */
	if (amsdu && skb_shinfo(skb)->gso_size) {
2492 2493 2494 2495
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
2496
	} else {
2497 2498
		struct sk_buff *frag;

2499 2500 2501 2502
		if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
					       out_meta)))
			goto out_err;

2503 2504 2505 2506 2507
		skb_walk_frags(skb, frag) {
			if (unlikely(iwl_fill_data_tbs(trans, frag, txq, 0,
						       out_meta)))
				goto out_err;
		}
2508
	}
J
Johannes Berg 已提交
2509

2510
	/* building the A-MSDU might have changed this data, so memcpy it now */
2511
	memcpy(&txq->first_tb_bufs[txq->write_ptr], dev_cmd, IWL_FIRST_TB_SIZE);
2512

2513
	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2514
	/* Set up entry for this TFD in Tx byte-count array */
2515 2516
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2517

2518
	wait_write_ptr = ieee80211_has_morefrags(fc);
2519

2520
	/* start timer if queue currently empty */
2521
	if (txq->read_ptr == txq->write_ptr) {
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2535
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2536
		iwl_trans_ref(trans);
2537
	}
2538 2539

	/* Tell device the write index *just past* this latest filled TFD */
2540
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
2541 2542
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2543 2544 2545

	/*
	 * At this point the frame is "transmitted" successfully
2546
	 * and we will get a TX status notification eventually.
2547 2548 2549 2550
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
2551
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2552 2553
	spin_unlock(&txq->lock);
	return -1;
2554
}