intel_dp.c 81.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
50 51 52
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

A
Adam Jackson 已提交
68 69 70 71 72 73 74 75 76 77 78
/**
 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a CPU eDP port.
 */
static bool is_cpu_edp(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) && !is_pch_edp(intel_dp);
}

79
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
C
Chris Wilson 已提交
80
{
81 82 83
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
C
Chris Wilson 已提交
84
}
85

86 87
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
88
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
89 90
}

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

C
Chris Wilson 已提交
110
static void intel_dp_link_down(struct intel_dp *intel_dp);
111

112
void
113
intel_edp_link_config(struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
114
		       int *lane_num, int *link_bw)
115
{
116
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
117

C
Chris Wilson 已提交
118
	*lane_num = intel_dp->lane_count;
D
Daniel Vetter 已提交
119
	*link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
120 121
}

122 123 124 125
int
intel_edp_target_clock(struct intel_encoder *intel_encoder,
		       struct drm_display_mode *mode)
{
126
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
127
	struct intel_connector *intel_connector = intel_dp->attached_connector;
128

129 130
	if (intel_connector->panel.fixed_mode)
		return intel_connector->panel.fixed_mode->clock;
131 132 133 134
	else
		return mode->clock;
}

135
static int
C
Chris Wilson 已提交
136
intel_dp_max_link_bw(struct intel_dp *intel_dp)
137
{
138
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
139 140 141 142 143 144 145 146 147 148 149 150

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

168
static int
169
intel_dp_link_required(int pixel_clock, int bpp)
170
{
171
	return (pixel_clock * bpp + 9) / 10;
172 173
}

174 175 176 177 178 179
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

180 181 182 183
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
184
	struct intel_dp *intel_dp = intel_attached_dp(connector);
185 186
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
187 188
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
189

190 191
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
192 193
			return MODE_PANEL;

194
		if (mode->vdisplay > fixed_mode->vdisplay)
195 196 197
			return MODE_PANEL;
	}

198 199 200 201 202 203 204
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
205
		return MODE_CLOCK_HIGH;
206 207 208 209

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

210 211 212
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

239 240 241 242 243 244 245
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

246 247 248 249
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

273 274
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
275
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
276 277 278 279 280 281 282
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
283
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
284 285 286 287 288
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
}

289 290 291
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
292
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
293
	struct drm_i915_private *dev_priv = dev->dev_private;
294

295 296
	if (!is_edp(intel_dp))
		return;
297
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
298 299
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
300
			      I915_READ(PCH_PP_STATUS),
301 302 303 304
			      I915_READ(PCH_PP_CONTROL));
	}
}

305 306 307 308 309 310
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
311
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
312 313 314
	uint32_t status;
	bool done;

315
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
316
	if (has_aux_irq)
317 318
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
					  msecs_to_jiffies(10));
319 320 321 322 323 324 325 326 327 328
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

329
static int
C
Chris Wilson 已提交
330
intel_dp_aux_ch(struct intel_dp *intel_dp,
331 332 333
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
334 335
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
336
	struct drm_i915_private *dev_priv = dev->dev_private;
337
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
338
	uint32_t ch_data = ch_ctl + 4;
339
	int i, ret, recv_bytes;
340
	uint32_t status;
341
	uint32_t aux_clock_divider;
342
	int try, precharge;
343 344 345 346 347 348 349
	bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);
350

351
	intel_dp_check_edp(intel_dp);
352
	/* The clock divider is based off the hrawclk,
353 354
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
355 356 357
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
358
	 */
A
Adam Jackson 已提交
359
	if (is_cpu_edp(intel_dp)) {
P
Paulo Zanoni 已提交
360
		if (HAS_DDI(dev))
361 362
			aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
		else if (IS_VALLEYVIEW(dev))
363 364
			aux_clock_divider = 100;
		else if (IS_GEN6(dev) || IS_GEN7(dev))
K
Keith Packard 已提交
365
			aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
366 367 368
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
369
		aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
370 371 372
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

373 374 375 376 377
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

378 379
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
380
		status = I915_READ_NOTRACE(ch_ctl);
381 382 383 384 385 386 387 388
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
389 390
		ret = -EBUSY;
		goto out;
391 392
	}

393 394 395
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
396 397 398
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
399

400
		/* Send the command and wait for it to complete */
401 402
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
403
			   (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
404 405 406 407 408 409 410
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
411 412

		status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
413

414
		/* Clear done status and any errors */
415 416 417 418 419
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
420 421 422 423

		if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
			      DP_AUX_CH_CTL_RECEIVE_ERROR))
			continue;
424
		if (status & DP_AUX_CH_CTL_DONE)
425 426 427 428
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
429
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
430 431
		ret = -EBUSY;
		goto out;
432 433 434 435 436
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
437
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
438
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
439 440
		ret = -EIO;
		goto out;
441
	}
442 443 444

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
445
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
446
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
447 448
		ret = -ETIMEDOUT;
		goto out;
449 450 451 452 453 454 455
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
456

457 458 459
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
460

461 462 463 464 465
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

	return ret;
466 467 468 469
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
470
intel_dp_aux_native_write(struct intel_dp *intel_dp,
471 472 473 474 475 476 477
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

478
	intel_dp_check_edp(intel_dp);
479 480 481 482
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
483
	msg[2] = address & 0xff;
484 485 486 487
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
488
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
489 490 491 492 493 494 495
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
496
			return -EIO;
497 498 499 500 501 502
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
503
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
504 505
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
506
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
507 508 509 510
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
511
intel_dp_aux_native_read(struct intel_dp *intel_dp,
512 513 514 515 516 517 518 519 520
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

521
	intel_dp_check_edp(intel_dp);
522 523 524 525 526 527 528 529 530
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
531
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
532
				      reply, reply_bytes);
533 534 535
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
536 537 538 539 540 541 542 543 544
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
545
			return -EIO;
546 547 548 549
	}
}

static int
550 551
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
552
{
553
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
554 555 556
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
557 558 559
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
560
	unsigned retry;
561 562 563 564
	int msg_bytes;
	int reply_bytes;
	int ret;

565
	intel_dp_check_edp(intel_dp);
566 567 568 569 570 571 572 573
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
574

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

596 597 598 599
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
600
		if (ret < 0) {
601
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
602 603
			return ret;
		}
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

623 624 625 626 627 628 629
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
630
			DRM_DEBUG_KMS("aux_i2c nack\n");
631 632
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
633
			DRM_DEBUG_KMS("aux_i2c defer\n");
634 635 636
			udelay(100);
			break;
		default:
637
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
638 639 640
			return -EREMOTEIO;
		}
	}
641 642 643

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
644 645 646
}

static int
C
Chris Wilson 已提交
647
intel_dp_i2c_init(struct intel_dp *intel_dp,
648
		  struct intel_connector *intel_connector, const char *name)
649
{
650 651
	int	ret;

Z
Zhenyu Wang 已提交
652
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
653 654 655 656
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

657
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
658 659
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
660
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
661 662 663 664
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

665 666
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
667
	ironlake_edp_panel_vdd_off(intel_dp, false);
668
	return ret;
669 670
}

P
Paulo Zanoni 已提交
671
bool
672 673
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
674
{
675
	struct drm_device *dev = encoder->base.dev;
676
	struct drm_i915_private *dev_priv = dev->dev_private;
677 678 679
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct drm_display_mode *mode = &pipe_config->requested_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
680
	struct intel_connector *intel_connector = intel_dp->attached_connector;
681
	int lane_count, clock;
682
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
683
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
684
	int bpp, mode_rate;
685
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
686
	int target_clock, link_avail, link_clock;
687

688 689 690
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
		pipe_config->has_pch_encoder = true;

691 692 693
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
694 695
		intel_pch_panel_fitting(dev,
					intel_connector->panel.fitting_mode,
696
					mode, adjusted_mode);
697
	}
698 699
	/* We need to take the panel's fixed mode into account. */
	target_clock = adjusted_mode->clock;
700

701
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
702 703
		return false;

704 705
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
706
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
707

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
	bpp = 8*3;
	if (is_edp(intel_dp) && dev_priv->edp.bpp)
		bpp = min_t(int, bpp, dev_priv->edp.bpp);

	for (; bpp >= 6*3; bpp -= 2*3) {
		mode_rate = intel_dp_link_required(target_clock, bpp);

		for (clock = 0; clock <= max_clock; clock++) {
			for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
729

730
	return false;
731

732
found:
733 734 735 736 737 738
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
739
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
740 741 742 743 744
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

745
	if (intel_dp->color_range)
746
		pipe_config->limited_color_range = true;
747

748 749 750 751
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
	adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
	pipe_config->pipe_bpp = bpp;
752

753 754 755 756 757 758 759
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
		      adjusted_mode->clock, bpp);
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);

	return true;
760 761 762 763 764 765 766
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
767 768
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
769 770
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
771
	int lane_count = 4;
772
	struct intel_link_m_n m_n;
773
	int pipe = intel_crtc->pipe;
774
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
775 776

	/*
777
	 * Find the lane count in the intel_encoder private
778
	 */
779 780
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
781

782 783
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
784
		{
C
Chris Wilson 已提交
785
			lane_count = intel_dp->lane_count;
786
			break;
787 788 789 790 791 792 793 794
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
795
	intel_link_compute_m_n(intel_crtc->config.pipe_bpp, lane_count,
796
			       mode->clock, adjusted_mode->clock, &m_n);
797

798
	if (HAS_DDI(dev)) {
799 800 801 802 803
		I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
			   TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
804
	} else if (HAS_PCH_SPLIT(dev)) {
805
		I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
806 807 808
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
809 810 811 812 813
	} else if (IS_VALLEYVIEW(dev)) {
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
814
	} else {
815
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
816
			   TU_SIZE(m_n.tu) | m_n.gmch_m);
817 818 819
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
820 821 822
	}
}

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

838 839 840 841 842 843 844 845 846 847 848
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
849 850 851 852
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
853 854 855 856
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
857

858 859 860 861 862 863
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

864 865 866 867
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
868
	struct drm_device *dev = encoder->dev;
869
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
870
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
871
	struct drm_crtc *crtc = encoder->crtc;
872 873
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

874
	/*
K
Keith Packard 已提交
875
	 * There are four kinds of DP registers:
876 877
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
878 879
	 * 	SNB CPU
	 *	IVB CPU
880 881 882 883 884 885 886 887 888 889
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
890

891 892 893 894
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
895

896 897
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
898

C
Chris Wilson 已提交
899
	switch (intel_dp->lane_count) {
900
	case 1:
C
Chris Wilson 已提交
901
		intel_dp->DP |= DP_PORT_WIDTH_1;
902 903
		break;
	case 2:
C
Chris Wilson 已提交
904
		intel_dp->DP |= DP_PORT_WIDTH_2;
905 906
		break;
	case 4:
C
Chris Wilson 已提交
907
		intel_dp->DP |= DP_PORT_WIDTH_4;
908 909
		break;
	}
910 911 912
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
C
Chris Wilson 已提交
913
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
914 915
		intel_write_eld(encoder, adjusted_mode);
	}
916 917

	intel_dp_init_link_config(intel_dp);
918

919
	/* Split out the IBX/CPU vs CPT settings */
920

921
	if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		intel_dp->DP |= intel_crtc->pipe << 29;

		/* don't miss out required setting for eDP */
		if (adjusted_mode->clock < 200000)
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
		else
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
939 940
		if (!HAS_PCH_SPLIT(dev))
			intel_dp->DP |= intel_dp->color_range;
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		if (intel_crtc->pipe == 1)
			intel_dp->DP |= DP_PIPEB_SELECT;

		if (is_cpu_edp(intel_dp)) {
			/* don't miss out required setting for eDP */
			if (adjusted_mode->clock < 200000)
				intel_dp->DP |= DP_PLL_FREQ_160MHZ;
			else
				intel_dp->DP |= DP_PLL_FREQ_270MHZ;
		}
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
963
	}
964

965
	if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
966
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
967 968
}

969 970 971 972 973 974 975 976 977 978 979 980
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
981
{
982
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
983
	struct drm_i915_private *dev_priv = dev->dev_private;
984

985 986 987 988
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
		      mask, value,
		      I915_READ(PCH_PP_STATUS),
		      I915_READ(PCH_PP_CONTROL));
989

990 991 992 993
	if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
			  I915_READ(PCH_PP_STATUS),
			  I915_READ(PCH_PP_CONTROL));
994
	}
995
}
996

997 998 999 1000
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1001 1002
}

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

static  u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
{
	u32	control = I915_READ(PCH_PP_CONTROL);

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1027 1028
}

1029
void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1030
{
1031
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1032 1033 1034
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1035 1036
	if (!is_edp(intel_dp))
		return;
1037
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
1038

1039 1040 1041 1042
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1043

1044 1045 1046 1047 1048
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

1049 1050 1051
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

1052
	pp = ironlake_get_pp_control(dev_priv);
1053 1054 1055
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1056 1057
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1058 1059 1060 1061 1062

	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1063
		DRM_DEBUG_KMS("eDP was not running\n");
1064 1065
		msleep(intel_dp->panel_power_up_delay);
	}
1066 1067
}

1068
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1069
{
1070
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1071 1072 1073
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1074 1075
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1076
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1077
		pp = ironlake_get_pp_control(dev_priv);
1078 1079 1080 1081 1082 1083 1084
		pp &= ~EDP_FORCE_VDD;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);

		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
			      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1085 1086

		msleep(intel_dp->panel_power_down_delay);
1087 1088
	}
}
1089

1090 1091 1092 1093
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1094
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1095

1096
	mutex_lock(&dev->mode_config.mutex);
1097
	ironlake_panel_vdd_off_sync(intel_dp);
1098
	mutex_unlock(&dev->mode_config.mutex);
1099 1100
}

1101
void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1102
{
1103 1104
	if (!is_edp(intel_dp))
		return;
1105

1106 1107
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1108

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1122 1123
}

1124
void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1125
{
1126
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1127
	struct drm_i915_private *dev_priv = dev->dev_private;
1128
	u32 pp;
1129

1130
	if (!is_edp(intel_dp))
1131
		return;
1132 1133 1134 1135 1136

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1137
		return;
1138
	}
1139

1140
	ironlake_wait_panel_power_cycle(intel_dp);
1141

1142
	pp = ironlake_get_pp_control(dev_priv);
1143 1144 1145 1146 1147 1148
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1149

1150
	pp |= POWER_TARGET_ON;
1151 1152 1153
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1154
	I915_WRITE(PCH_PP_CONTROL, pp);
1155
	POSTING_READ(PCH_PP_CONTROL);
1156

1157
	ironlake_wait_panel_on(intel_dp);
1158

1159 1160 1161 1162 1163
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1164 1165
}

1166
void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1167
{
1168
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1169
	struct drm_i915_private *dev_priv = dev->dev_private;
1170
	u32 pp;
1171

1172 1173
	if (!is_edp(intel_dp))
		return;
1174

1175
	DRM_DEBUG_KMS("Turn eDP power off\n");
1176

1177
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1178

1179
	pp = ironlake_get_pp_control(dev_priv);
1180 1181 1182
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1183 1184
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1185

1186 1187
	intel_dp->want_panel_vdd = false;

1188
	ironlake_wait_panel_off(intel_dp);
1189 1190
}

1191
void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1192
{
1193 1194
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1195
	struct drm_i915_private *dev_priv = dev->dev_private;
1196
	int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
1197 1198
	u32 pp;

1199 1200 1201
	if (!is_edp(intel_dp))
		return;

1202
	DRM_DEBUG_KMS("\n");
1203 1204 1205 1206 1207 1208
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1209
	msleep(intel_dp->backlight_on_delay);
1210
	pp = ironlake_get_pp_control(dev_priv);
1211 1212
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1213
	POSTING_READ(PCH_PP_CONTROL);
1214 1215

	intel_panel_enable_backlight(dev, pipe);
1216 1217
}

1218
void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1219
{
1220
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1221 1222 1223
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1224 1225 1226
	if (!is_edp(intel_dp))
		return;

1227 1228
	intel_panel_disable_backlight(dev);

1229
	DRM_DEBUG_KMS("\n");
1230
	pp = ironlake_get_pp_control(dev_priv);
1231 1232
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1233 1234
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1235
}
1236

1237
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1238
{
1239 1240 1241
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1242 1243 1244
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1245 1246 1247
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1248 1249
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1250 1251 1252 1253 1254 1255 1256 1257 1258
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1259 1260
	POSTING_READ(DP_A);
	udelay(200);
1261 1262
}

1263
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1264
{
1265 1266 1267
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1268 1269 1270
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1271 1272 1273
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1274
	dpa_ctl = I915_READ(DP_A);
1275 1276 1277 1278 1279 1280 1281
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1282
	dpa_ctl &= ~DP_PLL_ENABLE;
1283
	I915_WRITE(DP_A, dpa_ctl);
1284
	POSTING_READ(DP_A);
1285 1286 1287
	udelay(200);
}

1288
/* If the sink supports it, try to set the power state appropriately */
1289
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1318 1319
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1320
{
1321 1322 1323 1324 1325 1326 1327 1328
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

1329
	if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
		*pipe = PORT_TO_PIPE_CPT(tmp);
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1360 1361 1362
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1363

1364 1365
	return true;
}
1366

1367
static void intel_disable_dp(struct intel_encoder *encoder)
1368
{
1369
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1370 1371 1372 1373

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1374
	ironlake_edp_backlight_off(intel_dp);
1375
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1376
	ironlake_edp_panel_off(intel_dp);
1377 1378 1379 1380

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
	if (!is_cpu_edp(intel_dp))
		intel_dp_link_down(intel_dp);
1381 1382
}

1383
static void intel_post_disable_dp(struct intel_encoder *encoder)
1384
{
1385 1386
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1387 1388
	if (is_cpu_edp(intel_dp)) {
		intel_dp_link_down(intel_dp);
1389
		ironlake_edp_pll_off(intel_dp);
1390
	}
1391 1392
}

1393
static void intel_enable_dp(struct intel_encoder *encoder)
1394
{
1395 1396 1397 1398
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1399

1400 1401
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1402

1403
	ironlake_edp_panel_vdd_on(intel_dp);
1404
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1405
	intel_dp_start_link_train(intel_dp);
1406
	ironlake_edp_panel_on(intel_dp);
1407
	ironlake_edp_panel_vdd_off(intel_dp, true);
1408
	intel_dp_complete_link_train(intel_dp);
1409
	ironlake_edp_backlight_on(intel_dp);
1410 1411
}

1412
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1413
{
1414
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1415

1416 1417
	if (is_cpu_edp(intel_dp))
		ironlake_edp_pll_on(intel_dp);
1418 1419 1420
}

/*
1421 1422
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1423 1424
 */
static bool
1425 1426
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1427
{
1428 1429
	int ret, i;

1430 1431 1432 1433
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1434
	for (i = 0; i < 3; i++) {
1435 1436 1437
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1438 1439 1440
			return true;
		msleep(1);
	}
1441

1442
	return false;
1443 1444 1445 1446 1447 1448 1449
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1450
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1451
{
1452 1453
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1454
					      link_status,
1455
					      DP_LINK_STATUS_SIZE);
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1476
intel_dp_voltage_max(struct intel_dp *intel_dp)
1477
{
1478
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
K
Keith Packard 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490

	if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_800;
	else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1491
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
K
Keith Packard 已提交
1492

1493
	if (HAS_DDI(dev)) {
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1527 1528 1529 1530
	}
}

static void
1531
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1532 1533 1534 1535
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
1536 1537
	uint8_t voltage_max;
	uint8_t preemph_max;
1538

1539
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
1540 1541
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1542 1543 1544 1545 1546 1547 1548

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
1549
	voltage_max = intel_dp_voltage_max(intel_dp);
1550 1551
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
1552

K
Keith Packard 已提交
1553 1554 1555
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1556 1557

	for (lane = 0; lane < 4; lane++)
1558
		intel_dp->train_set[lane] = v | p;
1559 1560 1561
}

static uint32_t
1562
intel_gen4_signal_levels(uint8_t train_set)
1563
{
1564
	uint32_t	signal_levels = 0;
1565

1566
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1581
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1599 1600 1601 1602
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1603 1604 1605
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1606
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1607 1608 1609 1610
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1611
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1612 1613
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1614
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1615 1616
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1617
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1618 1619
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1620
	default:
1621 1622 1623
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1624 1625 1626
	}
}

K
Keith Packard 已提交
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

1658 1659
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
1660
intel_hsw_signal_levels(uint8_t train_set)
1661
{
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
1673

1674 1675 1676 1677 1678 1679
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
1680

1681 1682 1683 1684 1685 1686 1687 1688
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
1689 1690 1691
	}
}

1692 1693 1694 1695 1696 1697 1698 1699 1700
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

1701
	if (HAS_DDI(dev)) {
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	} else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

1720
static bool
C
Chris Wilson 已提交
1721
intel_dp_set_link_train(struct intel_dp *intel_dp,
1722
			uint32_t dp_reg_value,
1723
			uint8_t dp_train_pat)
1724
{
1725 1726
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1727
	struct drm_i915_private *dev_priv = dev->dev_private;
1728
	enum port port = intel_dig_port->port;
1729
	int ret;
1730
	uint32_t temp;
1731

1732
	if (HAS_DDI(dev)) {
1733
		temp = I915_READ(DP_TP_CTL(port));
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
			if (port != PORT_A) {
				temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
				I915_WRITE(DP_TP_CTL(port), temp);

				if (wait_for((I915_READ(DP_TP_STATUS(port)) &
					      DP_TP_STATUS_IDLE_DONE), 1))
					DRM_ERROR("Timed out waiting for DP idle patterns\n");

				temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
			}
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
1768
		I915_WRITE(DP_TP_CTL(port), temp);
1769 1770 1771

	} else if (HAS_PCH_CPT(dev) &&
		   (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
1810 1811
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1812

C
Chris Wilson 已提交
1813
	intel_dp_aux_native_write_1(intel_dp,
1814 1815 1816
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

1817 1818 1819 1820 1821 1822 1823 1824 1825
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
1826 1827 1828 1829

	return true;
}

1830
/* Enable corresponding port and start training pattern 1 */
1831
void
1832
intel_dp_start_link_train(struct intel_dp *intel_dp)
1833
{
1834
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
1835
	struct drm_device *dev = encoder->dev;
1836 1837 1838
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
1839
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
1840
	uint32_t DP = intel_dp->DP;
1841

P
Paulo Zanoni 已提交
1842
	if (HAS_DDI(dev))
1843 1844
		intel_ddi_prepare_link_retrain(encoder);

1845 1846 1847 1848
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1849 1850

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
1851

1852
	memset(intel_dp->train_set, 0, 4);
1853
	voltage = 0xff;
1854 1855
	voltage_tries = 0;
	loop_tries = 0;
1856 1857
	clock_recovery = false;
	for (;;) {
1858
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1859
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1860 1861

		intel_dp_set_signal_levels(intel_dp, &DP);
1862

1863
		/* Set training pattern 1 */
1864
		if (!intel_dp_set_link_train(intel_dp, DP,
1865 1866
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1867 1868
			break;

1869
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
1870 1871
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
1872
			break;
1873
		}
1874

1875
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1876
			DRM_DEBUG_KMS("clock recovery OK\n");
1877 1878 1879 1880 1881 1882 1883
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1884
				break;
1885
		if (i == intel_dp->lane_count && voltage_tries == 5) {
1886 1887
			++loop_tries;
			if (loop_tries == 5) {
1888 1889 1890 1891 1892 1893 1894
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
1895

1896
		/* Check to see if we've tried the same voltage 5 times */
1897
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1898
			++voltage_tries;
1899 1900 1901 1902 1903 1904 1905
			if (voltage_tries == 5) {
				DRM_DEBUG_KMS("too many voltage retries, give up\n");
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1906

1907
		/* Compute new intel_dp->train_set as requested by target */
1908
		intel_get_adjust_train(intel_dp, link_status);
1909 1910
	}

1911 1912 1913
	intel_dp->DP = DP;
}

1914
void
1915 1916 1917
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
1918
	int tries, cr_tries;
1919 1920
	uint32_t DP = intel_dp->DP;

1921 1922
	/* channel equalization */
	tries = 0;
1923
	cr_tries = 0;
1924 1925
	channel_eq = false;
	for (;;) {
1926
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1927

1928 1929 1930 1931 1932 1933
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1934
		intel_dp_set_signal_levels(intel_dp, &DP);
1935

1936
		/* channel eq pattern */
1937
		if (!intel_dp_set_link_train(intel_dp, DP,
1938 1939
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1940 1941
			break;

1942
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
1943
		if (!intel_dp_get_link_status(intel_dp, link_status))
1944 1945
			break;

1946
		/* Make sure clock is still ok */
1947
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1948 1949 1950 1951 1952
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

1953
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
1954 1955 1956
			channel_eq = true;
			break;
		}
1957

1958 1959 1960 1961 1962 1963 1964 1965
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
1966

1967
		/* Compute new intel_dp->train_set as requested by target */
1968
		intel_get_adjust_train(intel_dp, link_status);
1969
		++tries;
1970
	}
1971

1972 1973 1974
	if (channel_eq)
		DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");

1975
	intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
1976 1977 1978
}

static void
C
Chris Wilson 已提交
1979
intel_dp_link_down(struct intel_dp *intel_dp)
1980
{
1981 1982
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1983
	struct drm_i915_private *dev_priv = dev->dev_private;
1984 1985
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
1986
	uint32_t DP = intel_dp->DP;
1987

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2003
	if (HAS_DDI(dev))
2004 2005
		return;

2006
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2007 2008
		return;

2009
	DRM_DEBUG_KMS("\n");
2010

K
Keith Packard 已提交
2011
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
2012
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2013
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2014 2015
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2016
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2017
	}
2018
	POSTING_READ(intel_dp->output_reg);
2019

2020 2021
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2022

2023
	if (HAS_PCH_IBX(dev) &&
2024
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2025
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2026

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2041 2042 2043 2044
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2045 2046 2047
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2048
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2049 2050
	}

2051
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2052 2053
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2054
	msleep(intel_dp->panel_power_down_delay);
2055 2056
}

2057 2058
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2059
{
2060 2061
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2062
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2063 2064
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2065

2066 2067 2068 2069
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2086 2087
}

2088 2089 2090 2091 2092 2093 2094 2095
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2096 2097
	ironlake_edp_panel_vdd_on(intel_dp);

2098 2099 2100 2101 2102 2103 2104
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2105 2106

	ironlake_edp_panel_vdd_off(intel_dp, false);
2107 2108
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2127
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2128 2129
}

2130 2131 2132 2133 2134 2135 2136 2137 2138
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2139
void
C
Chris Wilson 已提交
2140
intel_dp_check_link_status(struct intel_dp *intel_dp)
2141
{
2142
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2143
	u8 sink_irq_vector;
2144
	u8 link_status[DP_LINK_STATUS_SIZE];
2145

2146
	if (!intel_encoder->connectors_active)
2147
		return;
2148

2149
	if (WARN_ON(!intel_encoder->base.crtc))
2150 2151
		return;

2152
	/* Try to read receiver status if the link appears to be up */
2153
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2154
		intel_dp_link_down(intel_dp);
2155 2156 2157
		return;
	}

2158
	/* Now read the DPCD to see if it's actually running */
2159
	if (!intel_dp_get_dpcd(intel_dp)) {
2160 2161 2162 2163
		intel_dp_link_down(intel_dp);
		return;
	}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2178
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2179
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2180
			      drm_get_encoder_name(&intel_encoder->base));
2181 2182 2183
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
2184 2185
}

2186
/* XXX this is probably wrong for multiple downstream ports */
2187
static enum drm_connector_status
2188
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2189
{
2190 2191 2192 2193 2194 2195 2196 2197 2198
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2199
		return connector_status_connected;
2200 2201 2202 2203

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2204
		uint8_t reg;
2205
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2206
						    &reg, 1))
2207
			return connector_status_unknown;
2208 2209
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2210 2211 2212 2213
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2214
		return connector_status_connected;
2215 2216 2217 2218 2219 2220 2221 2222

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2223
	return connector_status_disconnected;
2224 2225
}

2226
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2227
ironlake_dp_detect(struct intel_dp *intel_dp)
2228
{
2229
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2230 2231
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2232 2233
	enum drm_connector_status status;

2234 2235
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
2236
		status = intel_panel_detect(dev);
2237 2238 2239 2240
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2241

2242 2243 2244
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

2245
	return intel_dp_detect_dpcd(intel_dp);
2246 2247
}

2248
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2249
g4x_dp_detect(struct intel_dp *intel_dp)
2250
{
2251
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2252
	struct drm_i915_private *dev_priv = dev->dev_private;
2253
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2254
	uint32_t bit;
2255

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

2266 2267
	switch (intel_dig_port->port) {
	case PORT_B:
2268
		bit = PORTB_HOTPLUG_LIVE_STATUS;
2269
		break;
2270
	case PORT_C:
2271
		bit = PORTC_HOTPLUG_LIVE_STATUS;
2272
		break;
2273
	case PORT_D:
2274
		bit = PORTD_HOTPLUG_LIVE_STATUS;
2275 2276 2277 2278 2279
		break;
	default:
		return connector_status_unknown;
	}

2280
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2281 2282
		return connector_status_disconnected;

2283
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2284 2285
}

2286 2287 2288
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2289
	struct intel_connector *intel_connector = to_intel_connector(connector);
2290

2291 2292 2293 2294 2295 2296 2297
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2298 2299
			return NULL;

2300
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2301 2302 2303 2304
		edid = kmalloc(size, GFP_KERNEL);
		if (!edid)
			return NULL;

2305
		memcpy(edid, intel_connector->edid, size);
2306 2307
		return edid;
	}
2308

2309
	return drm_get_edid(connector, adapter);
2310 2311 2312 2313 2314
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2315
	struct intel_connector *intel_connector = to_intel_connector(connector);
2316

2317 2318 2319 2320 2321 2322 2323 2324
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2325 2326
	}

2327
	return intel_ddc_get_modes(connector, adapter);
2328 2329
}

Z
Zhenyu Wang 已提交
2330 2331 2332 2333
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2334 2335
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2336
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
2337 2338 2339 2340 2341 2342 2343 2344 2345
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2346

Z
Zhenyu Wang 已提交
2347 2348 2349
	if (status != connector_status_connected)
		return status;

2350 2351
	intel_dp_probe_oui(intel_dp);

2352 2353
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2354
	} else {
2355
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2356 2357 2358 2359
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2360 2361
	}

2362 2363
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Z
Zhenyu Wang 已提交
2364
	return connector_status_connected;
2365 2366 2367 2368
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2369
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2370
	struct intel_connector *intel_connector = to_intel_connector(connector);
2371
	struct drm_device *dev = connector->dev;
2372
	int ret;
2373 2374 2375 2376

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2377
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2378
	if (ret)
2379 2380
		return ret;

2381
	/* if eDP has no EDID, fall back to fixed mode */
2382
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2383
		struct drm_display_mode *mode;
2384 2385
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2386
		if (mode) {
2387 2388 2389 2390 2391
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2392 2393
}

2394 2395 2396 2397 2398 2399 2400
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2401
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2402 2403 2404 2405 2406 2407 2408 2409
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2410 2411 2412 2413 2414
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2415
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2416
	struct intel_connector *intel_connector = to_intel_connector(connector);
2417 2418
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2419 2420
	int ret;

2421
	ret = drm_object_property_set_value(&connector->base, property, val);
2422 2423 2424
	if (ret)
		return ret;

2425
	if (property == dev_priv->force_audio_property) {
2426 2427 2428 2429
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2430 2431
			return 0;

2432
		intel_dp->force_audio = i;
2433

2434
		if (i == HDMI_AUDIO_AUTO)
2435 2436
			has_audio = intel_dp_detect_audio(connector);
		else
2437
			has_audio = (i == HDMI_AUDIO_ON);
2438 2439

		if (has_audio == intel_dp->has_audio)
2440 2441
			return 0;

2442
		intel_dp->has_audio = has_audio;
2443 2444 2445
		goto done;
	}

2446
	if (property == dev_priv->broadcast_rgb_property) {
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
2462 2463 2464
		goto done;
	}

2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

2481 2482 2483
	return -EINVAL;

done:
2484 2485
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
2486 2487 2488 2489

	return 0;
}

2490
static void
2491
intel_dp_destroy(struct drm_connector *connector)
2492
{
2493
	struct drm_device *dev = connector->dev;
2494
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2495
	struct intel_connector *intel_connector = to_intel_connector(connector);
2496

2497 2498 2499
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

2500
	if (is_edp(intel_dp)) {
2501
		intel_panel_destroy_backlight(dev);
2502 2503
		intel_panel_fini(&intel_connector->panel);
	}
2504

2505 2506
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2507
	kfree(connector);
2508 2509
}

P
Paulo Zanoni 已提交
2510
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2511
{
2512 2513
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
2514 2515 2516

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2517 2518 2519 2520
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		ironlake_panel_vdd_off_sync(intel_dp);
	}
2521
	kfree(intel_dig_port);
2522 2523
}

2524 2525 2526 2527 2528
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.mode_set = intel_dp_mode_set,
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
2529
	.dpms = intel_connector_dpms,
2530 2531
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2532
	.set_property = intel_dp_set_property,
2533 2534 2535 2536 2537 2538
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2539
	.best_encoder = intel_best_encoder,
2540 2541 2542
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2543
	.destroy = intel_dp_encoder_destroy,
2544 2545
};

2546
static void
2547
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2548
{
2549
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2550

2551
	intel_dp_check_link_status(intel_dp);
2552
}
2553

2554 2555
/* Return which DP Port should be selected for Transcoder DP control */
int
2556
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2557 2558
{
	struct drm_device *dev = crtc->dev;
2559 2560
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
2561

2562 2563
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
2564

2565 2566
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
2567
			return intel_dp->output_reg;
2568
	}
C
Chris Wilson 已提交
2569

2570 2571 2572
	return -1;
}

2573
/* check the VBT to see whether the eDP is on DP-D port */
2574
bool intel_dpd_is_edp(struct drm_device *dev)
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2593 2594 2595
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2596 2597
	struct intel_connector *intel_connector = to_intel_connector(connector);

2598
	intel_attach_force_audio_property(connector);
2599
	intel_attach_broadcast_rgb_property(connector);
2600
	intel_dp->color_range_auto = true;
2601 2602 2603

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
2604 2605
		drm_object_attach_property(
			&connector->base,
2606
			connector->dev->mode_config.scaling_mode_property,
2607 2608
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
2609
	}
2610 2611
}

2612 2613
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2614 2615
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
	pp = ironlake_get_pp_control(dev_priv);
	I915_WRITE(PCH_PP_CONTROL, pp);

	pp_on = I915_READ(PCH_PP_ON_DELAYS);
	pp_off = I915_READ(PCH_PP_OFF_DELAYS);
	pp_div = I915_READ(PCH_PP_DIVISOR);

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

	vbt = dev_priv->edp.pps;

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_on, pp_off, pp_div;

2705
	/* And finally store the new values in the power sequencer. */
2706 2707 2708 2709
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2710 2711 2712 2713
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
	pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
			<< PP_REFERENCE_DIVIDER_SHIFT;
2714
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (is_cpu_edp(intel_dp))
			pp_on |= PANEL_POWER_PORT_DP_A;
		else
			pp_on |= PANEL_POWER_PORT_DP_D;
	}

	I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
	I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
	I915_WRITE(PCH_PP_DIVISOR, pp_div);

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
		      I915_READ(PCH_PP_ON_DELAYS),
		      I915_READ(PCH_PP_OFF_DELAYS),
		      I915_READ(PCH_PP_DIVISOR));
2734 2735
}

2736
void
2737 2738
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
2739
{
2740 2741 2742 2743
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
2744
	struct drm_i915_private *dev_priv = dev->dev_private;
2745
	struct drm_display_mode *fixed_mode = NULL;
2746
	struct edp_power_seq power_seq = { 0 };
2747
	enum port port = intel_dig_port->port;
2748
	const char *name = NULL;
2749
	int type;
2750

2751 2752
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
2753
	intel_dp->attached_connector = intel_connector;
2754

2755
	if (HAS_PCH_SPLIT(dev) && port == PORT_D)
2756
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2757
			intel_dp->is_pch_edp = true;
2758

2759 2760 2761 2762
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
2763
	if (IS_VALLEYVIEW(dev) && port == PORT_C) {
2764 2765
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
2766
	} else if (port == PORT_A || is_pch_edp(intel_dp)) {
2767 2768 2769
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
P
Paulo Zanoni 已提交
2770 2771 2772 2773
		/* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
		 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
		 * rewrite it.
		 */
2774 2775 2776 2777
		type = DRM_MODE_CONNECTOR_DisplayPort;
	}

	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2778 2779
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2780
	connector->polled = DRM_CONNECTOR_POLL_HPD;
2781 2782 2783
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2784 2785
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
2786

2787
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2788 2789
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
2790
	if (HAS_DDI(dev))
2791 2792 2793 2794
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
	intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
	if (HAS_DDI(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}
2814

2815
	/* Set up the DDC bus. */
2816 2817
	switch (port) {
	case PORT_A:
2818
		intel_encoder->hpd_pin = HPD_PORT_A;
2819 2820 2821
		name = "DPDDC-A";
		break;
	case PORT_B:
2822
		intel_encoder->hpd_pin = HPD_PORT_B;
2823 2824 2825
		name = "DPDDC-B";
		break;
	case PORT_C:
2826
		intel_encoder->hpd_pin = HPD_PORT_C;
2827 2828 2829
		name = "DPDDC-C";
		break;
	case PORT_D:
2830
		intel_encoder->hpd_pin = HPD_PORT_D;
2831 2832 2833
		name = "DPDDC-D";
		break;
	default:
2834
		BUG();
2835 2836
	}

2837
	if (is_edp(intel_dp))
2838
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2839 2840 2841

	intel_dp_i2c_init(intel_dp, intel_connector, name);

2842
	/* Cache DPCD and EDID for edp. */
2843 2844
	if (is_edp(intel_dp)) {
		bool ret;
2845
		struct drm_display_mode *scan;
2846
		struct edid *edid;
2847 2848

		ironlake_edp_panel_vdd_on(intel_dp);
2849
		ret = intel_dp_get_dpcd(intel_dp);
2850
		ironlake_edp_panel_vdd_off(intel_dp, false);
2851

2852
		if (ret) {
2853 2854 2855
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2856 2857
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2858
			/* if this fails, presume the device is a ghost */
2859
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2860 2861
			intel_dp_encoder_destroy(&intel_encoder->base);
			intel_dp_destroy(connector);
2862
			return;
J
Jesse Barnes 已提交
2863 2864
		}

2865 2866 2867 2868
		/* We now know it's not a ghost, init power sequence regs. */
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);

2869 2870 2871
		ironlake_edp_panel_vdd_on(intel_dp);
		edid = drm_get_edid(connector, &intel_dp->adapter);
		if (edid) {
2872 2873 2874 2875 2876 2877 2878 2879 2880
			if (drm_add_edid_modes(connector, edid)) {
				drm_mode_connector_update_edid_property(connector, edid);
				drm_edid_to_eld(connector, edid);
			} else {
				kfree(edid);
				edid = ERR_PTR(-EINVAL);
			}
		} else {
			edid = ERR_PTR(-ENOENT);
2881
		}
2882
		intel_connector->edid = edid;
2883 2884 2885 2886 2887 2888 2889

		/* prefer fixed mode from EDID if available */
		list_for_each_entry(scan, &connector->probed_modes, head) {
			if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
				fixed_mode = drm_mode_duplicate(dev, scan);
				break;
			}
2890
		}
2891 2892 2893 2894 2895 2896 2897 2898

		/* fallback to VBT if available for eDP */
		if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
			fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (fixed_mode)
				fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
		}

2899 2900
		ironlake_edp_panel_vdd_off(intel_dp, false);
	}
2901

2902
	if (is_edp(intel_dp)) {
2903
		intel_panel_init(&intel_connector->panel, fixed_mode);
2904
		intel_panel_setup_backlight(connector);
2905 2906
	}

2907 2908
	intel_dp_add_properties(intel_dp, connector);

2909 2910 2911 2912 2913 2914 2915 2916 2917
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
2942
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
2943

2944
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
2945 2946 2947 2948 2949
	intel_encoder->enable = intel_enable_dp;
	intel_encoder->pre_enable = intel_pre_enable_dp;
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
2950

2951
	intel_dig_port->port = port;
2952 2953
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
2954
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2955 2956 2957 2958 2959 2960
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

	intel_dp_init_connector(intel_dig_port, intel_connector);
}