i915_gem.c 128.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63 64 65 66
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
67 68
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
69
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
70

71 72 73 74 75 76
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

77 78 79 80 81 82 83 84
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

85 86 87 88 89 90 91 92
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
93
	obj->fence_dirty = false;
94 95 96
	obj->fence_reg = I915_FENCE_REG_NONE;
}

97 98 99 100
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
101
	spin_lock(&dev_priv->mm.object_stat_lock);
102 103
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
104
	spin_unlock(&dev_priv->mm.object_stat_lock);
105 106 107 108 109
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
110
	spin_lock(&dev_priv->mm.object_stat_lock);
111 112
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
113
	spin_unlock(&dev_priv->mm.object_stat_lock);
114 115
}

116
static int
117
i915_gem_wait_for_error(struct i915_gpu_error *error)
118 119 120
{
	int ret;

121 122
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
123
	if (EXIT_COND)
124 125
		return 0;

126 127 128 129 130
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
131 132 133
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
134 135 136 137
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
138
		return ret;
139
	}
140
#undef EXIT_COND
141

142
	return 0;
143 144
}

145
int i915_mutex_lock_interruptible(struct drm_device *dev)
146
{
147
	struct drm_i915_private *dev_priv = dev->dev_private;
148 149
	int ret;

150
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
151 152 153 154 155 156 157
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

158
	WARN_ON(i915_verify_lists(dev));
159 160
	return 0;
}
161

162
static inline bool
163
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
164
{
165
	return i915_gem_obj_bound_any(obj) && !obj->active;
166 167
}

J
Jesse Barnes 已提交
168 169
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
170
		    struct drm_file *file)
J
Jesse Barnes 已提交
171
{
172
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
173
	struct drm_i915_gem_init *args = data;
174

175 176 177
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

178 179 180
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
181

182 183 184 185
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
186
	mutex_lock(&dev->struct_mutex);
187 188
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
189
	dev_priv->gtt.mappable_end = args->gtt_end;
190 191
	mutex_unlock(&dev->struct_mutex);

192
	return 0;
193 194
}

195 196
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
197
			    struct drm_file *file)
198
{
199
	struct drm_i915_private *dev_priv = dev->dev_private;
200
	struct drm_i915_gem_get_aperture *args = data;
201 202
	struct drm_i915_gem_object *obj;
	size_t pinned;
203

204
	pinned = 0;
205
	mutex_lock(&dev->struct_mutex);
206
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
207
		if (i915_gem_obj_is_pinned(obj))
208
			pinned += i915_gem_obj_ggtt_size(obj);
209
	mutex_unlock(&dev->struct_mutex);
210

211
	args->aper_size = dev_priv->gtt.base.total;
212
	args->aper_available_size = args->aper_size - pinned;
213

214 215 216
	return 0;
}

217 218 219
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
220
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
221 222 223 224 225 226 227 228
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

229 230 231 232 233
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
234
{
235
	struct drm_i915_gem_object *obj;
236 237
	int ret;
	u32 handle;
238

239
	size = roundup(size, PAGE_SIZE);
240 241
	if (size == 0)
		return -EINVAL;
242 243

	/* Allocate the new object */
244
	obj = i915_gem_alloc_object(dev, size);
245 246 247
	if (obj == NULL)
		return -ENOMEM;

248
	ret = drm_gem_handle_create(file, &obj->base, &handle);
249
	/* drop reference from allocate - handle holds it now */
250 251 252
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
253

254
	*handle_p = handle;
255 256 257
	return 0;
}

258 259 260 261 262 263
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
264
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
265 266 267 268 269 270 271 272 273 274 275 276 277
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
278

279 280 281 282
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

309
static inline int
310 311
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

335 336 337
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
338
static int
339 340 341 342 343 344 345
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

346
	if (unlikely(page_do_bit17_swizzling))
347 348 349 350 351 352 353 354 355 356 357
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

358
	return ret ? -EFAULT : 0;
359 360
}

361 362 363 364
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
365
	if (unlikely(swizzled)) {
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

383 384 385 386 387 388 389 390 391 392 393 394
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
395 396 397
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
398 399 400 401 402 403 404 405 406 407 408

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

409
	return ret ? - EFAULT : 0;
410 411
}

412
static int
413 414 415 416
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
417
{
418
	char __user *user_data;
419
	ssize_t remain;
420
	loff_t offset;
421
	int shmem_page_offset, page_length, ret = 0;
422
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
423
	int prefaulted = 0;
424
	int needs_clflush = 0;
425
	struct sg_page_iter sg_iter;
426

V
Ville Syrjälä 已提交
427
	user_data = to_user_ptr(args->data_ptr);
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
437
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
438 439 440
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
441
	}
442

443 444 445 446 447 448
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

449
	offset = args->offset;
450

451 452
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
453
		struct page *page = sg_page_iter_page(&sg_iter);
454 455 456 457

		if (remain <= 0)
			break;

458 459 460 461 462
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
463
		shmem_page_offset = offset_in_page(offset);
464 465 466 467
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (likely(!i915.prefault_disable) && !prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
529
		       to_user_ptr(args->data_ptr),
530 531 532
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
608
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619

V
Ville Syrjälä 已提交
620
	user_data = to_user_ptr(args->data_ptr);
621 622
	remain = args->size;

623
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653
out_unpin:
B
Ben Widawsky 已提交
654
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
655
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739
	struct sg_page_iter sg_iter;
740

V
Ville Syrjälä 已提交
741
	user_data = to_user_ptr(args->data_ptr);
742 743
	remain = args->size;

744
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
745

746 747 748 749 750
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
751
		needs_clflush_after = cpu_write_needs_clflush(obj);
752 753 754
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
755
	}
756 757 758 759 760
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
761

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771 772
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
773
		struct page *page = sg_page_iter_page(&sg_iter);
774
		int partial_cacheline_write;
775

776 777 778
		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797 798 799
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

800 801 802 803 804 805
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
806 807 808

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
809 810 811 812
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
813

814
		mutex_lock(&dev->struct_mutex);
815

816
next_page:
817 818 819
		set_page_dirty(page);
		mark_page_accessed(page);

820
		if (ret)
821 822
			goto out;

823
		remain -= page_length;
824
		user_data += page_length;
825
		offset += page_length;
826 827
	}

828
out:
829 830
	i915_gem_object_unpin_pages(obj);

831
	if (hit_slowpath) {
832 833 834 835 836 837 838
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
839 840
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
841
		}
842
	}
843

844
	if (needs_clflush_after)
845
		i915_gem_chipset_flush(dev);
846

847
	return ret;
848 849 850 851 852 853 854 855 856
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
857
		      struct drm_file *file)
858 859
{
	struct drm_i915_gem_pwrite *args = data;
860
	struct drm_i915_gem_object *obj;
861 862 863 864 865 866
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
867
		       to_user_ptr(args->data_ptr),
868 869 870
		       args->size))
		return -EFAULT;

871
	if (likely(!i915.prefault_disable)) {
872 873 874 875 876
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
877

878
	ret = i915_mutex_lock_interruptible(dev);
879
	if (ret)
880
		return ret;
881

882
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
883
	if (&obj->base == NULL) {
884 885
		ret = -ENOENT;
		goto unlock;
886
	}
887

888
	/* Bounds check destination. */
889 890
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
891
		ret = -EINVAL;
892
		goto out;
C
Chris Wilson 已提交
893 894
	}

895 896 897 898 899 900 901 902
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
903 904
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
905
	ret = -EFAULT;
906 907 908 909 910 911
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
912
	if (obj->phys_obj) {
913
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
914 915 916
		goto out;
	}

917 918 919
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
920
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
921 922 923
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
924
	}
925

926
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
927
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
928

929
out:
930
	drm_gem_object_unreference(&obj->base);
931
unlock:
932
	mutex_unlock(&dev->struct_mutex);
933 934 935
	return ret;
}

936
int
937
i915_gem_check_wedge(struct i915_gpu_error *error,
938 939
		     bool interruptible)
{
940
	if (i915_reset_in_progress(error)) {
941 942 943 944 945
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

946 947
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
968
	if (seqno == ring->outstanding_lazy_seqno)
969
		ret = i915_add_request(ring, NULL);
970 971 972 973

	return ret;
}

974 975 976 977 978 979 980 981 982 983 984
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

985 986 987 988 989 990 991 992
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

993 994 995 996
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
997
 * @reset_counter: reset sequence associated with the given seqno
998 999 1000
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1001 1002 1003 1004 1005 1006 1007
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1008 1009 1010 1011
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1012
			unsigned reset_counter,
1013 1014 1015
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1016 1017
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1018 1019
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1020 1021
	struct timespec before, now;
	DEFINE_WAIT(wait);
1022
	unsigned long timeout_expire;
1023 1024
	int ret;

1025 1026
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1027 1028 1029
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1030
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1031

1032 1033 1034 1035 1036 1037 1038 1039
	if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1040
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1041 1042
		return -ENODEV;

1043 1044
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1045
	getrawmonotonic(&before);
1046 1047
	for (;;) {
		struct timer_list timer;
1048

1049 1050
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1051

1052 1053
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1054 1055 1056 1057 1058 1059 1060 1061
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1062

1063 1064 1065 1066
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1067

1068 1069 1070 1071 1072
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1073
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1074 1075 1076 1077 1078 1079
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1080 1081
			unsigned long expire;

1082
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1083
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1084 1085 1086
			mod_timer(&timer, expire);
		}

1087
		io_schedule();
1088 1089 1090 1091 1092 1093

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1094
	getrawmonotonic(&now);
1095
	trace_i915_gem_request_wait_end(ring, seqno);
1096

1097 1098
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1099 1100

	finish_wait(&ring->irq_queue, &wait);
1101 1102 1103 1104

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1105 1106
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1107 1108
	}

1109
	return ret;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1127
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1128 1129 1130 1131 1132 1133 1134
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1135 1136
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1137
			    interruptible, NULL, NULL);
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1179
	return i915_gem_object_wait_rendering__tail(obj, ring);
1180 1181
}

1182 1183 1184 1185 1186
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1187
					    struct drm_file *file,
1188 1189 1190 1191 1192
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1193
	unsigned reset_counter;
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1204
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1205 1206 1207 1208 1209 1210 1211
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1212
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1213
	mutex_unlock(&dev->struct_mutex);
1214
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
1215
	mutex_lock(&dev->struct_mutex);
1216 1217
	if (ret)
		return ret;
1218

1219
	return i915_gem_object_wait_rendering__tail(obj, ring);
1220 1221
}

1222
/**
1223 1224
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1225 1226 1227
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1228
			  struct drm_file *file)
1229 1230
{
	struct drm_i915_gem_set_domain *args = data;
1231
	struct drm_i915_gem_object *obj;
1232 1233
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1234 1235
	int ret;

1236
	/* Only handle setting domains to types used by the CPU. */
1237
	if (write_domain & I915_GEM_GPU_DOMAINS)
1238 1239
		return -EINVAL;

1240
	if (read_domains & I915_GEM_GPU_DOMAINS)
1241 1242 1243 1244 1245 1246 1247 1248
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1249
	ret = i915_mutex_lock_interruptible(dev);
1250
	if (ret)
1251
		return ret;
1252

1253
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1254
	if (&obj->base == NULL) {
1255 1256
		ret = -ENOENT;
		goto unlock;
1257
	}
1258

1259 1260 1261 1262
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1263
	ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
1264 1265 1266
	if (ret)
		goto unref;

1267 1268
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1269 1270 1271 1272 1273 1274 1275

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1276
	} else {
1277
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1278 1279
	}

1280
unref:
1281
	drm_gem_object_unreference(&obj->base);
1282
unlock:
1283 1284 1285 1286 1287 1288 1289 1290 1291
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1292
			 struct drm_file *file)
1293 1294
{
	struct drm_i915_gem_sw_finish *args = data;
1295
	struct drm_i915_gem_object *obj;
1296 1297
	int ret = 0;

1298
	ret = i915_mutex_lock_interruptible(dev);
1299
	if (ret)
1300
		return ret;
1301

1302
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1303
	if (&obj->base == NULL) {
1304 1305
		ret = -ENOENT;
		goto unlock;
1306 1307 1308
	}

	/* Pinned buffers may be scanout, so flush the cache */
1309 1310
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1311

1312
	drm_gem_object_unreference(&obj->base);
1313
unlock:
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1327
		    struct drm_file *file)
1328 1329 1330 1331 1332
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1333
	obj = drm_gem_object_lookup(dev, file, args->handle);
1334
	if (obj == NULL)
1335
		return -ENOENT;
1336

1337 1338 1339 1340 1341 1342 1343 1344
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1345
	addr = vm_mmap(obj->filp, 0, args->size,
1346 1347
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1348
	drm_gem_object_unreference_unlocked(obj);
1349 1350 1351 1352 1353 1354 1355 1356
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1375 1376
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1377
	drm_i915_private_t *dev_priv = dev->dev_private;
1378 1379 1380
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1381
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1382

1383 1384
	intel_runtime_pm_get(dev_priv);

1385 1386 1387 1388
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1389 1390 1391
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1392

C
Chris Wilson 已提交
1393 1394
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1395 1396 1397 1398 1399 1400
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1401
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1402
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1403 1404
	if (ret)
		goto unlock;
1405

1406 1407 1408
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1409

1410
	ret = i915_gem_object_get_fence(obj);
1411
	if (ret)
1412
		goto unpin;
1413

1414 1415
	obj->fault_mappable = true;

1416 1417 1418
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1419 1420 1421

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1422
unpin:
B
Ben Widawsky 已提交
1423
	i915_gem_object_ggtt_unpin(obj);
1424
unlock:
1425
	mutex_unlock(&dev->struct_mutex);
1426
out:
1427
	switch (ret) {
1428
	case -EIO:
1429 1430 1431
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1432 1433 1434 1435
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1436
	case -EAGAIN:
D
Daniel Vetter 已提交
1437 1438 1439 1440
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1441
		 */
1442 1443
	case 0:
	case -ERESTARTSYS:
1444
	case -EINTR:
1445 1446 1447 1448 1449
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1450 1451
		ret = VM_FAULT_NOPAGE;
		break;
1452
	case -ENOMEM:
1453 1454
		ret = VM_FAULT_OOM;
		break;
1455
	case -ENOSPC:
1456 1457
		ret = VM_FAULT_SIGBUS;
		break;
1458
	default:
1459
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1460 1461
		ret = VM_FAULT_SIGBUS;
		break;
1462
	}
1463 1464 1465

	intel_runtime_pm_put(dev_priv);
	return ret;
1466 1467
}

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1484 1485 1486 1487
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1488
 * Preserve the reservation of the mmapping with the DRM core code, but
1489 1490 1491 1492 1493 1494 1495 1496 1497
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1498
void
1499
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1500
{
1501 1502
	if (!obj->fault_mappable)
		return;
1503

1504
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1505
	obj->fault_mappable = false;
1506 1507
}

1508
uint32_t
1509
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1510
{
1511
	uint32_t gtt_size;
1512 1513

	if (INTEL_INFO(dev)->gen >= 4 ||
1514 1515
	    tiling_mode == I915_TILING_NONE)
		return size;
1516 1517 1518

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1519
		gtt_size = 1024*1024;
1520
	else
1521
		gtt_size = 512*1024;
1522

1523 1524
	while (gtt_size < size)
		gtt_size <<= 1;
1525

1526
	return gtt_size;
1527 1528
}

1529 1530 1531 1532 1533
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1534
 * potential fence register mapping.
1535
 */
1536 1537 1538
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1539 1540 1541 1542 1543
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1544
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1545
	    tiling_mode == I915_TILING_NONE)
1546 1547
		return 4096;

1548 1549 1550 1551
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1552
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1553 1554
}

1555 1556 1557 1558 1559
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1560
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1561 1562
		return 0;

1563 1564
	dev_priv->mm.shrinker_no_lock_stealing = true;

1565 1566
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1567
		goto out;
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1579
		goto out;
1580 1581

	i915_gem_shrink_all(dev_priv);
1582 1583 1584 1585 1586
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1587 1588 1589 1590 1591 1592 1593
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1594
int
1595 1596 1597 1598
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1599
{
1600
	struct drm_i915_private *dev_priv = dev->dev_private;
1601
	struct drm_i915_gem_object *obj;
1602 1603
	int ret;

1604
	ret = i915_mutex_lock_interruptible(dev);
1605
	if (ret)
1606
		return ret;
1607

1608
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1609
	if (&obj->base == NULL) {
1610 1611 1612
		ret = -ENOENT;
		goto unlock;
	}
1613

B
Ben Widawsky 已提交
1614
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1615
		ret = -E2BIG;
1616
		goto out;
1617 1618
	}

1619
	if (obj->madv != I915_MADV_WILLNEED) {
1620
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1621 1622
		ret = -EINVAL;
		goto out;
1623 1624
	}

1625 1626 1627
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1628

1629
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1630

1631
out:
1632
	drm_gem_object_unreference(&obj->base);
1633
unlock:
1634
	mutex_unlock(&dev->struct_mutex);
1635
	return ret;
1636 1637
}

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1662 1663 1664
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1665 1666 1667
{
	struct inode *inode;

1668
	i915_gem_object_free_mmap_offset(obj);
1669

1670 1671
	if (obj->base.filp == NULL)
		return;
1672

D
Daniel Vetter 已提交
1673 1674 1675 1676 1677
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1678
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1679
	shmem_truncate_range(inode, 0, (loff_t)-1);
1680

D
Daniel Vetter 已提交
1681 1682
	obj->madv = __I915_MADV_PURGED;
}
1683

D
Daniel Vetter 已提交
1684 1685 1686 1687
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1688 1689
}

1690
static void
1691
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1692
{
1693 1694
	struct sg_page_iter sg_iter;
	int ret;
1695

1696
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1697

C
Chris Wilson 已提交
1698 1699 1700 1701 1702 1703
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1704
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1705 1706 1707
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1708
	if (i915_gem_object_needs_bit17_swizzle(obj))
1709 1710
		i915_gem_object_save_bit_17_swizzle(obj);

1711 1712
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1713

1714
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1715
		struct page *page = sg_page_iter_page(&sg_iter);
1716

1717
		if (obj->dirty)
1718
			set_page_dirty(page);
1719

1720
		if (obj->madv == I915_MADV_WILLNEED)
1721
			mark_page_accessed(page);
1722

1723
		page_cache_release(page);
1724
	}
1725
	obj->dirty = 0;
1726

1727 1728
	sg_free_table(obj->pages);
	kfree(obj->pages);
1729
}
C
Chris Wilson 已提交
1730

1731
int
1732 1733 1734 1735
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1736
	if (obj->pages == NULL)
1737 1738
		return 0;

1739 1740 1741
	if (obj->pages_pin_count)
		return -EBUSY;

1742
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1743

1744 1745 1746
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1747
	list_del(&obj->global_list);
1748

1749
	ops->put_pages(obj);
1750
	obj->pages = NULL;
1751

C
Chris Wilson 已提交
1752 1753 1754 1755 1756 1757
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1758
static unsigned long
1759 1760
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1761
{
1762
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1763
	struct drm_i915_gem_object *obj, *next;
1764
	unsigned long count = 0;
C
Chris Wilson 已提交
1765 1766 1767

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1768
				 global_list) {
1769
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1770
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1771 1772 1773 1774 1775 1776
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1777 1778 1779 1780 1781 1782 1783 1784
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1785
		struct i915_vma *vma, *v;
1786

1787 1788 1789 1790
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1791 1792 1793
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1816 1817 1818
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1819

1820
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1821
			count += obj->base.size >> PAGE_SHIFT;
1822 1823

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1824
	}
1825
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1826 1827 1828 1829

	return count;
}

1830
static unsigned long
1831 1832 1833 1834 1835
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1836
static unsigned long
C
Chris Wilson 已提交
1837 1838 1839
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1840
	long freed = 0;
C
Chris Wilson 已提交
1841 1842 1843

	i915_gem_evict_everything(dev_priv->dev);

1844
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1845
				 global_list) {
1846
		if (i915_gem_object_put_pages(obj) == 0)
1847 1848 1849
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1850 1851
}

1852
static int
C
Chris Wilson 已提交
1853
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1854
{
C
Chris Wilson 已提交
1855
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1856 1857
	int page_count, i;
	struct address_space *mapping;
1858 1859
	struct sg_table *st;
	struct scatterlist *sg;
1860
	struct sg_page_iter sg_iter;
1861
	struct page *page;
1862
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1863
	gfp_t gfp;
1864

C
Chris Wilson 已提交
1865 1866 1867 1868 1869 1870 1871
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1872 1873 1874 1875
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1876
	page_count = obj->base.size / PAGE_SIZE;
1877 1878
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1879
		return -ENOMEM;
1880
	}
1881

1882 1883 1884 1885 1886
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1887
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1888
	gfp = mapping_gfp_mask(mapping);
1889
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1890
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1891 1892 1893
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1904
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1905 1906 1907 1908 1909 1910 1911
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1912
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1913 1914
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1915 1916 1917 1918 1919 1920 1921 1922
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1923 1924 1925 1926 1927 1928 1929 1930 1931
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1932 1933 1934

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1935
	}
1936 1937 1938 1939
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1940 1941
	obj->pages = st;

1942
	if (i915_gem_object_needs_bit17_swizzle(obj))
1943 1944 1945 1946 1947
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1948 1949
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1950
		page_cache_release(sg_page_iter_page(&sg_iter));
1951 1952
	sg_free_table(st);
	kfree(st);
1953
	return PTR_ERR(page);
1954 1955
}

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1970
	if (obj->pages)
1971 1972
		return 0;

1973 1974 1975 1976 1977
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1978 1979
	BUG_ON(obj->pages_pin_count);

1980 1981 1982 1983
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1984
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1985
	return 0;
1986 1987
}

B
Ben Widawsky 已提交
1988
static void
1989
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1990
			       struct intel_ring_buffer *ring)
1991
{
1992
	struct drm_device *dev = obj->base.dev;
1993
	struct drm_i915_private *dev_priv = dev->dev_private;
1994
	u32 seqno = intel_ring_get_seqno(ring);
1995

1996
	BUG_ON(ring == NULL);
1997 1998 1999 2000
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2001
	obj->ring = ring;
2002 2003

	/* Add a reference if we're newly entering the active list. */
2004 2005 2006
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2007
	}
2008

2009
	list_move_tail(&obj->ring_list, &ring->active_list);
2010

2011
	obj->last_read_seqno = seqno;
2012

2013
	if (obj->fenced_gpu_access) {
2014 2015
		obj->last_fenced_seqno = seqno;

2016 2017 2018 2019 2020 2021 2022 2023
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2024 2025 2026
	}
}

B
Ben Widawsky 已提交
2027 2028 2029 2030 2031 2032 2033
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2034 2035
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2036
{
B
Ben Widawsky 已提交
2037
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2038 2039
	struct i915_address_space *vm;
	struct i915_vma *vma;
2040

2041
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2042
	BUG_ON(!obj->active);
2043

2044 2045 2046 2047 2048
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2049

2050
	list_del_init(&obj->ring_list);
2051 2052
	obj->ring = NULL;

2053 2054 2055 2056 2057
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2058 2059 2060 2061 2062 2063
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2064
}
2065

2066
static int
2067
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2068
{
2069 2070 2071
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2072

2073
	/* Carefully retire all requests without writing to the rings */
2074
	for_each_ring(ring, dev_priv, i) {
2075 2076 2077
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2078 2079
	}
	i915_gem_retire_requests(dev);
2080 2081

	/* Finally reset hw state */
2082
	for_each_ring(ring, dev_priv, i) {
2083
		intel_ring_init_seqno(ring, seqno);
2084

2085 2086 2087
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2088

2089
	return 0;
2090 2091
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2118 2119
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2120
{
2121 2122 2123 2124
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2125
		int ret = i915_gem_init_seqno(dev, 0);
2126 2127
		if (ret)
			return ret;
2128

2129 2130
		dev_priv->next_seqno = 1;
	}
2131

2132
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2133
	return 0;
2134 2135
}

2136 2137
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2138
		       struct drm_i915_gem_object *obj,
2139
		       u32 *out_seqno)
2140
{
C
Chris Wilson 已提交
2141
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2142
	struct drm_i915_gem_request *request;
2143
	u32 request_ring_position, request_start;
2144
	int was_empty;
2145 2146
	int ret;

2147
	request_start = intel_ring_get_tail(ring);
2148 2149 2150 2151 2152 2153 2154
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2155 2156 2157
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2158

2159 2160
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2161
		return -ENOMEM;
2162

2163 2164 2165 2166 2167 2168 2169
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2170
	ret = ring->add_request(ring);
2171
	if (ret)
2172
		return ret;
2173

2174
	request->seqno = intel_ring_get_seqno(ring);
2175
	request->ring = ring;
2176
	request->head = request_start;
2177
	request->tail = request_ring_position;
2178 2179 2180 2181 2182 2183 2184

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2185
	request->batch_obj = obj;
2186

2187 2188 2189 2190
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2191 2192 2193
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2194
	request->emitted_jiffies = jiffies;
2195 2196
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2197
	request->file_priv = NULL;
2198

C
Chris Wilson 已提交
2199 2200 2201
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2202
		spin_lock(&file_priv->mm.lock);
2203
		request->file_priv = file_priv;
2204
		list_add_tail(&request->client_list,
2205
			      &file_priv->mm.request_list);
2206
		spin_unlock(&file_priv->mm.lock);
2207
	}
2208

2209
	trace_i915_gem_request_add(ring, request->seqno);
2210
	ring->outstanding_lazy_seqno = 0;
2211
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2212

2213
	if (!dev_priv->ums.mm_suspended) {
2214 2215
		i915_queue_hangcheck(ring->dev);

2216
		if (was_empty) {
2217
			cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2218
			queue_delayed_work(dev_priv->wq,
2219 2220
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2221 2222
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2223
	}
2224

2225
	if (out_seqno)
2226
		*out_seqno = request->seqno;
2227
	return 0;
2228 2229
}

2230 2231
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2232
{
2233
	struct drm_i915_file_private *file_priv = request->file_priv;
2234

2235 2236
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2237

2238
	spin_lock(&file_priv->mm.lock);
2239 2240
	list_del(&request->client_list);
	request->file_priv = NULL;
2241
	spin_unlock(&file_priv->mm.lock);
2242 2243
}

2244 2245
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2246
{
2247 2248
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2271 2272 2273 2274 2275 2276
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

2277 2278 2279 2280
	if (request->ctx)
		vm = request->ctx->vm;
	else
		vm = &dev_priv->gtt.base;
2281 2282 2283 2284

	return vm;
}

2285 2286 2287 2288 2289 2290 2291 2292
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2293 2294
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2323 2324 2325 2326 2327 2328
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2329
	unsigned long offset = 0;
2330 2331 2332 2333

	/* Innocent until proven guilty */
	guilty = false;

2334 2335 2336 2337
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2338
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2339
	    i915_request_guilty(request, acthd, &inside)) {
2340
		DRM_DEBUG("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2341 2342
			  ring->name,
			  inside ? "inside" : "flushing",
2343
			  offset,
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
2356
		hs = &request->file_priv->private_default_ctx->hang_stats;
2357 2358

	if (hs) {
2359 2360
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2361
			hs->batch_active++;
2362 2363
			hs->guilty_ts = get_seconds();
		} else {
2364
			hs->batch_pending++;
2365
		}
2366 2367 2368
	}
}

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2380 2381
static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
2382
{
2383 2384 2385 2386 2387 2388 2389
	u32 completed_seqno = ring->get_seqno(ring, false);
	u32 acthd = intel_ring_get_active_head(ring);
	struct drm_i915_gem_request *request;

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2390

2391 2392 2393
		i915_set_reset_status(ring, request, acthd);
	}
}
2394

2395 2396 2397
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2398
	while (!list_empty(&ring->active_list)) {
2399
		struct drm_i915_gem_object *obj;
2400

2401 2402 2403
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2404

2405
		i915_gem_object_move_to_inactive(obj);
2406
	}
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2424 2425
}

2426
void i915_gem_restore_fences(struct drm_device *dev)
2427 2428 2429 2430
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2431
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2432
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2433

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2444 2445 2446
	}
}

2447
void i915_gem_reset(struct drm_device *dev)
2448
{
2449
	struct drm_i915_private *dev_priv = dev->dev_private;
2450
	struct intel_ring_buffer *ring;
2451
	int i;
2452

2453 2454 2455 2456 2457 2458 2459 2460
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2461
	for_each_ring(ring, dev_priv, i)
2462
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2463

2464 2465
	i915_gem_cleanup_ringbuffer(dev);

2466 2467
	i915_gem_context_reset(dev);

2468
	i915_gem_restore_fences(dev);
2469 2470 2471 2472 2473
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2474
void
C
Chris Wilson 已提交
2475
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2476 2477 2478
{
	uint32_t seqno;

C
Chris Wilson 已提交
2479
	if (list_empty(&ring->request_list))
2480 2481
		return;

C
Chris Wilson 已提交
2482
	WARN_ON(i915_verify_lists(ring->dev));
2483

2484
	seqno = ring->get_seqno(ring, true);
2485

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2504
	while (!list_empty(&ring->request_list)) {
2505 2506
		struct drm_i915_gem_request *request;

2507
		request = list_first_entry(&ring->request_list,
2508 2509 2510
					   struct drm_i915_gem_request,
					   list);

2511
		if (!i915_seqno_passed(seqno, request->seqno))
2512 2513
			break;

C
Chris Wilson 已提交
2514
		trace_i915_gem_request_retire(ring, request->seqno);
2515 2516 2517 2518 2519 2520
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2521

2522
		i915_gem_free_request(request);
2523
	}
2524

C
Chris Wilson 已提交
2525 2526
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2527
		ring->irq_put(ring);
C
Chris Wilson 已提交
2528
		ring->trace_irq_seqno = 0;
2529
	}
2530

C
Chris Wilson 已提交
2531
	WARN_ON(i915_verify_lists(ring->dev));
2532 2533
}

2534
bool
2535 2536 2537
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2538
	struct intel_ring_buffer *ring;
2539
	bool idle = true;
2540
	int i;
2541

2542
	for_each_ring(ring, dev_priv, i) {
2543
		i915_gem_retire_requests_ring(ring);
2544 2545 2546 2547 2548 2549 2550 2551 2552
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2553 2554
}

2555
static void
2556 2557
i915_gem_retire_work_handler(struct work_struct *work)
{
2558 2559 2560
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2561
	bool idle;
2562

2563
	/* Come back later if the device is busy... */
2564 2565 2566 2567
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2568
	}
2569
	if (!idle)
2570 2571
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2572
}
2573

2574 2575 2576 2577 2578 2579 2580
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2581 2582
}

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2594
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2595 2596 2597 2598 2599 2600 2601 2602 2603
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2629
	drm_i915_private_t *dev_priv = dev->dev_private;
2630 2631 2632
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2633
	struct timespec timeout_stack, *timeout = NULL;
2634
	unsigned reset_counter;
2635 2636 2637
	u32 seqno = 0;
	int ret = 0;

2638 2639 2640 2641
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2653 2654
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2655 2656 2657 2658
	if (ret)
		goto out;

	if (obj->active) {
2659
		seqno = obj->last_read_seqno;
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2675
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2676 2677
	mutex_unlock(&dev->struct_mutex);

2678
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2679
	if (timeout)
2680
		args->timeout_ns = timespec_to_ns(timeout);
2681 2682 2683 2684 2685 2686 2687 2688
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2712
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2713
		return i915_gem_object_wait_rendering(obj, false);
2714 2715 2716

	idx = intel_ring_sync_index(from, to);

2717
	seqno = obj->last_read_seqno;
2718 2719 2720
	if (seqno <= from->sync_seqno[idx])
		return 0;

2721 2722 2723
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2724

2725
	trace_i915_gem_ring_sync_to(from, to, seqno);
2726
	ret = to->sync_to(to, from, seqno);
2727
	if (!ret)
2728 2729 2730 2731 2732
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2733

2734
	return ret;
2735 2736
}

2737 2738 2739 2740 2741 2742 2743
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2744 2745 2746
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2747 2748 2749
	/* Wait for any direct GTT access to complete */
	mb();

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2761
int i915_vma_unbind(struct i915_vma *vma)
2762
{
2763
	struct drm_i915_gem_object *obj = vma->obj;
2764
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2765
	int ret;
2766

2767
	if (list_empty(&vma->vma_link))
2768 2769
		return 0;

2770 2771 2772 2773 2774
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2775

B
Ben Widawsky 已提交
2776
	if (vma->pin_count)
2777
		return -EBUSY;
2778

2779 2780
	BUG_ON(obj->pages == NULL);

2781
	ret = i915_gem_object_finish_gpu(obj);
2782
	if (ret)
2783 2784 2785 2786 2787 2788
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2789
	i915_gem_object_finish_gtt(obj);
2790

2791
	/* release the fence reg _after_ flushing */
2792
	ret = i915_gem_object_put_fence(obj);
2793
	if (ret)
2794
		return ret;
2795

2796
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2797

2798 2799
	vma->unbind_vma(vma);

2800
	i915_gem_gtt_finish_object(obj);
2801

B
Ben Widawsky 已提交
2802
	list_del(&vma->mm_list);
2803
	/* Avoid an unnecessary call to unbind on rebind. */
2804 2805
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2806

B
Ben Widawsky 已提交
2807 2808 2809 2810
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2811
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2812 2813
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2814

2815 2816 2817 2818 2819 2820
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2821
	return 0;
2822 2823
}

2824 2825 2826 2827 2828 2829 2830 2831 2832
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2833
	if (!i915_gem_obj_ggtt_bound(obj))
2834 2835
		return 0;

B
Ben Widawsky 已提交
2836
	if (i915_gem_obj_to_ggtt(obj)->pin_count)
2837 2838 2839 2840 2841 2842 2843
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2844
int i915_gpu_idle(struct drm_device *dev)
2845 2846
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2847
	struct intel_ring_buffer *ring;
2848
	int ret, i;
2849 2850

	/* Flush everything onto the inactive list. */
2851
	for_each_ring(ring, dev_priv, i) {
2852
		ret = i915_switch_context(ring, NULL, ring->default_context);
2853 2854 2855
		if (ret)
			return ret;

2856
		ret = intel_ring_idle(ring);
2857 2858 2859
		if (ret)
			return ret;
	}
2860

2861
	return 0;
2862 2863
}

2864 2865
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2866 2867
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2868 2869
	int fence_reg;
	int fence_pitch_shift;
2870

2871 2872 2873 2874 2875 2876 2877 2878
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2893
	if (obj) {
2894
		u32 size = i915_gem_obj_ggtt_size(obj);
2895
		uint64_t val;
2896

2897
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2898
				 0xfffff000) << 32;
2899
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2900
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2901 2902 2903
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2904

2905 2906 2907 2908 2909 2910 2911 2912 2913
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2914 2915
}

2916 2917
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2918 2919
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2920
	u32 val;
2921

2922
	if (obj) {
2923
		u32 size = i915_gem_obj_ggtt_size(obj);
2924 2925
		int pitch_val;
		int tile_width;
2926

2927
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2928
		     (size & -size) != size ||
2929 2930 2931
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2932

2933 2934 2935 2936 2937 2938 2939 2940 2941
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2942
		val = i915_gem_obj_ggtt_offset(obj);
2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2958 2959
}

2960 2961
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2962 2963 2964 2965
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2966
	if (obj) {
2967
		u32 size = i915_gem_obj_ggtt_size(obj);
2968
		uint32_t pitch_val;
2969

2970
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2971
		     (size & -size) != size ||
2972 2973 2974
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2975

2976 2977
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2978

2979
		val = i915_gem_obj_ggtt_offset(obj);
2980 2981 2982 2983 2984 2985 2986
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2987

2988 2989 2990 2991
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2992 2993 2994 2995 2996
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2997 2998 2999
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
3000 3001 3002 3003 3004 3005 3006 3007
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

3008 3009 3010 3011
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

3012
	switch (INTEL_INFO(dev)->gen) {
3013
	case 8:
3014
	case 7:
3015
	case 6:
3016 3017 3018 3019
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
3020
	default: BUG();
3021
	}
3022 3023 3024 3025 3026 3027

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
3028 3029
}

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
3040
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3041 3042 3043
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3044 3045

	if (enable) {
3046
		obj->fence_reg = reg;
3047 3048 3049 3050 3051 3052 3053
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3054
	obj->fence_dirty = false;
3055 3056
}

3057
static int
3058
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3059
{
3060
	if (obj->last_fenced_seqno) {
3061
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3062 3063
		if (ret)
			return ret;
3064 3065 3066 3067

		obj->last_fenced_seqno = 0;
	}

3068
	obj->fenced_gpu_access = false;
3069 3070 3071 3072 3073 3074
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3075
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3076
	struct drm_i915_fence_reg *fence;
3077 3078
	int ret;

3079
	ret = i915_gem_object_wait_fence(obj);
3080 3081 3082
	if (ret)
		return ret;

3083 3084
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3085

3086 3087
	fence = &dev_priv->fence_regs[obj->fence_reg];

3088
	i915_gem_object_fence_lost(obj);
3089
	i915_gem_object_update_fence(obj, fence, false);
3090 3091 3092 3093 3094

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3095
i915_find_fence_reg(struct drm_device *dev)
3096 3097
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3098
	struct drm_i915_fence_reg *reg, *avail;
3099
	int i;
3100 3101

	/* First try to find a free reg */
3102
	avail = NULL;
3103 3104 3105
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3106
			return reg;
3107

3108
		if (!reg->pin_count)
3109
			avail = reg;
3110 3111
	}

3112
	if (avail == NULL)
3113
		goto deadlock;
3114 3115

	/* None available, try to steal one or wait for a user to finish */
3116
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3117
		if (reg->pin_count)
3118 3119
			continue;

C
Chris Wilson 已提交
3120
		return reg;
3121 3122
	}

3123 3124 3125 3126 3127 3128
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3129 3130
}

3131
/**
3132
 * i915_gem_object_get_fence - set up fencing for an object
3133 3134 3135 3136 3137 3138 3139 3140 3141
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3142 3143
 *
 * For an untiled surface, this removes any existing fence.
3144
 */
3145
int
3146
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3147
{
3148
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3149
	struct drm_i915_private *dev_priv = dev->dev_private;
3150
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3151
	struct drm_i915_fence_reg *reg;
3152
	int ret;
3153

3154 3155 3156
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3157
	if (obj->fence_dirty) {
3158
		ret = i915_gem_object_wait_fence(obj);
3159 3160 3161
		if (ret)
			return ret;
	}
3162

3163
	/* Just update our place in the LRU if our fence is getting reused. */
3164 3165
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3166
		if (!obj->fence_dirty) {
3167 3168 3169 3170 3171 3172
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3173 3174
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3175

3176 3177 3178
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3179
			ret = i915_gem_object_wait_fence(old);
3180 3181 3182
			if (ret)
				return ret;

3183
			i915_gem_object_fence_lost(old);
3184
		}
3185
	} else
3186 3187
		return 0;

3188 3189
	i915_gem_object_update_fence(obj, reg, enable);

3190
	return 0;
3191 3192
}

3193 3194 3195 3196 3197 3198 3199 3200
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3201
	 * crossing memory domains and dying.
3202 3203 3204 3205
	 */
	if (HAS_LLC(dev))
		return true;

3206
	if (!drm_mm_node_allocated(gtt_space))
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3230
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3231 3232 3233 3234 3235 3236 3237 3238
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3239 3240
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3251 3252
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3263 3264 3265 3266
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3267 3268 3269 3270 3271
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3272
{
3273
	struct drm_device *dev = obj->base.dev;
3274
	drm_i915_private_t *dev_priv = dev->dev_private;
3275
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3276 3277
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3278
	struct i915_vma *vma;
3279
	int ret;
3280

3281 3282 3283 3284 3285
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3286
						     obj->tiling_mode, true);
3287
	unfenced_alignment =
3288
		i915_gem_get_gtt_alignment(dev,
3289
						    obj->base.size,
3290
						    obj->tiling_mode, false);
3291

3292
	if (alignment == 0)
3293 3294
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3295
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3296 3297 3298 3299
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3300
	size = map_and_fenceable ? fence_size : obj->base.size;
3301

3302 3303 3304
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3305
	if (obj->base.size > gtt_max) {
3306
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3307 3308
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3309
			  gtt_max);
3310 3311 3312
		return -E2BIG;
	}

3313
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3314 3315 3316
	if (ret)
		return ret;

3317 3318
	i915_gem_object_pin_pages(obj);

3319
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3320
	if (IS_ERR(vma)) {
3321 3322
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3323 3324
	}

3325
search_free:
3326
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3327
						  size, alignment,
3328 3329
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3330
	if (ret) {
3331
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3332
					       obj->cache_level,
3333 3334
					       map_and_fenceable,
					       nonblocking);
3335 3336
		if (ret == 0)
			goto search_free;
3337

3338
		goto err_free_vma;
3339
	}
B
Ben Widawsky 已提交
3340
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3341
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3342
		ret = -EINVAL;
3343
		goto err_remove_node;
3344 3345
	}

3346
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3347
	if (ret)
3348
		goto err_remove_node;
3349

3350
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3351
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3352

3353 3354
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3355

3356 3357
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3358

3359 3360
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3361

3362
		obj->map_and_fenceable = mappable && fenceable;
3363
	}
3364

3365
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3366

3367
	trace_i915_vma_bind(vma, map_and_fenceable);
3368
	i915_gem_verify_gtt(dev);
3369
	return 0;
B
Ben Widawsky 已提交
3370

3371
err_remove_node:
3372
	drm_mm_remove_node(&vma->node);
3373
err_free_vma:
B
Ben Widawsky 已提交
3374
	i915_gem_vma_destroy(vma);
3375
err_unpin:
B
Ben Widawsky 已提交
3376 3377
	i915_gem_object_unpin_pages(obj);
	return ret;
3378 3379
}

3380
bool
3381 3382
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3383 3384 3385 3386 3387
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3388
	if (obj->pages == NULL)
3389
		return false;
3390

3391 3392 3393 3394 3395
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3396
		return false;
3397

3398 3399 3400 3401 3402 3403 3404 3405
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3406
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3407
		return false;
3408

C
Chris Wilson 已提交
3409
	trace_i915_gem_object_clflush(obj);
3410
	drm_clflush_sg(obj->pages);
3411 3412

	return true;
3413 3414 3415 3416
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3417
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3418
{
C
Chris Wilson 已提交
3419 3420
	uint32_t old_write_domain;

3421
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3422 3423
		return;

3424
	/* No actual flushing is required for the GTT write domain.  Writes
3425 3426
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3427 3428 3429 3430
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3431
	 */
3432 3433
	wmb();

3434 3435
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3436 3437

	trace_i915_gem_object_change_domain(obj,
3438
					    obj->base.read_domains,
C
Chris Wilson 已提交
3439
					    old_write_domain);
3440 3441 3442 3443
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3444 3445
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3446
{
C
Chris Wilson 已提交
3447
	uint32_t old_write_domain;
3448

3449
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3450 3451
		return;

3452 3453 3454
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3455 3456
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3457 3458

	trace_i915_gem_object_change_domain(obj,
3459
					    obj->base.read_domains,
C
Chris Wilson 已提交
3460
					    old_write_domain);
3461 3462
}

3463 3464 3465 3466 3467 3468
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3469
int
3470
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3471
{
3472
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3473
	uint32_t old_write_domain, old_read_domains;
3474
	int ret;
3475

3476
	/* Not valid to be called on unbound objects. */
3477
	if (!i915_gem_obj_bound_any(obj))
3478 3479
		return -EINVAL;

3480 3481 3482
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3483
	ret = i915_gem_object_wait_rendering(obj, !write);
3484 3485 3486
	if (ret)
		return ret;

3487
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3488

3489 3490 3491 3492 3493 3494 3495
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3496 3497
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3498

3499 3500 3501
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3502 3503
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3504
	if (write) {
3505 3506 3507
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3508 3509
	}

C
Chris Wilson 已提交
3510 3511 3512 3513
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3514
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3515
	if (i915_gem_object_is_inactive(obj)) {
3516
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3517 3518 3519 3520 3521
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3522

3523 3524 3525
	return 0;
}

3526 3527 3528
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3529
	struct drm_device *dev = obj->base.dev;
3530
	struct i915_vma *vma;
3531 3532 3533 3534 3535
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3536
	if (i915_gem_obj_is_pinned(obj)) {
3537 3538 3539 3540
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3541 3542
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3543
			ret = i915_vma_unbind(vma);
3544 3545 3546 3547 3548
			if (ret)
				return ret;

			break;
		}
3549 3550
	}

3551
	if (i915_gem_obj_bound_any(obj)) {
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3562
		if (INTEL_INFO(dev)->gen < 6) {
3563 3564 3565 3566 3567
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3568 3569
		list_for_each_entry(vma, &obj->vma_list, vma_link)
			vma->bind_vma(vma, cache_level, 0);
3570 3571
	}

3572 3573 3574 3575 3576
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3598
	i915_gem_verify_gtt(dev);
3599 3600 3601
	return 0;
}

B
Ben Widawsky 已提交
3602 3603
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3604
{
B
Ben Widawsky 已提交
3605
	struct drm_i915_gem_caching *args = data;
3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3619 3620 3621 3622 3623 3624
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3625 3626 3627 3628
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3629 3630 3631 3632
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3633 3634 3635 3636 3637 3638 3639

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3640 3641
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3642
{
B
Ben Widawsky 已提交
3643
	struct drm_i915_gem_caching *args = data;
3644 3645 3646 3647
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3648 3649
	switch (args->caching) {
	case I915_CACHING_NONE:
3650 3651
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3652
	case I915_CACHING_CACHED:
3653 3654
		level = I915_CACHE_LLC;
		break;
3655 3656 3657
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3658 3659 3660 3661
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3662 3663 3664 3665
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
B
Ben Widawsky 已提交
3693
	return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
3694 3695
}

3696
/*
3697 3698 3699
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3700 3701
 */
int
3702 3703
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3704
				     struct intel_ring_buffer *pipelined)
3705
{
3706
	u32 old_read_domains, old_write_domain;
3707 3708
	int ret;

3709
	if (pipelined != obj->ring) {
3710 3711
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3712 3713 3714
			return ret;
	}

3715 3716 3717 3718 3719
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3720 3721 3722 3723 3724 3725 3726 3727 3728
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3729 3730
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3731
	if (ret)
3732
		goto err_unpin_display;
3733

3734 3735 3736 3737
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3738
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3739
	if (ret)
3740
		goto err_unpin_display;
3741

3742
	i915_gem_object_flush_cpu_write_domain(obj, true);
3743

3744
	old_write_domain = obj->base.write_domain;
3745
	old_read_domains = obj->base.read_domains;
3746 3747 3748 3749

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3750
	obj->base.write_domain = 0;
3751
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3752 3753 3754

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3755
					    old_write_domain);
3756 3757

	return 0;
3758 3759 3760 3761 3762 3763 3764 3765 3766

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3767
	i915_gem_object_ggtt_unpin(obj);
3768
	obj->pin_display = is_pin_display(obj);
3769 3770
}

3771
int
3772
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3773
{
3774 3775
	int ret;

3776
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3777 3778
		return 0;

3779
	ret = i915_gem_object_wait_rendering(obj, false);
3780 3781 3782
	if (ret)
		return ret;

3783 3784
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3785
	return 0;
3786 3787
}

3788 3789 3790 3791 3792 3793
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3794
int
3795
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3796
{
C
Chris Wilson 已提交
3797
	uint32_t old_write_domain, old_read_domains;
3798 3799
	int ret;

3800 3801 3802
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3803
	ret = i915_gem_object_wait_rendering(obj, !write);
3804 3805 3806
	if (ret)
		return ret;

3807
	i915_gem_object_flush_gtt_write_domain(obj);
3808

3809 3810
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3811

3812
	/* Flush the CPU cache if it's still invalid. */
3813
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3814
		i915_gem_clflush_object(obj, false);
3815

3816
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3817 3818 3819 3820 3821
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3822
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3823 3824 3825 3826 3827

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3828 3829
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3830
	}
3831

C
Chris Wilson 已提交
3832 3833 3834 3835
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3836 3837 3838
	return 0;
}

3839 3840 3841
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3842 3843 3844 3845
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3846 3847 3848
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3849
static int
3850
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3851
{
3852 3853
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3854
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3855 3856
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3857
	unsigned reset_counter;
3858 3859
	u32 seqno = 0;
	int ret;
3860

3861 3862 3863 3864 3865 3866 3867
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3868

3869
	spin_lock(&file_priv->mm.lock);
3870
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3871 3872
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3873

3874 3875
		ring = request->ring;
		seqno = request->seqno;
3876
	}
3877
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3878
	spin_unlock(&file_priv->mm.lock);
3879

3880 3881
	if (seqno == 0)
		return 0;
3882

3883
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3884 3885
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3886 3887 3888 3889

	return ret;
}

3890
int
3891
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3892
		    struct i915_address_space *vm,
3893
		    uint32_t alignment,
3894 3895
		    bool map_and_fenceable,
		    bool nonblocking)
3896
{
3897
	const u32 flags = map_and_fenceable ? GLOBAL_BIND : 0;
3898
	struct i915_vma *vma;
3899 3900
	int ret;

3901 3902 3903 3904 3905
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
B
Ben Widawsky 已提交
3906 3907 3908
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3909 3910
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3911
		    (map_and_fenceable && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3912
			WARN(vma->pin_count,
3913
			     "bo is already pinned with incorrect alignment:"
3914
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3915
			     " obj->map_and_fenceable=%d\n",
3916
			     i915_gem_obj_offset(obj, vm), alignment,
3917
			     map_and_fenceable,
3918
			     obj->map_and_fenceable);
3919
			ret = i915_vma_unbind(vma);
3920 3921 3922 3923 3924
			if (ret)
				return ret;
		}
	}

3925 3926 3927 3928
	if (!i915_gem_obj_bound(obj, vm)) {
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3929
		if (ret)
3930
			return ret;
3931

3932
	}
J
Jesse Barnes 已提交
3933

3934 3935 3936
	vma = i915_gem_obj_to_vma(obj, vm);

	vma->bind_vma(vma, obj->cache_level, flags);
3937

B
Ben Widawsky 已提交
3938
	i915_gem_obj_to_vma(obj, vm)->pin_count++;
3939
	obj->pin_mappable |= map_and_fenceable;
3940 3941 3942 3943 3944

	return 0;
}

void
B
Ben Widawsky 已提交
3945
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3946
{
B
Ben Widawsky 已提交
3947
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3948

B
Ben Widawsky 已提交
3949 3950 3951 3952 3953
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3954
		obj->pin_mappable = false;
3955 3956 3957 3958
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3959
		   struct drm_file *file)
3960 3961
{
	struct drm_i915_gem_pin *args = data;
3962
	struct drm_i915_gem_object *obj;
3963 3964
	int ret;

3965 3966 3967
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

3968 3969 3970
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3971

3972
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3973
	if (&obj->base == NULL) {
3974 3975
		ret = -ENOENT;
		goto unlock;
3976 3977
	}

3978
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3979
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3980 3981
		ret = -EINVAL;
		goto out;
3982 3983
	}

3984
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3985 3986
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3987 3988
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3989 3990
	}

3991 3992 3993 3994 3995
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3996
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3997
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3998 3999
		if (ret)
			goto out;
4000 4001
	}

4002 4003 4004
	obj->user_pin_count++;
	obj->pin_filp = file;

4005
	args->offset = i915_gem_obj_ggtt_offset(obj);
4006
out:
4007
	drm_gem_object_unreference(&obj->base);
4008
unlock:
4009
	mutex_unlock(&dev->struct_mutex);
4010
	return ret;
4011 4012 4013 4014
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4015
		     struct drm_file *file)
4016 4017
{
	struct drm_i915_gem_pin *args = data;
4018
	struct drm_i915_gem_object *obj;
4019
	int ret;
4020

4021 4022 4023
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4024

4025
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4026
	if (&obj->base == NULL) {
4027 4028
		ret = -ENOENT;
		goto unlock;
4029
	}
4030

4031
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
4032 4033
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
4034 4035
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4036
	}
4037 4038 4039
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
4040
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
4041
	}
4042

4043
out:
4044
	drm_gem_object_unreference(&obj->base);
4045
unlock:
4046
	mutex_unlock(&dev->struct_mutex);
4047
	return ret;
4048 4049 4050 4051
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4052
		    struct drm_file *file)
4053 4054
{
	struct drm_i915_gem_busy *args = data;
4055
	struct drm_i915_gem_object *obj;
4056 4057
	int ret;

4058
	ret = i915_mutex_lock_interruptible(dev);
4059
	if (ret)
4060
		return ret;
4061

4062
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4063
	if (&obj->base == NULL) {
4064 4065
		ret = -ENOENT;
		goto unlock;
4066
	}
4067

4068 4069 4070 4071
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4072
	 */
4073
	ret = i915_gem_object_flush_active(obj);
4074

4075
	args->busy = obj->active;
4076 4077 4078 4079
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4080

4081
	drm_gem_object_unreference(&obj->base);
4082
unlock:
4083
	mutex_unlock(&dev->struct_mutex);
4084
	return ret;
4085 4086 4087 4088 4089 4090
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4091
	return i915_gem_ring_throttle(dev, file_priv);
4092 4093
}

4094 4095 4096 4097 4098
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4099
	struct drm_i915_gem_object *obj;
4100
	int ret;
4101 4102 4103 4104 4105 4106 4107 4108 4109

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4110 4111 4112 4113
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4114
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4115
	if (&obj->base == NULL) {
4116 4117
		ret = -ENOENT;
		goto unlock;
4118 4119
	}

B
Ben Widawsky 已提交
4120
	if (i915_gem_obj_is_pinned(obj)) {
4121 4122
		ret = -EINVAL;
		goto out;
4123 4124
	}

4125 4126
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4127

C
Chris Wilson 已提交
4128 4129
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4130 4131
		i915_gem_object_truncate(obj);

4132
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4133

4134
out:
4135
	drm_gem_object_unreference(&obj->base);
4136
unlock:
4137
	mutex_unlock(&dev->struct_mutex);
4138
	return ret;
4139 4140
}

4141 4142
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4143
{
4144
	INIT_LIST_HEAD(&obj->global_list);
4145
	INIT_LIST_HEAD(&obj->ring_list);
4146
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4147
	INIT_LIST_HEAD(&obj->vma_list);
4148

4149 4150
	obj->ops = ops;

4151 4152 4153 4154 4155 4156 4157 4158
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4159 4160 4161 4162 4163
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4164 4165
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4166
{
4167
	struct drm_i915_gem_object *obj;
4168
	struct address_space *mapping;
D
Daniel Vetter 已提交
4169
	gfp_t mask;
4170

4171
	obj = i915_gem_object_alloc(dev);
4172 4173
	if (obj == NULL)
		return NULL;
4174

4175
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4176
		i915_gem_object_free(obj);
4177 4178
		return NULL;
	}
4179

4180 4181 4182 4183 4184 4185 4186
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4187
	mapping = file_inode(obj->base.filp)->i_mapping;
4188
	mapping_set_gfp_mask(mapping, mask);
4189

4190
	i915_gem_object_init(obj, &i915_gem_object_ops);
4191

4192 4193
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4194

4195 4196
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4212 4213
	trace_i915_gem_object_create(obj);

4214
	return obj;
4215 4216
}

4217
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4218
{
4219
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4220
	struct drm_device *dev = obj->base.dev;
4221
	drm_i915_private_t *dev_priv = dev->dev_private;
4222
	struct i915_vma *vma, *next;
4223

4224 4225
	intel_runtime_pm_get(dev_priv);

4226 4227
	trace_i915_gem_object_destroy(obj);

4228 4229 4230
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4231
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4232 4233 4234 4235
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4236 4237
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4238

4239 4240
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4241

4242
			WARN_ON(i915_vma_unbind(vma));
4243

4244 4245
			dev_priv->mm.interruptible = was_interruptible;
		}
4246 4247
	}

B
Ben Widawsky 已提交
4248 4249 4250 4251 4252
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4253 4254
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4255
	i915_gem_object_put_pages(obj);
4256
	i915_gem_object_free_mmap_offset(obj);
4257
	i915_gem_object_release_stolen(obj);
4258

4259 4260
	BUG_ON(obj->pages);

4261 4262
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4263

4264 4265
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4266

4267
	kfree(obj->bit_17);
4268
	i915_gem_object_free(obj);
4269 4270

	intel_runtime_pm_put(dev_priv);
4271 4272
}

4273
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4274
				     struct i915_address_space *vm)
4275 4276 4277 4278 4279 4280 4281 4282 4283
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4284 4285 4286
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4287 4288 4289 4290 4291

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4292
	list_del(&vma->vma_link);
4293

B
Ben Widawsky 已提交
4294 4295 4296
	kfree(vma);
}

4297
int
4298
i915_gem_suspend(struct drm_device *dev)
4299 4300
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4301
	int ret = 0;
4302

4303
	mutex_lock(&dev->struct_mutex);
4304
	if (dev_priv->ums.mm_suspended)
4305
		goto err;
4306

4307
	ret = i915_gpu_idle(dev);
4308
	if (ret)
4309
		goto err;
4310

4311
	i915_gem_retire_requests(dev);
4312

4313
	/* Under UMS, be paranoid and evict. */
4314
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4315
		i915_gem_evict_everything(dev);
4316 4317

	i915_kernel_lost_context(dev);
4318
	i915_gem_cleanup_ringbuffer(dev);
4319

4320 4321 4322 4323 4324 4325 4326 4327 4328
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4329
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4330
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4331

4332
	return 0;
4333 4334 4335 4336

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4337 4338
}

4339
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4340
{
4341
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4342
	drm_i915_private_t *dev_priv = dev->dev_private;
4343 4344
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4345
	int i, ret;
B
Ben Widawsky 已提交
4346

4347
	if (!HAS_L3_DPF(dev) || !remap_info)
4348
		return 0;
B
Ben Widawsky 已提交
4349

4350 4351 4352
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4353

4354 4355 4356 4357 4358
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4359
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4360 4361 4362
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4363 4364
	}

4365
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4366

4367
	return ret;
B
Ben Widawsky 已提交
4368 4369
}

4370 4371 4372 4373
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4374
	if (INTEL_INFO(dev)->gen < 5 ||
4375 4376 4377 4378 4379 4380
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4381 4382 4383
	if (IS_GEN5(dev))
		return;

4384 4385
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4386
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4387
	else if (IS_GEN7(dev))
4388
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4389 4390
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4391 4392
	else
		BUG();
4393
}
D
Daniel Vetter 已提交
4394

4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4411
static int i915_gem_init_rings(struct drm_device *dev)
4412
{
4413
	struct drm_i915_private *dev_priv = dev->dev_private;
4414
	int ret;
4415

4416
	ret = intel_init_render_ring_buffer(dev);
4417
	if (ret)
4418
		return ret;
4419 4420

	if (HAS_BSD(dev)) {
4421
		ret = intel_init_bsd_ring_buffer(dev);
4422 4423
		if (ret)
			goto cleanup_render_ring;
4424
	}
4425

4426
	if (intel_enable_blt(dev)) {
4427 4428 4429 4430 4431
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4432 4433 4434 4435 4436 4437 4438
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4439
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4440
	if (ret)
B
Ben Widawsky 已提交
4441
		goto cleanup_vebox_ring;
4442 4443 4444

	return 0;

B
Ben Widawsky 已提交
4445 4446
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4461
	int ret, i;
4462 4463 4464 4465

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4466
	if (dev_priv->ellc_size)
4467
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4468

4469 4470 4471
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4472

4473
	if (HAS_PCH_NOP(dev)) {
4474 4475 4476 4477 4478 4479 4480 4481 4482
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4483 4484
	}

4485 4486 4487
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4488 4489 4490
	if (ret)
		return ret;

4491 4492 4493
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4494
	/*
4495 4496 4497 4498 4499
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4500
	 */
4501
	ret = i915_gem_context_enable(dev_priv);
4502
	if (ret) {
4503 4504
		DRM_ERROR("Context enable failed %d\n", ret);
		goto err_out;
4505
	}
D
Daniel Vetter 已提交
4506

4507
	return 0;
4508 4509 4510 4511

err_out:
	i915_gem_cleanup_ringbuffer(dev);
	return ret;
4512 4513
}

4514 4515 4516 4517 4518 4519
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4520 4521 4522 4523 4524 4525 4526 4527

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4528
	i915_gem_init_global_gtt(dev);
4529

4530 4531 4532 4533
	ret = i915_gem_context_init(dev);
	if (ret)
		return ret;

4534 4535 4536
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
4537
		WARN_ON(dev_priv->mm.aliasing_ppgtt);
4538
		i915_gem_context_fini(dev);
4539
		drm_mm_takedown(&dev_priv->gtt.base.mm);
4540 4541 4542
		return ret;
	}

4543 4544 4545
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4546 4547 4548
	return 0;
}

4549 4550 4551 4552
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4553
	struct intel_ring_buffer *ring;
4554
	int i;
4555

4556 4557
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4558 4559
}

4560 4561 4562 4563
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4564
	struct drm_i915_private *dev_priv = dev->dev_private;
4565
	int ret;
4566

J
Jesse Barnes 已提交
4567 4568 4569
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4570
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4571
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4572
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4573 4574 4575
	}

	mutex_lock(&dev->struct_mutex);
4576
	dev_priv->ums.mm_suspended = 0;
4577

4578
	ret = i915_gem_init_hw(dev);
4579 4580
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4581
		return ret;
4582
	}
4583

4584
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4585
	mutex_unlock(&dev->struct_mutex);
4586

4587 4588 4589
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4590

4591
	return 0;
4592 4593 4594 4595

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4596
	dev_priv->ums.mm_suspended = 1;
4597 4598 4599
	mutex_unlock(&dev->struct_mutex);

	return ret;
4600 4601 4602 4603 4604 4605
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4606 4607 4608
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4609
	drm_irq_uninstall(dev);
4610

4611
	return i915_gem_suspend(dev);
4612 4613 4614 4615 4616 4617 4618
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4619 4620 4621
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4622
	ret = i915_gem_suspend(dev);
4623 4624
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4625 4626
}

4627 4628 4629 4630 4631 4632 4633
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4634 4635
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4636
{
4637 4638
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4639 4640 4641 4642
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4643
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4644 4645
}

4646 4647 4648 4649
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4650 4651 4652 4653 4654 4655 4656
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4657

B
Ben Widawsky 已提交
4658 4659 4660
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4661
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4662 4663
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4664
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4665 4666
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4667
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4668
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4669 4670
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4671 4672
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4673
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4674

4675 4676
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4677 4678
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4679 4680
	}

4681 4682
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4683
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4684 4685
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4686

4687 4688 4689
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4690 4691 4692 4693
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4694
	/* Initialize fence registers to zero */
4695 4696
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4697

4698
	i915_gem_detect_bit_6_swizzle(dev);
4699
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4700

4701 4702
	dev_priv->mm.interruptible = true;

4703 4704
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4705 4706
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4707
}
4708 4709 4710 4711 4712

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4713 4714
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4715 4716 4717 4718 4719 4720 4721 4722
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4723
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4724 4725 4726 4727 4728
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4729
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4742
	kfree(phys_obj);
4743 4744 4745
	return ret;
}

4746
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4771
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4772 4773 4774 4775
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4776
				 struct drm_i915_gem_object *obj)
4777
{
A
Al Viro 已提交
4778
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4779
	char *vaddr;
4780 4781 4782
	int i;
	int page_count;

4783
	if (!obj->phys_obj)
4784
		return;
4785
	vaddr = obj->phys_obj->handle->vaddr;
4786

4787
	page_count = obj->base.size / PAGE_SIZE;
4788
	for (i = 0; i < page_count; i++) {
4789
		struct page *page = shmem_read_mapping_page(mapping, i);
4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4801
	}
4802
	i915_gem_chipset_flush(dev);
4803

4804 4805
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4806 4807 4808 4809
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4810
			    struct drm_i915_gem_object *obj,
4811 4812
			    int id,
			    int align)
4813
{
A
Al Viro 已提交
4814
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4815 4816 4817 4818 4819 4820 4821 4822
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4823 4824
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4825 4826 4827 4828 4829 4830 4831
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4832
						obj->base.size, align);
4833
		if (ret) {
4834 4835
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4836
			return ret;
4837 4838 4839 4840
		}
	}

	/* bind to the object */
4841 4842
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4843

4844
	page_count = obj->base.size / PAGE_SIZE;
4845 4846

	for (i = 0; i < page_count; i++) {
4847 4848 4849
		struct page *page;
		char *dst, *src;

4850
		page = shmem_read_mapping_page(mapping, i);
4851 4852
		if (IS_ERR(page))
			return PTR_ERR(page);
4853

4854
		src = kmap_atomic(page);
4855
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4856
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4857
		kunmap_atomic(src);
4858

4859 4860 4861
		mark_page_accessed(page);
		page_cache_release(page);
	}
4862

4863 4864 4865 4866
	return 0;
}

static int
4867 4868
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4869 4870 4871
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4872
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4873
	char __user *user_data = to_user_ptr(args->data_ptr);
4874

4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4888

4889
	i915_gem_chipset_flush(dev);
4890 4891
	return 0;
}
4892

4893
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4894
{
4895
	struct drm_i915_file_private *file_priv = file->driver_priv;
4896

4897 4898
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4899 4900 4901 4902
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4903
	spin_lock(&file_priv->mm.lock);
4904 4905 4906 4907 4908 4909 4910 4911 4912
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4913
	spin_unlock(&file_priv->mm.lock);
4914
}
4915

4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4928
	int ret;
4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4944 4945 4946
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4947

4948
	return ret;
4949 4950
}

4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4964 4965
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4966
{
4967 4968 4969 4970 4971
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4972
	struct drm_i915_gem_object *obj;
4973
	bool unlock = true;
4974
	unsigned long count;
4975

4976 4977
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4978
			return 0;
4979

4980
		if (dev_priv->mm.shrinker_no_lock_stealing)
4981
			return 0;
4982

4983 4984
		unlock = false;
	}
4985

4986
	count = 0;
4987
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4988
		if (obj->pages_pin_count == 0)
4989
			count += obj->base.size >> PAGE_SHIFT;
4990 4991 4992 4993 4994

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

B
Ben Widawsky 已提交
4995
		if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
4996
			count += obj->base.size >> PAGE_SHIFT;
4997
	}
4998

4999 5000
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5001

5002
	return count;
5003
}
5004 5005 5006 5007 5008 5009 5010 5011

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5012 5013
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5031
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5032 5033 5034 5035 5036 5037 5038
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5039
	struct i915_vma *vma;
5040

5041 5042
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5054 5055
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5080
			return SHRINK_STOP;
5081 5082

		if (dev_priv->mm.shrinker_no_lock_stealing)
5083
			return SHRINK_STOP;
5084 5085 5086 5087

		unlock = false;
	}

5088 5089 5090 5091 5092 5093
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5094 5095 5096 5097
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5098

5099 5100
	return freed;
}
5101 5102 5103 5104 5105 5106 5107 5108 5109

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5110
	if (vma->vm != obj_to_ggtt(obj))
5111 5112 5113 5114
		return NULL;

	return vma;
}