hw-me.c 36.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
O
Oren Weil 已提交
2
/*
3
 * Copyright (c) 2003-2020, Intel Corporation. All rights reserved.
O
Oren Weil 已提交
4 5 6 7
 * Intel Management Engine Interface (Intel MEI) Linux driver
 */

#include <linux/pci.h>
8 9 10

#include <linux/kthread.h>
#include <linux/interrupt.h>
11
#include <linux/pm_runtime.h>
12
#include <linux/sizes.h>
13 14

#include "mei_dev.h"
15 16
#include "hbm.h"

17 18
#include "hw-me.h"
#include "hw-me-regs.h"
19

T
Tomas Winkler 已提交
20 21
#include "mei-trace.h"

22
/**
23
 * mei_me_reg_read - Reads 32bit data from the mei device
24
 *
25
 * @hw: the me hardware structure
26 27
 * @offset: offset from which to read the data
 *
28
 * Return: register value (u32)
29
 */
30
static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
31 32
			       unsigned long offset)
{
33
	return ioread32(hw->mem_addr + offset);
34 35 36 37
}


/**
38
 * mei_me_reg_write - Writes 32bit data to the mei device
39
 *
40
 * @hw: the me hardware structure
41 42 43
 * @offset: offset from which to write the data
 * @value: register value to write (u32)
 */
44
static inline void mei_me_reg_write(const struct mei_me_hw *hw,
45 46
				 unsigned long offset, u32 value)
{
47
	iowrite32(value, hw->mem_addr + offset);
48
}
O
Oren Weil 已提交
49

50
/**
51
 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
T
Tomas Winkler 已提交
52
 *  read window register
53 54 55
 *
 * @dev: the device structure
 *
56
 * Return: ME_CB_RW register value (u32)
57
 */
58
static inline u32 mei_me_mecbrw_read(const struct mei_device *dev)
59
{
60
	return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
61
}
62 63 64 65 66 67 68 69 70 71 72 73

/**
 * mei_me_hcbww_write - write 32bit data to the host circular buffer
 *
 * @dev: the device structure
 * @data: 32bit data to be written to the host circular buffer
 */
static inline void mei_me_hcbww_write(struct mei_device *dev, u32 data)
{
	mei_me_reg_write(to_me_hw(dev), H_CB_WW, data);
}

74
/**
75
 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
76
 *
77
 * @dev: the device structure
78
 *
79
 * Return: ME_CSR_HA register value (u32)
80
 */
81
static inline u32 mei_me_mecsr_read(const struct mei_device *dev)
82
{
T
Tomas Winkler 已提交
83 84 85 86 87 88
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), ME_CSR_HA);
	trace_mei_reg_read(dev->dev, "ME_CSR_HA", ME_CSR_HA, reg);

	return reg;
89
}
O
Oren Weil 已提交
90 91

/**
T
Tomas Winkler 已提交
92 93
 * mei_hcsr_read - Reads 32bit data from the host CSR
 *
94
 * @dev: the device structure
T
Tomas Winkler 已提交
95
 *
96
 * Return: H_CSR register value (u32)
T
Tomas Winkler 已提交
97
 */
98
static inline u32 mei_hcsr_read(const struct mei_device *dev)
T
Tomas Winkler 已提交
99
{
T
Tomas Winkler 已提交
100 101 102 103 104 105
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), H_CSR);
	trace_mei_reg_read(dev->dev, "H_CSR", H_CSR, reg);

	return reg;
106 107 108 109 110 111 112 113 114 115
}

/**
 * mei_hcsr_write - writes H_CSR register to the mei device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_hcsr_write(struct mei_device *dev, u32 reg)
{
T
Tomas Winkler 已提交
116
	trace_mei_reg_write(dev->dev, "H_CSR", H_CSR, reg);
117
	mei_me_reg_write(to_me_hw(dev), H_CSR, reg);
T
Tomas Winkler 已提交
118 119 120 121
}

/**
 * mei_hcsr_set - writes H_CSR register to the mei device,
O
Oren Weil 已提交
122 123
 * and ignores the H_IS bit for it is write-one-to-zero.
 *
124 125
 * @dev: the device structure
 * @reg: new register value
O
Oren Weil 已提交
126
 */
127
static inline void mei_hcsr_set(struct mei_device *dev, u32 reg)
O
Oren Weil 已提交
128
{
129
	reg &= ~H_CSR_IS_MASK;
130
	mei_hcsr_write(dev, reg);
O
Oren Weil 已提交
131 132
}

133 134 135 136 137 138 139 140 141 142 143 144 145
/**
 * mei_hcsr_set_hig - set host interrupt (set H_IG)
 *
 * @dev: the device structure
 */
static inline void mei_hcsr_set_hig(struct mei_device *dev)
{
	u32 hcsr;

	hcsr = mei_hcsr_read(dev) | H_IG;
	mei_hcsr_set(dev, hcsr);
}

146 147 148 149 150 151 152 153 154 155 156 157
/**
 * mei_me_d0i3c_read - Reads 32bit data from the D0I3C register
 *
 * @dev: the device structure
 *
 * Return: H_D0I3C register value (u32)
 */
static inline u32 mei_me_d0i3c_read(const struct mei_device *dev)
{
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), H_D0I3C);
158
	trace_mei_reg_read(dev->dev, "H_D0I3C", H_D0I3C, reg);
159 160 161 162 163 164 165 166 167 168 169 170

	return reg;
}

/**
 * mei_me_d0i3c_write - writes H_D0I3C register to device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_me_d0i3c_write(struct mei_device *dev, u32 reg)
{
171
	trace_mei_reg_write(dev->dev, "H_D0I3C", H_D0I3C, reg);
172 173 174
	mei_me_reg_write(to_me_hw(dev), H_D0I3C, reg);
}

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
/**
 * mei_me_trc_status - read trc status register
 *
 * @dev: mei device
 * @trc: trc status register value
 *
 * Return: 0 on success, error otherwise
 */
static int mei_me_trc_status(struct mei_device *dev, u32 *trc)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (!hw->cfg->hw_trc_supported)
		return -EOPNOTSUPP;

	*trc = mei_me_reg_read(hw, ME_TRC);
	trace_mei_reg_read(dev->dev, "ME_TRC", ME_TRC, *trc);

	return 0;
}

196 197 198 199 200
/**
 * mei_me_fw_status - read fw status register from pci config space
 *
 * @dev: mei device
 * @fw_status: fw status register values
A
Alexander Usyskin 已提交
201 202
 *
 * Return: 0 on success, error otherwise
203 204 205 206
 */
static int mei_me_fw_status(struct mei_device *dev,
			    struct mei_fw_status *fw_status)
{
207 208
	struct mei_me_hw *hw = to_me_hw(dev);
	const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
209 210 211
	int ret;
	int i;

212
	if (!fw_status || !hw->read_fws)
213 214 215 216
		return -EINVAL;

	fw_status->count = fw_src->count;
	for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
217 218 219
		ret = hw->read_fws(dev, fw_src->status[i],
				   &fw_status->status[i]);
		trace_mei_pci_cfg_read(dev->dev, "PCI_CFG_HFS_X",
220 221
				       fw_src->status[i],
				       fw_status->status[i]);
222 223 224 225 226 227
		if (ret)
			return ret;
	}

	return 0;
}
228 229

/**
230
 * mei_me_hw_config - configure hw dependent settings
231 232
 *
 * @dev: mei device
233 234 235 236 237
 *
 * Return:
 *  * -EINVAL when read_fws is not set
 *  * 0 on success
 *
238
 */
239
static int mei_me_hw_config(struct mei_device *dev)
240
{
241
	struct mei_me_hw *hw = to_me_hw(dev);
242 243
	u32 hcsr, reg;

244 245 246
	if (WARN_ON(!hw->read_fws))
		return -EINVAL;

247
	/* Doesn't change in runtime */
248
	hcsr = mei_hcsr_read(dev);
249
	hw->hbuf_depth = (hcsr & H_CBD) >> 24;
250

251
	reg = 0;
252
	hw->read_fws(dev, PCI_CFG_HFS_1, &reg);
253
	trace_mei_pci_cfg_read(dev->dev, "PCI_CFG_HFS_1", PCI_CFG_HFS_1, reg);
254 255
	hw->d0i3_supported =
		((reg & PCI_CFG_HFS_1_D0I3_MSK) == PCI_CFG_HFS_1_D0I3_MSK);
256 257 258 259 260 261 262

	hw->pg_state = MEI_PG_OFF;
	if (hw->d0i3_supported) {
		reg = mei_me_d0i3c_read(dev);
		if (reg & H_D0I3C_I3)
			hw->pg_state = MEI_PG_ON;
	}
263 264

	return 0;
265
}
266 267 268 269 270

/**
 * mei_me_pg_state  - translate internal pg state
 *   to the mei power gating state
 *
A
Alexander Usyskin 已提交
271 272 273
 * @dev:  mei device
 *
 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
274 275 276
 */
static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
{
277
	struct mei_me_hw *hw = to_me_hw(dev);
278

279
	return hw->pg_state;
280 281
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
static inline u32 me_intr_src(u32 hcsr)
{
	return hcsr & H_CSR_IS_MASK;
}

/**
 * me_intr_disable - disables mei device interrupts
 *      using supplied hcsr register value.
 *
 * @dev: the device structure
 * @hcsr: supplied hcsr register value
 */
static inline void me_intr_disable(struct mei_device *dev, u32 hcsr)
{
	hcsr &= ~H_CSR_IE_MASK;
	mei_hcsr_set(dev, hcsr);
}

/**
301
 * me_intr_clear - clear and stop interrupts
302 303 304 305 306 307 308 309 310 311
 *
 * @dev: the device structure
 * @hcsr: supplied hcsr register value
 */
static inline void me_intr_clear(struct mei_device *dev, u32 hcsr)
{
	if (me_intr_src(hcsr))
		mei_hcsr_write(dev, hcsr);
}

O
Oren Weil 已提交
312
/**
A
Alexander Usyskin 已提交
313
 * mei_me_intr_clear - clear and stop interrupts
314 315 316
 *
 * @dev: the device structure
 */
317
static void mei_me_intr_clear(struct mei_device *dev)
318
{
319
	u32 hcsr = mei_hcsr_read(dev);
320

321
	me_intr_clear(dev, hcsr);
322 323
}
/**
324
 * mei_me_intr_enable - enables mei device interrupts
O
Oren Weil 已提交
325 326 327
 *
 * @dev: the device structure
 */
328
static void mei_me_intr_enable(struct mei_device *dev)
O
Oren Weil 已提交
329
{
330
	u32 hcsr = mei_hcsr_read(dev);
331

332
	hcsr |= H_CSR_IE_MASK;
333
	mei_hcsr_set(dev, hcsr);
O
Oren Weil 已提交
334 335 336
}

/**
A
Alexander Usyskin 已提交
337
 * mei_me_intr_disable - disables mei device interrupts
O
Oren Weil 已提交
338 339 340
 *
 * @dev: the device structure
 */
341
static void mei_me_intr_disable(struct mei_device *dev)
O
Oren Weil 已提交
342
{
343
	u32 hcsr = mei_hcsr_read(dev);
344

345
	me_intr_disable(dev, hcsr);
O
Oren Weil 已提交
346 347
}

348 349 350 351 352 353 354
/**
 * mei_me_synchronize_irq - wait for pending IRQ handlers
 *
 * @dev: the device structure
 */
static void mei_me_synchronize_irq(struct mei_device *dev)
{
355
	struct mei_me_hw *hw = to_me_hw(dev);
356

357
	synchronize_irq(hw->irq);
358 359
}

360 361 362 363 364 365 366
/**
 * mei_me_hw_reset_release - release device from the reset
 *
 * @dev: the device structure
 */
static void mei_me_hw_reset_release(struct mei_device *dev)
{
367
	u32 hcsr = mei_hcsr_read(dev);
368 369 370

	hcsr |= H_IG;
	hcsr &= ~H_RST;
371
	mei_hcsr_set(dev, hcsr);
372
}
373

374
/**
375
 * mei_me_host_set_ready - enable device
376
 *
A
Alexander Usyskin 已提交
377
 * @dev: mei device
378
 */
379
static void mei_me_host_set_ready(struct mei_device *dev)
380
{
381
	u32 hcsr = mei_hcsr_read(dev);
382

383
	hcsr |= H_CSR_IE_MASK | H_IG | H_RDY;
384
	mei_hcsr_set(dev, hcsr);
385
}
A
Alexander Usyskin 已提交
386

387
/**
388
 * mei_me_host_is_ready - check whether the host has turned ready
389
 *
390 391
 * @dev: mei device
 * Return: bool
392
 */
393
static bool mei_me_host_is_ready(struct mei_device *dev)
394
{
395
	u32 hcsr = mei_hcsr_read(dev);
396

397
	return (hcsr & H_RDY) == H_RDY;
398 399 400
}

/**
401
 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
402
 *
403 404
 * @dev: mei device
 * Return: bool
405
 */
406
static bool mei_me_hw_is_ready(struct mei_device *dev)
407
{
408
	u32 mecsr = mei_me_mecsr_read(dev);
409

410
	return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
411
}
412

413 414 415 416 417 418 419 420 421 422 423 424 425
/**
 * mei_me_hw_is_resetting - check whether the me(hw) is in reset
 *
 * @dev: mei device
 * Return: bool
 */
static bool mei_me_hw_is_resetting(struct mei_device *dev)
{
	u32 mecsr = mei_me_mecsr_read(dev);

	return (mecsr & ME_RST_HRA) == ME_RST_HRA;
}

A
Alexander Usyskin 已提交
426 427 428 429 430 431 432
/**
 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
 *  or timeout is reached
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
433 434 435
static int mei_me_hw_ready_wait(struct mei_device *dev)
{
	mutex_unlock(&dev->device_lock);
436
	wait_event_timeout(dev->wait_hw_ready,
437
			dev->recvd_hw_ready,
438
			mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
T
Tomas Winkler 已提交
439
	mutex_lock(&dev->device_lock);
440
	if (!dev->recvd_hw_ready) {
441
		dev_err(dev->dev, "wait hw ready failed\n");
442
		return -ETIME;
T
Tomas Winkler 已提交
443 444
	}

445
	mei_me_hw_reset_release(dev);
T
Tomas Winkler 已提交
446 447 448 449
	dev->recvd_hw_ready = false;
	return 0;
}

A
Alexander Usyskin 已提交
450 451 452 453 454 455
/**
 * mei_me_hw_start - hw start routine
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
456 457 458
static int mei_me_hw_start(struct mei_device *dev)
{
	int ret = mei_me_hw_ready_wait(dev);
459

T
Tomas Winkler 已提交
460 461
	if (ret)
		return ret;
462
	dev_dbg(dev->dev, "hw is ready\n");
T
Tomas Winkler 已提交
463 464 465 466 467 468

	mei_me_host_set_ready(dev);
	return ret;
}


O
Oren Weil 已提交
469
/**
470
 * mei_hbuf_filled_slots - gets number of device filled buffer slots
O
Oren Weil 已提交
471
 *
472
 * @dev: the device structure
O
Oren Weil 已提交
473
 *
474
 * Return: number of filled slots
O
Oren Weil 已提交
475
 */
476
static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
O
Oren Weil 已提交
477
{
478
	u32 hcsr;
O
Oren Weil 已提交
479 480
	char read_ptr, write_ptr;

481
	hcsr = mei_hcsr_read(dev);
482

483 484
	read_ptr = (char) ((hcsr & H_CBRP) >> 8);
	write_ptr = (char) ((hcsr & H_CBWP) >> 16);
O
Oren Weil 已提交
485 486 487 488 489

	return (unsigned char) (write_ptr - read_ptr);
}

/**
490
 * mei_me_hbuf_is_empty - checks if host buffer is empty.
O
Oren Weil 已提交
491 492 493
 *
 * @dev: the device structure
 *
494
 * Return: true if empty, false - otherwise.
O
Oren Weil 已提交
495
 */
496
static bool mei_me_hbuf_is_empty(struct mei_device *dev)
O
Oren Weil 已提交
497
{
498
	return mei_hbuf_filled_slots(dev) == 0;
O
Oren Weil 已提交
499 500 501
}

/**
502
 * mei_me_hbuf_empty_slots - counts write empty slots.
O
Oren Weil 已提交
503 504 505
 *
 * @dev: the device structure
 *
506
 * Return: -EOVERFLOW if overflow, otherwise empty slots count
O
Oren Weil 已提交
507
 */
508
static int mei_me_hbuf_empty_slots(struct mei_device *dev)
O
Oren Weil 已提交
509
{
510
	struct mei_me_hw *hw = to_me_hw(dev);
511
	unsigned char filled_slots, empty_slots;
O
Oren Weil 已提交
512

513
	filled_slots = mei_hbuf_filled_slots(dev);
514
	empty_slots = hw->hbuf_depth - filled_slots;
O
Oren Weil 已提交
515 516

	/* check for overflow */
517
	if (filled_slots > hw->hbuf_depth)
O
Oren Weil 已提交
518 519 520 521 522
		return -EOVERFLOW;

	return empty_slots;
}

A
Alexander Usyskin 已提交
523
/**
524
 * mei_me_hbuf_depth - returns depth of the hw buffer.
A
Alexander Usyskin 已提交
525 526 527
 *
 * @dev: the device structure
 *
528
 * Return: size of hw buffer in slots
A
Alexander Usyskin 已提交
529
 */
530
static u32 mei_me_hbuf_depth(const struct mei_device *dev)
531
{
532 533 534
	struct mei_me_hw *hw = to_me_hw(dev);

	return hw->hbuf_depth;
535 536
}

O
Oren Weil 已提交
537
/**
538
 * mei_me_hbuf_write - writes a message to host hw buffer.
O
Oren Weil 已提交
539 540
 *
 * @dev: the device structure
541 542 543 544
 * @hdr: header of message
 * @hdr_len: header length in bytes: must be multiplication of a slot (4bytes)
 * @data: payload
 * @data_len: payload length in bytes
O
Oren Weil 已提交
545
 *
546
 * Return: 0 if success, < 0 - otherwise.
O
Oren Weil 已提交
547
 */
548
static int mei_me_hbuf_write(struct mei_device *dev,
549 550
			     const void *hdr, size_t hdr_len,
			     const void *data, size_t data_len)
O
Oren Weil 已提交
551
{
T
Tomas Winkler 已提交
552
	unsigned long rem;
553
	unsigned long i;
554
	const u32 *reg_buf;
T
Tomas Winkler 已提交
555
	u32 dw_cnt;
556
	int empty_slots;
O
Oren Weil 已提交
557

558 559 560 561
	if (WARN_ON(!hdr || !data || hdr_len & 0x3))
		return -EINVAL;

	dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM((struct mei_msg_hdr *)hdr));
O
Oren Weil 已提交
562

563
	empty_slots = mei_hbuf_empty_slots(dev);
564
	dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
O
Oren Weil 已提交
565

566 567 568
	if (empty_slots < 0)
		return -EOVERFLOW;

569
	dw_cnt = mei_data2slots(hdr_len + data_len);
570
	if (dw_cnt > (u32)empty_slots)
571
		return -EMSGSIZE;
O
Oren Weil 已提交
572

573 574 575
	reg_buf = hdr;
	for (i = 0; i < hdr_len / MEI_SLOT_SIZE; i++)
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
576

577 578
	reg_buf = data;
	for (i = 0; i < data_len / MEI_SLOT_SIZE; i++)
579
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
580

581
	rem = data_len & 0x3;
582 583
	if (rem > 0) {
		u32 reg = 0;
584

585
		memcpy(&reg, (const u8 *)data + data_len - rem, rem);
586
		mei_me_hcbww_write(dev, reg);
O
Oren Weil 已提交
587 588
	}

589
	mei_hcsr_set_hig(dev);
590
	if (!mei_me_hw_is_ready(dev))
591
		return -EIO;
O
Oren Weil 已提交
592

593
	return 0;
O
Oren Weil 已提交
594 595 596
}

/**
597
 * mei_me_count_full_read_slots - counts read full slots.
O
Oren Weil 已提交
598 599 600
 *
 * @dev: the device structure
 *
601
 * Return: -EOVERFLOW if overflow, otherwise filled slots count
O
Oren Weil 已提交
602
 */
603
static int mei_me_count_full_read_slots(struct mei_device *dev)
O
Oren Weil 已提交
604
{
605
	u32 me_csr;
O
Oren Weil 已提交
606 607 608
	char read_ptr, write_ptr;
	unsigned char buffer_depth, filled_slots;

609
	me_csr = mei_me_mecsr_read(dev);
610 611 612
	buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
	read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
	write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
O
Oren Weil 已提交
613 614 615 616 617 618
	filled_slots = (unsigned char) (write_ptr - read_ptr);

	/* check for overflow */
	if (filled_slots > buffer_depth)
		return -EOVERFLOW;

619
	dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
O
Oren Weil 已提交
620 621 622 623
	return (int)filled_slots;
}

/**
624
 * mei_me_read_slots - reads a message from mei device.
O
Oren Weil 已提交
625 626 627 628
 *
 * @dev: the device structure
 * @buffer: message buffer will be written
 * @buffer_length: message size will be read
A
Alexander Usyskin 已提交
629 630
 *
 * Return: always 0
O
Oren Weil 已提交
631
 */
632
static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
633
			     unsigned long buffer_length)
O
Oren Weil 已提交
634
{
635
	u32 *reg_buf = (u32 *)buffer;
O
Oren Weil 已提交
636

637
	for (; buffer_length >= MEI_SLOT_SIZE; buffer_length -= MEI_SLOT_SIZE)
638
		*reg_buf++ = mei_me_mecbrw_read(dev);
O
Oren Weil 已提交
639 640

	if (buffer_length > 0) {
641
		u32 reg = mei_me_mecbrw_read(dev);
642

643
		memcpy(reg_buf, &reg, buffer_length);
O
Oren Weil 已提交
644 645
	}

646
	mei_hcsr_set_hig(dev);
647
	return 0;
O
Oren Weil 已提交
648 649
}

650
/**
651
 * mei_me_pg_set - write pg enter register
652 653 654
 *
 * @dev: the device structure
 */
655
static void mei_me_pg_set(struct mei_device *dev)
656 657
{
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
658 659 660 661
	u32 reg;

	reg = mei_me_reg_read(hw, H_HPG_CSR);
	trace_mei_reg_read(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
662

663
	reg |= H_HPG_CSR_PGI;
T
Tomas Winkler 已提交
664 665

	trace_mei_reg_write(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
666 667 668 669
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

/**
670
 * mei_me_pg_unset - write pg exit register
671 672 673
 *
 * @dev: the device structure
 */
674
static void mei_me_pg_unset(struct mei_device *dev)
675 676
{
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
677 678 679 680
	u32 reg;

	reg = mei_me_reg_read(hw, H_HPG_CSR);
	trace_mei_reg_read(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
681 682 683 684

	WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");

	reg |= H_HPG_CSR_PGIHEXR;
T
Tomas Winkler 已提交
685 686

	trace_mei_reg_write(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
687 688 689
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

690
/**
691
 * mei_me_pg_legacy_enter_sync - perform legacy pg entry procedure
692 693 694
 *
 * @dev: the device structure
 *
695
 * Return: 0 on success an error code otherwise
696
 */
697
static int mei_me_pg_legacy_enter_sync(struct mei_device *dev)
698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
715
		mei_me_pg_set(dev);
716 717 718 719 720 721 722 723 724 725 726 727
		ret = 0;
	} else {
		ret = -ETIME;
	}

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_ON;

	return ret;
}

/**
728
 * mei_me_pg_legacy_exit_sync - perform legacy pg exit procedure
729 730 731
 *
 * @dev: the device structure
 *
732
 * Return: 0 on success an error code otherwise
733
 */
734
static int mei_me_pg_legacy_exit_sync(struct mei_device *dev)
735 736 737 738 739 740 741 742 743 744
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		goto reply;

	dev->pg_event = MEI_PG_EVENT_WAIT;

745
	mei_me_pg_unset(dev);
746 747 748 749 750 751 752

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

reply:
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
	if (dev->pg_event != MEI_PG_EVENT_RECEIVED) {
		ret = -ETIME;
		goto out;
	}

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;
	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED)
		ret = 0;
770 771 772
	else
		ret = -ETIME;

773
out:
774 775 776 777 778 779
	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_OFF;

	return ret;
}

780 781 782 783 784 785 786 787 788 789 790 791 792
/**
 * mei_me_pg_in_transition - is device now in pg transition
 *
 * @dev: the device structure
 *
 * Return: true if in pg transition, false otherwise
 */
static bool mei_me_pg_in_transition(struct mei_device *dev)
{
	return dev->pg_event >= MEI_PG_EVENT_WAIT &&
	       dev->pg_event <= MEI_PG_EVENT_INTR_WAIT;
}

793 794 795 796 797
/**
 * mei_me_pg_is_enabled - detect if PG is supported by HW
 *
 * @dev: the device structure
 *
798
 * Return: true is pg supported, false otherwise
799 800 801
 */
static bool mei_me_pg_is_enabled(struct mei_device *dev)
{
802
	struct mei_me_hw *hw = to_me_hw(dev);
803
	u32 reg = mei_me_mecsr_read(dev);
804

805 806 807
	if (hw->d0i3_supported)
		return true;

808 809 810
	if ((reg & ME_PGIC_HRA) == 0)
		goto notsupported;

811
	if (!dev->hbm_f_pg_supported)
812 813 814 815 816
		goto notsupported;

	return true;

notsupported:
817 818
	dev_dbg(dev->dev, "pg: not supported: d0i3 = %d HGP = %d hbm version %d.%d ?= %d.%d\n",
		hw->d0i3_supported,
819 820 821 822 823 824 825 826 827
		!!(reg & ME_PGIC_HRA),
		dev->version.major_version,
		dev->version.minor_version,
		HBM_MAJOR_VERSION_PGI,
		HBM_MINOR_VERSION_PGI);

	return false;
}

828
/**
829
 * mei_me_d0i3_set - write d0i3 register bit on mei device.
830 831
 *
 * @dev: the device structure
832 833 834
 * @intr: ask for interrupt
 *
 * Return: D0I3C register value
835
 */
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
static u32 mei_me_d0i3_set(struct mei_device *dev, bool intr)
{
	u32 reg = mei_me_d0i3c_read(dev);

	reg |= H_D0I3C_I3;
	if (intr)
		reg |= H_D0I3C_IR;
	else
		reg &= ~H_D0I3C_IR;
	mei_me_d0i3c_write(dev, reg);
	/* read it to ensure HW consistency */
	reg = mei_me_d0i3c_read(dev);
	return reg;
}

/**
 * mei_me_d0i3_unset - clean d0i3 register bit on mei device.
 *
 * @dev: the device structure
 *
 * Return: D0I3C register value
 */
static u32 mei_me_d0i3_unset(struct mei_device *dev)
{
	u32 reg = mei_me_d0i3c_read(dev);

	reg &= ~H_D0I3C_I3;
	reg |= H_D0I3C_IR;
	mei_me_d0i3c_write(dev, reg);
	/* read it to ensure HW consistency */
	reg = mei_me_d0i3c_read(dev);
	return reg;
}

/**
 * mei_me_d0i3_enter_sync - perform d0i3 entry procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_enter_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long d0i3_timeout = mei_secs_to_jiffies(MEI_D0I3_TIMEOUT);
	unsigned long pgi_timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;
	u32 reg;

	reg = mei_me_d0i3c_read(dev);
	if (reg & H_D0I3C_I3) {
		/* we are in d0i3, nothing to do */
		dev_dbg(dev->dev, "d0i3 set not needed\n");
		ret = 0;
		goto on;
	}

	/* PGI entry procedure */
	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		/* FIXME: should we reset here? */
		goto out;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, pgi_timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_RECEIVED) {
		ret = -ETIME;
		goto out;
	}
	/* end PGI entry procedure */

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;

	reg = mei_me_d0i3_set(dev, true);
	if (!(reg & H_D0I3C_CIP)) {
		dev_dbg(dev->dev, "d0i3 enter wait not needed\n");
		ret = 0;
		goto on;
	}

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, d0i3_timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_INTR_RECEIVED) {
		reg = mei_me_d0i3c_read(dev);
		if (!(reg & H_D0I3C_I3)) {
			ret = -ETIME;
			goto out;
		}
	}

	ret = 0;
on:
	hw->pg_state = MEI_PG_ON;
out:
	dev->pg_event = MEI_PG_EVENT_IDLE;
	dev_dbg(dev->dev, "d0i3 enter ret = %d\n", ret);
	return ret;
}

/**
 * mei_me_d0i3_enter - perform d0i3 entry procedure
 *   no hbm PG handshake
 *   no waiting for confirmation; runs with interrupts
 *   disabled
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_enter(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg;

	reg = mei_me_d0i3c_read(dev);
	if (reg & H_D0I3C_I3) {
		/* we are in d0i3, nothing to do */
		dev_dbg(dev->dev, "already d0i3 : set not needed\n");
		goto on;
	}

	mei_me_d0i3_set(dev, false);
on:
	hw->pg_state = MEI_PG_ON;
	dev->pg_event = MEI_PG_EVENT_IDLE;
	dev_dbg(dev->dev, "d0i3 enter\n");
	return 0;
}

/**
 * mei_me_d0i3_exit_sync - perform d0i3 exit procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_exit_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_D0I3_TIMEOUT);
	int ret;
	u32 reg;

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;

	reg = mei_me_d0i3c_read(dev);
	if (!(reg & H_D0I3C_I3)) {
		/* we are not in d0i3, nothing to do */
		dev_dbg(dev->dev, "d0i3 exit not needed\n");
		ret = 0;
		goto off;
	}

	reg = mei_me_d0i3_unset(dev);
	if (!(reg & H_D0I3C_CIP)) {
		dev_dbg(dev->dev, "d0i3 exit wait not needed\n");
		ret = 0;
		goto off;
	}

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_INTR_RECEIVED) {
		reg = mei_me_d0i3c_read(dev);
		if (reg & H_D0I3C_I3) {
			ret = -ETIME;
			goto out;
		}
	}

	ret = 0;
off:
	hw->pg_state = MEI_PG_OFF;
out:
	dev->pg_event = MEI_PG_EVENT_IDLE;

	dev_dbg(dev->dev, "d0i3 exit ret = %d\n", ret);
	return ret;
}

/**
 * mei_me_pg_legacy_intr - perform legacy pg processing
 *			   in interrupt thread handler
 *
 * @dev: the device structure
 */
static void mei_me_pg_legacy_intr(struct mei_device *dev)
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (dev->pg_event != MEI_PG_EVENT_INTR_WAIT)
		return;

	dev->pg_event = MEI_PG_EVENT_INTR_RECEIVED;
	hw->pg_state = MEI_PG_OFF;
	if (waitqueue_active(&dev->wait_pg))
		wake_up(&dev->wait_pg);
}

1046 1047 1048 1049
/**
 * mei_me_d0i3_intr - perform d0i3 processing in interrupt thread handler
 *
 * @dev: the device structure
1050
 * @intr_source: interrupt source
1051
 */
1052
static void mei_me_d0i3_intr(struct mei_device *dev, u32 intr_source)
1053 1054 1055 1056
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (dev->pg_event == MEI_PG_EVENT_INTR_WAIT &&
1057
	    (intr_source & H_D0I3C_IS)) {
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
		dev->pg_event = MEI_PG_EVENT_INTR_RECEIVED;
		if (hw->pg_state == MEI_PG_ON) {
			hw->pg_state = MEI_PG_OFF;
			if (dev->hbm_state != MEI_HBM_IDLE) {
				/*
				 * force H_RDY because it could be
				 * wiped off during PG
				 */
				dev_dbg(dev->dev, "d0i3 set host ready\n");
				mei_me_host_set_ready(dev);
			}
		} else {
			hw->pg_state = MEI_PG_ON;
		}

		wake_up(&dev->wait_pg);
	}

1076
	if (hw->pg_state == MEI_PG_ON && (intr_source & H_IS)) {
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		/*
		 * HW sent some data and we are in D0i3, so
		 * we got here because of HW initiated exit from D0i3.
		 * Start runtime pm resume sequence to exit low power state.
		 */
		dev_dbg(dev->dev, "d0i3 want resume\n");
		mei_hbm_pg_resume(dev);
	}
}

/**
 * mei_me_pg_intr - perform pg processing in interrupt thread handler
 *
 * @dev: the device structure
1091
 * @intr_source: interrupt source
1092
 */
1093
static void mei_me_pg_intr(struct mei_device *dev, u32 intr_source)
1094 1095 1096 1097
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
1098
		mei_me_d0i3_intr(dev, intr_source);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
	else
		mei_me_pg_legacy_intr(dev);
}

/**
 * mei_me_pg_enter_sync - perform runtime pm entry procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
int mei_me_pg_enter_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
		return mei_me_d0i3_enter_sync(dev);
	else
		return mei_me_pg_legacy_enter_sync(dev);
}

/**
 * mei_me_pg_exit_sync - perform runtime pm exit procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
int mei_me_pg_exit_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
		return mei_me_d0i3_exit_sync(dev);
	else
		return mei_me_pg_legacy_exit_sync(dev);
}

1137 1138 1139 1140 1141 1142
/**
 * mei_me_hw_reset - resets fw via mei csr register.
 *
 * @dev: the device structure
 * @intr_enable: if interrupt should be enabled after reset.
 *
1143
 * Return: 0 on success an error code otherwise
1144 1145 1146
 */
static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
{
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	struct mei_me_hw *hw = to_me_hw(dev);
	int ret;
	u32 hcsr;

	if (intr_enable) {
		mei_me_intr_enable(dev);
		if (hw->d0i3_supported) {
			ret = mei_me_d0i3_exit_sync(dev);
			if (ret)
				return ret;
		}
	}
1159

1160 1161
	pm_runtime_set_active(dev->dev);

1162
	hcsr = mei_hcsr_read(dev);
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	/* H_RST may be found lit before reset is started,
	 * for example if preceding reset flow hasn't completed.
	 * In that case asserting H_RST will be ignored, therefore
	 * we need to clean H_RST bit to start a successful reset sequence.
	 */
	if ((hcsr & H_RST) == H_RST) {
		dev_warn(dev->dev, "H_RST is set = 0x%08X", hcsr);
		hcsr &= ~H_RST;
		mei_hcsr_set(dev, hcsr);
		hcsr = mei_hcsr_read(dev);
	}

	hcsr |= H_RST | H_IG | H_CSR_IS_MASK;

1177
	if (!intr_enable)
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
		hcsr &= ~H_CSR_IE_MASK;

	dev->recvd_hw_ready = false;
	mei_hcsr_write(dev, hcsr);

	/*
	 * Host reads the H_CSR once to ensure that the
	 * posted write to H_CSR completes.
	 */
	hcsr = mei_hcsr_read(dev);

	if ((hcsr & H_RST) == 0)
		dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);

	if ((hcsr & H_RDY) == H_RDY)
		dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);

1195
	if (!intr_enable) {
1196
		mei_me_hw_reset_release(dev);
1197 1198 1199 1200 1201 1202
		if (hw->d0i3_supported) {
			ret = mei_me_d0i3_enter(dev);
			if (ret)
				return ret;
		}
	}
1203 1204 1205
	return 0;
}

1206 1207 1208 1209 1210 1211
/**
 * mei_me_irq_quick_handler - The ISR of the MEI device
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
1212
 * Return: irqreturn_t
1213 1214 1215
 */
irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
{
1216 1217
	struct mei_device *dev = (struct mei_device *)dev_id;
	u32 hcsr;
1218

1219
	hcsr = mei_hcsr_read(dev);
1220
	if (!me_intr_src(hcsr))
1221 1222
		return IRQ_NONE;

1223
	dev_dbg(dev->dev, "interrupt source 0x%08X\n", me_intr_src(hcsr));
1224

1225 1226
	/* disable interrupts on device */
	me_intr_disable(dev, hcsr);
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	return IRQ_WAKE_THREAD;
}

/**
 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
 * processing.
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
1237
 * Return: irqreturn_t
1238 1239 1240 1241 1242
 *
 */
irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
1243
	struct list_head cmpl_list;
1244
	s32 slots;
1245
	u32 hcsr;
1246
	int rets = 0;
1247

1248
	dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
1249 1250
	/* initialize our complete list */
	mutex_lock(&dev->device_lock);
1251 1252 1253 1254

	hcsr = mei_hcsr_read(dev);
	me_intr_clear(dev, hcsr);

1255
	INIT_LIST_HEAD(&cmpl_list);
1256 1257

	/* check if ME wants a reset */
1258
	if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
1259
		dev_warn(dev->dev, "FW not ready: resetting.\n");
1260 1261 1262 1263 1264
		if (dev->dev_state == MEI_DEV_POWERING_DOWN ||
		    dev->dev_state == MEI_DEV_POWER_DOWN)
			mei_cl_all_disconnect(dev);
		else if (dev->dev_state != MEI_DEV_DISABLED)
			schedule_work(&dev->reset_work);
1265
		goto end;
1266 1267
	}

1268 1269 1270
	if (mei_me_hw_is_resetting(dev))
		mei_hcsr_set_hig(dev);

1271
	mei_me_pg_intr(dev, me_intr_src(hcsr));
1272

1273 1274 1275
	/*  check if we need to start the dev */
	if (!mei_host_is_ready(dev)) {
		if (mei_hw_is_ready(dev)) {
1276
			dev_dbg(dev->dev, "we need to start the dev.\n");
T
Tomas Winkler 已提交
1277
			dev->recvd_hw_ready = true;
1278
			wake_up(&dev->wait_hw_ready);
1279
		} else {
1280
			dev_dbg(dev->dev, "Spurious Interrupt\n");
1281
		}
1282
		goto end;
1283 1284 1285 1286
	}
	/* check slots available for reading */
	slots = mei_count_full_read_slots(dev);
	while (slots > 0) {
1287
		dev_dbg(dev->dev, "slots to read = %08x\n", slots);
1288
		rets = mei_irq_read_handler(dev, &cmpl_list, &slots);
1289 1290 1291 1292 1293 1294 1295
		/* There is a race between ME write and interrupt delivery:
		 * Not all data is always available immediately after the
		 * interrupt, so try to read again on the next interrupt.
		 */
		if (rets == -ENODATA)
			break;

T
Tomas Winkler 已提交
1296
		if (rets &&
1297
		    (dev->dev_state != MEI_DEV_RESETTING &&
T
Tomas Winkler 已提交
1298
		     dev->dev_state != MEI_DEV_POWER_DOWN)) {
1299
			dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
1300
						rets);
1301
			schedule_work(&dev->reset_work);
1302
			goto end;
1303
		}
1304
	}
1305

1306 1307
	dev->hbuf_is_ready = mei_hbuf_is_ready(dev);

1308 1309 1310
	/*
	 * During PG handshake only allowed write is the replay to the
	 * PG exit message, so block calling write function
1311
	 * if the pg event is in PG handshake
1312
	 */
1313 1314
	if (dev->pg_event != MEI_PG_EVENT_WAIT &&
	    dev->pg_event != MEI_PG_EVENT_RECEIVED) {
1315
		rets = mei_irq_write_handler(dev, &cmpl_list);
1316 1317
		dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
	}
1318

1319
	mei_irq_compl_handler(dev, &cmpl_list);
1320

1321
end:
1322
	dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
1323
	mei_me_intr_enable(dev);
1324
	mutex_unlock(&dev->device_lock);
1325 1326
	return IRQ_HANDLED;
}
1327

1328 1329
static const struct mei_hw_ops mei_me_hw_ops = {

1330
	.trc_status = mei_me_trc_status,
1331
	.fw_status = mei_me_fw_status,
1332 1333
	.pg_state  = mei_me_pg_state,

1334 1335 1336 1337
	.host_is_ready = mei_me_host_is_ready,

	.hw_is_ready = mei_me_hw_is_ready,
	.hw_reset = mei_me_hw_reset,
T
Tomas Winkler 已提交
1338 1339
	.hw_config = mei_me_hw_config,
	.hw_start = mei_me_hw_start,
1340

1341
	.pg_in_transition = mei_me_pg_in_transition,
1342 1343
	.pg_is_enabled = mei_me_pg_is_enabled,

1344 1345 1346
	.intr_clear = mei_me_intr_clear,
	.intr_enable = mei_me_intr_enable,
	.intr_disable = mei_me_intr_disable,
1347
	.synchronize_irq = mei_me_synchronize_irq,
1348 1349 1350

	.hbuf_free_slots = mei_me_hbuf_empty_slots,
	.hbuf_is_ready = mei_me_hbuf_is_empty,
1351
	.hbuf_depth = mei_me_hbuf_depth,
1352

1353
	.write = mei_me_hbuf_write,
1354 1355 1356 1357 1358 1359

	.rdbuf_full_slots = mei_me_count_full_read_slots,
	.read_hdr = mei_me_mecbrw_read,
	.read = mei_me_read_slots
};

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
/**
 * mei_me_fw_type_nm() - check for nm sku
 *
 * Read ME FW Status register to check for the Node Manager (NM) Firmware.
 * The NM FW is only signaled in PCI function 0.
 * __Note__: Deprecated by PCH8 and newer.
 *
 * @pdev: pci device
 *
 * Return: true in case of NM firmware
 */
1371
static bool mei_me_fw_type_nm(const struct pci_dev *pdev)
1372 1373
{
	u32 reg;
1374
	unsigned int devfn;
1375

1376 1377
	devfn = PCI_DEVFN(PCI_SLOT(pdev->devfn), 0);
	pci_bus_read_config_dword(pdev->bus, devfn, PCI_CFG_HFS_2, &reg);
1378
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_2", PCI_CFG_HFS_2, reg);
1379 1380 1381 1382 1383 1384 1385
	/* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
	return (reg & 0x600) == 0x200;
}

#define MEI_CFG_FW_NM                           \
	.quirk_probe = mei_me_fw_type_nm

1386
/**
T
Tamar Mashiah 已提交
1387
 * mei_me_fw_type_sps_4() - check for sps 4.0 sku
1388 1389 1390 1391 1392 1393 1394 1395 1396
 *
 * Read ME FW Status register to check for SPS Firmware.
 * The SPS FW is only signaled in the PCI function 0.
 * __Note__: Deprecated by SPS 5.0 and newer.
 *
 * @pdev: pci device
 *
 * Return: true in case of SPS firmware
 */
1397
static bool mei_me_fw_type_sps_4(const struct pci_dev *pdev)
1398 1399
{
	u32 reg;
1400 1401 1402 1403
	unsigned int devfn;

	devfn = PCI_DEVFN(PCI_SLOT(pdev->devfn), 0);
	pci_bus_read_config_dword(pdev->bus, devfn, PCI_CFG_HFS_1, &reg);
1404
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_1", PCI_CFG_HFS_1, reg);
1405
	return (reg & PCI_CFG_HFS_1_OPMODE_MSK) == PCI_CFG_HFS_1_OPMODE_SPS;
1406 1407
}

1408 1409 1410 1411
#define MEI_CFG_FW_SPS_4                          \
	.quirk_probe = mei_me_fw_type_sps_4

/**
1412
 * mei_me_fw_type_sps_ign() - check for sps or ign sku
1413
 *
1414 1415
 * Read ME FW Status register to check for SPS or IGN Firmware.
 * The SPS/IGN FW is only signaled in pci function 0
1416 1417 1418
 *
 * @pdev: pci device
 *
1419
 * Return: true in case of SPS/IGN firmware
1420
 */
1421
static bool mei_me_fw_type_sps_ign(const struct pci_dev *pdev)
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
{
	u32 reg;
	u32 fw_type;
	unsigned int devfn;

	devfn = PCI_DEVFN(PCI_SLOT(pdev->devfn), 0);
	pci_bus_read_config_dword(pdev->bus, devfn, PCI_CFG_HFS_3, &reg);
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_3", PCI_CFG_HFS_3, reg);
	fw_type = (reg & PCI_CFG_HFS_3_FW_SKU_MSK);

	dev_dbg(&pdev->dev, "fw type is %d\n", fw_type);

1434 1435
	return fw_type == PCI_CFG_HFS_3_FW_SKU_IGN ||
	       fw_type == PCI_CFG_HFS_3_FW_SKU_SPS;
1436 1437
}

1438 1439 1440
#define MEI_CFG_KIND_ITOUCH                     \
	.kind = "itouch"

1441 1442
#define MEI_CFG_FW_SPS_IGN                      \
	.quirk_probe = mei_me_fw_type_sps_ign
1443

1444 1445
#define MEI_CFG_FW_VER_SUPP                     \
	.fw_ver_supported = 1
1446

1447
#define MEI_CFG_ICH_HFS                      \
1448 1449
	.fw_status.count = 0

1450
#define MEI_CFG_ICH10_HFS                        \
1451 1452 1453 1454 1455 1456 1457 1458
	.fw_status.count = 1,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1

#define MEI_CFG_PCH_HFS                         \
	.fw_status.count = 2,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2

1459 1460 1461 1462 1463 1464 1465 1466
#define MEI_CFG_PCH8_HFS                        \
	.fw_status.count = 6,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2,   \
	.fw_status.status[2] = PCI_CFG_HFS_3,   \
	.fw_status.status[3] = PCI_CFG_HFS_4,   \
	.fw_status.status[4] = PCI_CFG_HFS_5,   \
	.fw_status.status[5] = PCI_CFG_HFS_6
1467

1468 1469 1470 1471 1472
#define MEI_CFG_DMA_128 \
	.dma_size[DMA_DSCR_HOST] = SZ_128K, \
	.dma_size[DMA_DSCR_DEVICE] = SZ_128K, \
	.dma_size[DMA_DSCR_CTRL] = PAGE_SIZE

1473 1474 1475
#define MEI_CFG_TRC \
	.hw_trc_supported = 1

1476
/* ICH Legacy devices */
1477 1478
static const struct mei_cfg mei_me_ich_cfg = {
	MEI_CFG_ICH_HFS,
1479 1480 1481
};

/* ICH devices */
1482 1483
static const struct mei_cfg mei_me_ich10_cfg = {
	MEI_CFG_ICH10_HFS,
1484 1485
};

1486 1487
/* PCH6 devices */
static const struct mei_cfg mei_me_pch6_cfg = {
1488 1489 1490
	MEI_CFG_PCH_HFS,
};

1491 1492 1493 1494 1495 1496
/* PCH7 devices */
static const struct mei_cfg mei_me_pch7_cfg = {
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_VER_SUPP,
};

1497
/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
1498
static const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
1499
	MEI_CFG_PCH_HFS,
1500
	MEI_CFG_FW_VER_SUPP,
1501 1502 1503
	MEI_CFG_FW_NM,
};

1504
/* PCH8 Lynx Point and newer devices */
1505
static const struct mei_cfg mei_me_pch8_cfg = {
1506
	MEI_CFG_PCH8_HFS,
1507
	MEI_CFG_FW_VER_SUPP,
1508 1509
};

1510 1511 1512 1513 1514 1515 1516
/* PCH8 Lynx Point and newer devices - iTouch */
static const struct mei_cfg mei_me_pch8_itouch_cfg = {
	MEI_CFG_KIND_ITOUCH,
	MEI_CFG_PCH8_HFS,
	MEI_CFG_FW_VER_SUPP,
};

1517
/* PCH8 Lynx Point with quirk for SPS Firmware exclusion */
1518
static const struct mei_cfg mei_me_pch8_sps_4_cfg = {
1519
	MEI_CFG_PCH8_HFS,
1520
	MEI_CFG_FW_VER_SUPP,
1521 1522 1523 1524 1525 1526 1527 1528
	MEI_CFG_FW_SPS_4,
};

/* LBG with quirk for SPS (4.0) Firmware exclusion */
static const struct mei_cfg mei_me_pch12_sps_4_cfg = {
	MEI_CFG_PCH8_HFS,
	MEI_CFG_FW_VER_SUPP,
	MEI_CFG_FW_SPS_4,
1529 1530
};

1531 1532 1533
/* Cannon Lake and newer devices */
static const struct mei_cfg mei_me_pch12_cfg = {
	MEI_CFG_PCH8_HFS,
1534
	MEI_CFG_FW_VER_SUPP,
1535 1536 1537
	MEI_CFG_DMA_128,
};

1538
/* Cannon Lake with quirk for SPS 5.0 and newer Firmware exclusion */
1539
static const struct mei_cfg mei_me_pch12_sps_cfg = {
1540 1541 1542
	MEI_CFG_PCH8_HFS,
	MEI_CFG_FW_VER_SUPP,
	MEI_CFG_DMA_128,
1543
	MEI_CFG_FW_SPS_IGN,
1544 1545
};

1546 1547
/* Cannon Lake itouch with quirk for SPS 5.0 and newer Firmware exclusion
 * w/o DMA support.
1548
 */
1549 1550
static const struct mei_cfg mei_me_pch12_itouch_sps_cfg = {
	MEI_CFG_KIND_ITOUCH,
1551 1552
	MEI_CFG_PCH8_HFS,
	MEI_CFG_FW_VER_SUPP,
1553
	MEI_CFG_FW_SPS_IGN,
1554 1555
};

1556 1557 1558 1559 1560 1561 1562 1563
/* Tiger Lake and newer devices */
static const struct mei_cfg mei_me_pch15_cfg = {
	MEI_CFG_PCH8_HFS,
	MEI_CFG_FW_VER_SUPP,
	MEI_CFG_DMA_128,
	MEI_CFG_TRC,
};

1564 1565 1566 1567 1568 1569
/* Tiger Lake with quirk for SPS 5.0 and newer Firmware exclusion */
static const struct mei_cfg mei_me_pch15_sps_cfg = {
	MEI_CFG_PCH8_HFS,
	MEI_CFG_FW_VER_SUPP,
	MEI_CFG_DMA_128,
	MEI_CFG_TRC,
1570
	MEI_CFG_FW_SPS_IGN,
1571 1572
};

1573 1574 1575 1576 1577 1578 1579 1580
/*
 * mei_cfg_list - A list of platform platform specific configurations.
 * Note: has to be synchronized with  enum mei_cfg_idx.
 */
static const struct mei_cfg *const mei_cfg_list[] = {
	[MEI_ME_UNDEF_CFG] = NULL,
	[MEI_ME_ICH_CFG] = &mei_me_ich_cfg,
	[MEI_ME_ICH10_CFG] = &mei_me_ich10_cfg,
1581 1582
	[MEI_ME_PCH6_CFG] = &mei_me_pch6_cfg,
	[MEI_ME_PCH7_CFG] = &mei_me_pch7_cfg,
1583 1584
	[MEI_ME_PCH_CPT_PBG_CFG] = &mei_me_pch_cpt_pbg_cfg,
	[MEI_ME_PCH8_CFG] = &mei_me_pch8_cfg,
1585
	[MEI_ME_PCH8_ITOUCH_CFG] = &mei_me_pch8_itouch_cfg,
1586
	[MEI_ME_PCH8_SPS_4_CFG] = &mei_me_pch8_sps_4_cfg,
1587
	[MEI_ME_PCH12_CFG] = &mei_me_pch12_cfg,
1588
	[MEI_ME_PCH12_SPS_4_CFG] = &mei_me_pch12_sps_4_cfg,
1589
	[MEI_ME_PCH12_SPS_CFG] = &mei_me_pch12_sps_cfg,
1590
	[MEI_ME_PCH12_SPS_ITOUCH_CFG] = &mei_me_pch12_itouch_sps_cfg,
1591
	[MEI_ME_PCH15_CFG] = &mei_me_pch15_cfg,
1592
	[MEI_ME_PCH15_SPS_CFG] = &mei_me_pch15_sps_cfg,
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
};

const struct mei_cfg *mei_me_get_cfg(kernel_ulong_t idx)
{
	BUILD_BUG_ON(ARRAY_SIZE(mei_cfg_list) != MEI_ME_NUM_CFG);

	if (idx >= MEI_ME_NUM_CFG)
		return NULL;

	return mei_cfg_list[idx];
};

1605
/**
1606
 * mei_me_dev_init - allocates and initializes the mei device structure
1607
 *
1608
 * @parent: device associated with physical device (pci/platform)
1609
 * @cfg: per device generation config
1610
 *
1611
 * Return: The mei_device pointer on success, NULL on failure.
1612
 */
1613
struct mei_device *mei_me_dev_init(struct device *parent,
1614
				   const struct mei_cfg *cfg)
1615 1616
{
	struct mei_device *dev;
1617
	struct mei_me_hw *hw;
T
Tomas Winkler 已提交
1618
	int i;
1619

1620
	dev = devm_kzalloc(parent, sizeof(*dev) + sizeof(*hw), GFP_KERNEL);
1621 1622
	if (!dev)
		return NULL;
T
Tomas Winkler 已提交
1623

1624
	hw = to_me_hw(dev);
1625

T
Tomas Winkler 已提交
1626 1627 1628
	for (i = 0; i < DMA_DSCR_NUM; i++)
		dev->dr_dscr[i].size = cfg->dma_size[i];

1629
	mei_device_init(dev, parent, &mei_me_hw_ops);
1630
	hw->cfg = cfg;
T
Tomas Winkler 已提交
1631

1632 1633
	dev->fw_f_fw_ver_supported = cfg->fw_ver_supported;

1634 1635
	dev->kind = cfg->kind;

1636 1637
	return dev;
}
1638